Source: docs/DCH\_TechSpec\_v0.1.md

# Dynamic Causal Hypergraph DCH — Technical Specification v0.1 and Causa-Chip Co-Design

Version v0.1

Date 2025-10-04

#### Executive abstract

This v0.1 technical specification defines the Dynamic Causal Hypergraph DCH framework and a hardware co-design, Causa-Chip, for real-time event-driven learning. The DCH turns spiking computation into an evolving, causal, neuro-symbolic model with explicit hyperedges as testable hypotheses, evidence-based credit assignment, streaming rule induction, and task-aware structural policies. This master document provides the high-level narrative, an index of sections, and cross-references for implementation and evaluation on event-vision benchmarks DVS Gesture and N-MNIST, alongside a Python prototype plan.

# Scope and audience

- Primary audience: researchers and engineers building online neuromorphic systems, causal graph analytics, and neuro-symbolic AI.
- Deliverables: formal definitions, algorithms, interfaces, complexity targets, prototype blueprint, evaluation protocol, parameter defaults and tuning, risk/runbooks, and a hardware SoC overview.

## Approved defaults (canonical)

- I ime model: continuous-time in microseconds
- TC-kNN temporal window: [1 ms, 30 ms]: δ causal = 2 ms; refractory = 1 ms
- Path score: product of edge reliabilities.
- EMA reliability: α = 0.1, r ∈ [0.02, 0.98].
- Traversal: M = 8 seeds, L = 12 max depth, B = 4 branching, τ\_select = 0.7, H\_back = 100
- $FSM \cdot W 60 s s min 50 r min 0.6 v 0.98$
- Embeddings: WL online r = 2, d = 64 every 10 ms; periodic GraphSAGE r = 3, d = 128 every 500 ms

#### How to use this master spec

- Each section below is authored as a standalone file and linked here for quick navigation and modular maintenance
- For PDF export, concatenate sections in order (Section 1 through Section 15) and include References and Diagrams Index; see Export notes at the end.

# Table of Contents (sections and cross-references)

- 0. Master outline and acceptance criteria
  - docs/DCH\_TechSpec\_Outline.md
- 1. Formal foundations and glossary
  - docs/sections/DCH\_Section1\_FormalFoundations.md
- 2. Dynamic Hypergraph Construction (DHG) with TC-kNN
  - docs/sections/DCH\_Section2\_DHG\_TCkNN.md
- 3. Hyperedge plasticity (predict/confirm/miss, EMA, pruning)
  - docs/sections/DCH\_Section3\_Plasticity.md
- 4. Hyperpath embedding and causal-context similarity (WL online + SAGE periodic)
  - docs/sections/DCH\_Section4\_HyperpathEmbedding.md
- 5. Credit assignment via constrained backward hyperpath traversal
  - docs/sections/DCH\_Section5\_CreditAssignment.md
- 6. Streaming frequent hyperpath mining and online rule induction
  - docs/sections/DCH\_Section6\_FSM.md
- 7. Hierarchical abstraction and higher-order hyperedges (HOEs)
  - docs/sections/DCH\_Section7\_HierarchicalAbstraction.md
- 8. Task-aware scaffolding (REUSE/ISOLATE/HYBRID and FREEZE)
  - docs/sections/DCH\_Section8\_TaskAwareScaffolding.md
- 9. Module interfaces and data contracts
  - docs/sections/DCH\_Section9\_Interfaces.md
- 10. Complexity and resource model (latency/memory targets, backpressure)
  - docs/sections/DCH\_Section10\_ComplexityResource.md
- 11. Software prototype blueprint (Python + Norse)
  - docs/sections/DCH\_Section11\_SoftwareBlueprint.md
- 12. Evaluation protocol (datasets, metrics, ablations)
  - docs/sections/DCH\_Section12\_Evaluation.md
- 13. Parameter detaults and tuning strategy
  - docs/sections/DCH\_Section13\_ParamsTuning.md
- 14. Risk analysis and mitigations (quardrails and runbooks)
  - docs/sections/DCH\_Section14\_RiskMitigations.md
- 15. Causa-Chip hardware co-design overview
  - docs/sections/DCH\_Section15\_CausaChip.md
- References and diagrams

- docs/References.md
- docs/DiagramsIndex.md

# Quick narrative (one-paragraph summary per section)

- Section 1: Defines V(t), E(t), hyperedge validity, hyperpaths with B-connectivity, reliability semantics, invariants, and notation.
- Section 2: TC-kNN DHG module for candidate hyperedge generation with coherent multitail sets, budgets, deduplication, and refractory safety.
- Section 3: Watcher-based predict/confirm/miss, EMA updates, discounted counts, decay, pruning policies, and concurrency determinism.
- Section 4: Hybrid causal-context embeddings WL online (streaming decisions) and GraphSAGE periodic (FSM/abstraction refinement).
- Section 5: Multi-start randomized beam backward traversal with temporal logic constraints to produce path-evidence reliability targets.
- Section 6: Streaming canonicalization, windowed heavy hitters + CMS counting, drift detection, and promotion to rules.
- Section 7: Higher-order hyperedges from promoted rules with provenance, deduplication, safety, traversal compression, and governance.
- Section 8: Task-aware scaffolding for continual learning with similarity detection, FREEZE, regionization, and policy knobs.
- Section 9: Clear APIs and records for events, vertices, edges, paths, templates, HOEs;
  ordering, idempotency, security, and observability.
- Section 10: Latency/memory targets and backpressure/adaptation strategies for desktop and embedded event-vision workloads
- Section 11: Python prototype architecture (three lanes), repository layout, configs, metrics, tests, and end-to-end orchestration loop.
- Section 12: Evaluation datasets, baselines, ablations, interpretability and continual metrics, acceptance thresholds, and reproducibility.
- Section 13: Defaults and tuning methodology, safe ranges, dataset presets, meta-controller adaptive rules, and diagnostics.
- Section 14: Risks (combinatorics, spurious causality, drift, forgetting, latency/memory), monitors, stress tests, and runbooks.
- Section 15: Causa-Chip SoC units (GSE, GMF, PTA, FSM, MC), NoC/memory, bandwidth/latency targets, and verification strategy.

## Key cross-reference map

- Traversal (Sec. 5) produces r
  path consumed by Plasticity (Sec. 3)
- Embeddings (Sec. 4) inform DHG (Sec. 2) grouping and Traversal (Sec. 5) similarity bias;
  SAGE assists FSM (Sec. 6) and Abstraction (Sec. 7).

- FSM promotions (Sec. 6) instantiate HOEs (Sec. 7) and provide rule priors to Traversa (Sec. 5).
- Scaffolding (Sec. 8) sets FREEZE and regionization affecting DHG/Plasticity/Traversal/FSM/Abstraction and Meta control.
- Interfaces (Sec. 9) standardize data flow; Complexity (Sec. 10) sets SLOs for all modules
- Blueprint (Sec. 11) implements 2–10; Evaluation (Sec. 12) validates; Params (Sec. 13) tunes;
  Risk (Sec. 14) stabilizes; Hardware (Sec. 15) accelerates.

Mermaid overview — neuro-symbolic loop (from sections, centralized here)



#### Export and assembly notes

- Master spec composition (for PDF): concatenate the following in order
  - docs/sections/DCH\_Section1\_FormalFoundations.md
  - docs/sections/DCH\_Section2\_DHG\_TCkNN.md
  - docs/sections/DCH\_Section3\_Plasticity.md
  - docs/sections/DCH\_Section4\_HyperpathEmbedding.md
  - docs/sections/DCH\_Section5\_CreditAssignment.md

- docs/sections/DCH\_Section6\_FSM.md
- docs/sections/DCH\_Section7\_HierarchicalAbstraction.md
- docs/sections/DCH\_Section8\_TaskAwareScaffolding.md
- docs/sections/DCH\_Section9\_Interfaces.md
- docs/sections/DCH\_Section10\_ComplexityResource.md
- docs/sections/DCH\_Section11\_SoftwareBlueprint.md
- docs/sections/DCH\_Section12\_Evaluation.md
- docs/sections/DCH\_Section13\_ParamsTuning.md
- docs/sections/DCH\_Section14\_RiskMitigations.md
- docs/sections/DCH\_Section15\_CausaChip.md
- docs/References.md
- docs/DiagramsIndex.md
- Diagram rendering: ensure Mermaid blocks render in the chosen PDF pipeline (e.g., md-to-pdf with mermaid-cli or Pandoc with Mermaid filter).
- Internal links: verify anchors and relative paths after concatenation.

# Appendix — acceptance checklist alignment

- Functional completeness: see Sections 1–9 for formalisms, algorithms, and interfaces.
- Engineering readiness: see Sections 10–11 for resource model and prototype blueprint.
- Evaluation plan and thresholds: see Section 12.
- Tuning defaults and adaptation: see Section 13.
- Risk, runbooks, and quardrails: see Section 14
- Hardware overview and dataflows: see Section 15

#### Changelog (v0.1)

Initial release of the unified specification with linked sections and export notes