

# 32-bit ARM Cortex-M4 based MCU with 12 channel PWMs, 16 channel 14-bit ADC, 3 PGAs with Comparators

Revision 13 - December 2021

## **Features**

- ARM 32-bit Cortex-M4 CPU Core with FPU
  - 200 MHz maximum frequency
- Memories
  - Up to 128 KB embedded flash
  - 512 Bytes OTP flash
  - Up to 64 KB on-chip SRAM
- Clock, reset and supply management
  - Single 3.3 V power supply
  - POR, Brown-out detector (BOD)
  - 1-to-66 MHz external crystal oscillator
  - Internal 32MHz factory-trimmed oscillator
  - Internal 2.2MHz backup-safety oscillator
  - PLL for CPU clock
- 14-bit A/D converters (up to 16 channels)
  - As low as 140 ns conversion time
  - Conversion range: 0 to 3.65 V
  - Differential sample
  - Triple-sample and hold capability
  - Open/short detection for safety
  - Temperature sensor
- Programmable gain amplifier (PGA)
  - Three integrated internal PGAs
  - Programmable Gains
     Single-ended: 1, 2, 4, 8, 12, 16, 24, 32
     Differential: 2, 4, 8, 16, 24, 32, 48, 64
  - Typical 600 ns settling time
- Analog comparator
  - Ten high-speed comparators
  - Output with digital deglitch filter
  - Four DACs as reference
  - Out of range voltage protection
  - Phase comparison





LQFP48 (7 x 7 mm)

LQFP52 (14 x 14 mm)

QFN32 (5 x 5 mm) QFN52 (6 x 6 mm)

#### • PWM

- Six enhanced PWM modules
- 12 PWM outputs in total
- Flexible waveform generation with phase lead/lag control
- All events can trigger ADC conversion
- Up to 40 GPIO Pins
  - Configurable pull-up/pull-down resistors
  - Programmable digital input deglitch filter
- Enhanced Capture Module (ECAP)
  - Flexible input capture pin
  - Four 32-bit capture registers
  - Capture and APWM mode selection
- Debug mode
  - Serial wire debug (SWD) & JTAG interfaces
- 6 Timers
  - Three 32-bit general-purpose timers
  - Two 32-bit watchdog timers
  - SysTick timer 24-bit down-counter
- Communication interfaces
  - UART x 1 , SPI x 1, I<sup>2</sup>C x 1, SIO x 1
  - SIO can be configure as CAN, UART, SPI, I2C
- Security Modules
  - CRC x 1, AES x 1, 64-bit unique ID
- Operating temperature
  - Junction temperature: -40 to +125 °C
  - Ambient temperature: -40 to +105 °C



Table 1. SPC1168 device features and peripheral counts

| Peripheral             |              |               | vice leatures o |               |              |              |
|------------------------|--------------|---------------|-----------------|---------------|--------------|--------------|
| renpretai              | SPC1168APE48 | SPC1168LAPE48 | SPC1168APE52    | SPC1168LAPI32 | SPC1168API32 | SPC1168API52 |
| Flash                  | 128KB        | 64KB          | 128KB           | 64KB          | 128KB        | 128KB        |
| OTP Flash              | 512Bytes     | 512Bytes      | 512Bytes        | 512Bytes      | 512Bytes     | 512Bytes     |
| SRAM                   | 64KB         | 32KB          | 64KB            | 32KB          | 64KB         | 64KB         |
| GPIOs <sup>(1)</sup>   | 37           | 37            | 37              | 23            | 23           | 40           |
| 14-bit ADC             | 1            | 1             | 1               | 1             | 1            | 1            |
| Number of channels     | 16 channels  | 16 channels   | 16 channels     | 9 channels    | 9 channels   | 16 channels  |
| PGA                    | 3            | 3             | 3               | 3             | 3            | 3            |
| Analog comparators     | 10           | 10            | 10              | 10            | 10           | 10           |
| DAC                    | 4            | 4             | 4               | 4             | 4            | 4            |
| PWM                    | 6            | 6             | 6               | 6             | 6            | 6            |
| Number of channels     | 12 channels  | 12 channels   | 12 channels     | 10 channels   | 10 channels  | 12 channels  |
| ECAP                   | 1            | 1             | 1               | 1             | 1            | 1            |
| General-purpose timers | 3            | 3             | 3               | 3             | 3            | 3            |
| Watchdog timers        | 2            | 2             | 2               | 2             | 2            | 2            |
| AES                    | 1            | 1             | 1               | 1             | 1            | 1            |
| CRC                    | 1            | 1             | 1               | 1             | 1            | 1            |
| UART                   | 1            | 1             | 1               | 1             | 1            | 1            |
| SPI                    | 1            | 1             | 1               | 1             | 1            | 1            |
| I2C                    | 1            | 1             | 1               | 1             | 1            | 1            |
| SIO                    | 1            | 1             | 1               | 1             | 1            | 1            |
| Maximum CPU frequency  | 200MHz       | 100MHz        | 200MHz          | 100MHz        | 200MHz       | 200MHz       |

<sup>(1)</sup> Not including GPIO40 (BOOT) pin.



## **Contents**

| 1 | Device o | Pevice overview                             |    |  |  |  |  |
|---|----------|---------------------------------------------|----|--|--|--|--|
| 2 | Feature  | descriptions                                | 9  |  |  |  |  |
|   | 2.1      | ARM Cortex-M4 core                          | 9  |  |  |  |  |
|   | 2.2      | Embedded SRAM                               | 9  |  |  |  |  |
|   | 2.3      | Embedded Flash memory                       | 9  |  |  |  |  |
|   | 2.4      | Nested vectored interrupt controller (NVIC) | 9  |  |  |  |  |
|   | 2.5      | External interrupt/event controller         | 9  |  |  |  |  |
|   | 2.6      | Power supply and Reset                      | 9  |  |  |  |  |
|   | 2.7      | Brown-out detector                          | 10 |  |  |  |  |
|   | 2.8      | Clocks                                      | 10 |  |  |  |  |
|   | 2.9      | Boot mode                                   | 10 |  |  |  |  |
|   | 2.10     | General-purpose los (GPIOs)                 | 10 |  |  |  |  |
|   | 2.11     | Timers and watchdogs                        | 11 |  |  |  |  |
|   | 2.12     | UART                                        | 11 |  |  |  |  |
|   | 2.13     | I <sup>2</sup> C                            | 11 |  |  |  |  |
|   | 2.14     | SPI                                         | 12 |  |  |  |  |
|   | 2.15     | ADC                                         | 12 |  |  |  |  |
|   | 2.16     | Temperature sensor                          | 12 |  |  |  |  |
|   | 2.17     | PGAs                                        | 13 |  |  |  |  |
|   | 2.18     | Analog comparators                          | 13 |  |  |  |  |
|   | 2.19     | PWMs                                        | 13 |  |  |  |  |
|   | 2.20     | ECAP                                        | 14 |  |  |  |  |
|   | 2.21     | Cyclic redundancy check (CRC)               | 14 |  |  |  |  |
|   | 2.22     | Advanced encryption standard (AES) engine   | 14 |  |  |  |  |
|   | 2.23     | Serial wire JTAG debug port (SWJ-DP)        | 14 |  |  |  |  |
|   | 2.24     | SIO                                         | 14 |  |  |  |  |
| 3 | Pinouts  | and pin description                         | 15 |  |  |  |  |
|   | 3.1      | LQFP48                                      | 15 |  |  |  |  |
|   | 3.2      | LQFP52                                      | 21 |  |  |  |  |
|   | 3.3      | QFN32                                       | 28 |  |  |  |  |
|   | 3.4      | QFN52                                       | 33 |  |  |  |  |
|   | 3.5      | PGA input channel selection                 | 40 |  |  |  |  |
|   | 3.6      | GPIO pin function and state after reset     | 40 |  |  |  |  |



| 4 | Memory    | mapping                                 | 42 |
|---|-----------|-----------------------------------------|----|
| 5 | Electrica | Characteristics                         | 43 |
|   | 5.1       | Absolute maximum ratings                | 43 |
|   | 5.2       | Recommended operating conditions        | 43 |
|   | 5.3       | Electrical characteristics              | 44 |
|   | 5.4       | Power consumption summary               | 44 |
|   | 5.5       | Internal 1.2V regulator characteristics | 47 |
|   | 5.6       | BOD characteristics                     | 48 |
|   | 5.7       | RCO characteristics                     | 48 |
|   | 5.8       | PLL characteristics                     | 48 |
|   | 5.9       | XO characteristics                      | 48 |
|   | 5.10      | 14-bit ADC characteristics              | 53 |
|   | 5.11      | PGA characteristics                     | 54 |
|   | 5.12      | Analog comparator characteristics       | 55 |
|   | 5.13      | Internal 10-bit DAC characteristics     | 55 |
|   | 5.14      | DAC buffer characteristics              | 55 |
|   | 5.15      | Flash memory characteristics            | 56 |
|   | 5.16      | Electrical sensitivity characteristics  | 56 |
|   | 5.17      | Moisture sensitivity characteristics    | 57 |
|   | 5.18      | Thermal resistance characteristics      | 57 |
|   | 5.19      | SPI characteristics                     | 58 |
| 6 | Package   | information                             | 59 |
|   | 6.1       | LQFP48                                  | 59 |
|   | 6.2       | LQFP52                                  | 61 |
|   | 6.3       | QFN32                                   | 63 |
|   | 6.4       | QFN52                                   | 65 |
| 7 | Ordering  | information                             | 67 |
| 8 | Revision  | history                                 | 68 |
|   |           |                                         |    |



## **List of tables**

| Table 1.  | SPC1168 device features and peripheral counts                             | 2  |
|-----------|---------------------------------------------------------------------------|----|
| Table 2.  | SPC1168 LQFP48 pin definitions                                            | 15 |
| Table 3.  | SPC1168 LQFP52 pin definitions                                            | 21 |
| Table 4.  | SPC1168 QFN32 pin definitions                                             | 28 |
| Table 5.  | SPC1168 QFN52 pin definitions                                             | 33 |
| Table 6.  | PGA input channel selection                                               | 40 |
| Table 7.  | GPIO pin function and state after reset                                   | 40 |
| Table 8.  | Absolute maximum ratings (1)(2)                                           | 43 |
| Table 9.  | Recommended operating conditions                                          | 43 |
| Table 10. | I/O Electrical characteristics                                            | 44 |
| Table 11. | SPC1168 typical current consumption (Run in FLASH)                        | 45 |
| Table 12. | SPC1168 typical current consumption (Run in RAM)                          | 45 |
| Table 13. | Peripheral current consumption                                            | 46 |
| Table 14. | Internal 1.2V regulator characteristics                                   | 47 |
| Table 15. | BOD characteristics                                                       | 48 |
| Table 16. | RCO characteristics                                                       | 48 |
| Table 17. | PLL characteristics                                                       | 48 |
| Table 18. | XO characteristics                                                        | 48 |
| Table 19. | ADC characteristics                                                       | 53 |
| Table 20. | PGA characteristics                                                       | 54 |
| Table 21. | Comparator characteristics                                                | 55 |
| Table 22. | DAC characteristics                                                       | 55 |
| Table 23. | DAC buffer characteristics                                                | 55 |
| Table 24. | Flash memory characteristics                                              | 56 |
| Table 25. | ESD absolute maximum ratings                                              | 56 |
| Table 26. | Electrical sensitivities                                                  | 56 |
| Table 27. | Moisture sensitivity characteristic                                       | 57 |
| Table 28. | Thermal resistance characteristics (LQFP48 package)                       | 57 |
| Table 29. | SPI characteristics                                                       | 58 |
| Table 30. | LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package mechanical data   | 59 |
| Table 31. | LQFP52 – 52 pin, 14 x 14 mm low-profile quad flat package mechanical data | 61 |
| Table 32. | QFN32 – 32 pin, 5 x 5 mm quad flat no-lead package mechanical data        | 63 |
| Table 33. | QFN52 – 52 pin, 6 x 6 mm quad flat no-lead package mechanical data        | 65 |
| Table 34. | Ordering information                                                      | 67 |
| Table 35. | Document revision history                                                 | 68 |



## **List of figures**

| Figure 1.  | SPC1168 block diagram                                                           | 7  |
|------------|---------------------------------------------------------------------------------|----|
| Figure 2.  | Clock tree                                                                      | 8  |
| Figure 3.  | SPC1168 LQFP48 pinout                                                           | 15 |
| Figure 4.  | SPC1168 LQFP52 pinout                                                           | 21 |
| Figure 5.  | SPC1168 QFN32 pinout                                                            | 28 |
| Figure 6.  | SPC1168 QFN52 pinout                                                            | 33 |
| Figure 7.  | Memory map                                                                      | 42 |
| Figure 8.  | Typical operational current versus frequency                                    | 46 |
| Figure 9.  | Internal 1.2V regulator load regulation (T <sub>A</sub> = 25 °C)                | 47 |
| Figure 10. | Internal 1.2V regulator load regulation with different temperature              | 47 |
| Figure 11. | LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package outline                 | 49 |
| Figure 12. | LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package outline                 | 50 |
| Figure 13. | LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package outline                 | 51 |
| Figure 14. | LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package outline                 | 52 |
| Figure 11. | DAC buffer offset over Input voltage                                            | 56 |
| Figure 12. | LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package outline                 | 59 |
| Figure 13. | LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package recommended footprint   | 60 |
| Figure 14. | LQFP52 – 52 pin, 14 x 14 mm low-profile quad flat package outline               | 61 |
| Figure 15. | LQFP52 – 52 pin, 14 x 14 mm low-profile quad flat package recommended footprint | 62 |
| Figure 16. | QFN32 – 32 pin, 5 x 5 mm quad flat no-lead package outline                      | 63 |
| Figure 17. | QFN32 – 32 pin, 5 x 5 mm quad flat no-lead package recommended footprint        | 64 |
| Figure 18. | QFN52 – 52 pin, 6 x 6 mm quad flat no-lead package outline                      | 65 |
| Figure 19. | QFN52 – 52 pin, 6 x 6 mm quad flat no-lead package recommended footprint        | 66 |



## 1 Device overview

The SPC1168 device from Spintrol is a highly integrated system-on-chip (SoC) microcontroller. The SPC1168 incorporates a 32-bit ARM Cortex-M4 high-performance processor with a software-programmable clock rate as high as 200 MHz, 64 KB SRAM, embedded flash with 128 KB, and an extensive range of enhanced I/Os and peripherals. The device offers a 14-bit ADC, three PGAs, six enhanced PWMs, three general purpose 32-bit timers, as well as standard and advanced communication interface: an UART, an I<sup>2</sup>C and a SPI. These features make the SPC1168 ideal for motor control application.

The SPC1168 operates from a 2.97 to 3.63 V power supply. The temperature range is from -40 °C to +125 °C. The package type is 48-pin LQFP, 52-pin LQFP, 32-pin QFN or 52-pin QFN.

Figure 1 shows the functional block diagram for the SPC1168. Figure 2 shows the clock tree information.



Figure 1. SPC1168 block diagram



Figure 2. Clock tree





## **2** Feature descriptions

#### 2.1 ARM Cortex-M4 core

The ARM Cortex-M4 processor has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The SPC1168 integrates a full-feature ARM Cortex-M4 core with FPU that can run up to 200MHz. Therefore, it is compatible with all ARM tools and software.

#### 2.2 Embedded SRAM

The SPC1168 has implemented 64 KB SRAM memory for code and data. The SRAM can be accessed (read/write) at CPU clock speed with 0 wait states.

## 2.3 Embedded Flash memory

Up to 128 KB of embedded Flash memory is available for storing programs and data.

## 2.4 Nested vectored interrupt controller (NVIC)

The SPC1168 embeds a nested vectored interrupt controller able to handle up to 51 mask-able interrupt channels (not including the 16 interrupt lines of Cortex-M4) and 16 programmable priority levels.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Processing of late arriving higher priority interrupts
- Support for tail-chaining
- Support for lazy-stacking
- Interrupt entry restored on interrupt exit with no instruction overhead

## 2.5 External interrupt/event controller

The SPC1168 provides a flexible external pin interrupt or event trigger mechanism. Any GPIO pin can be programmed as an external interrupt or event trigger source. In addition, any GPIO interrupt can be configured as edge-triggered or level-triggered.

## 2.6 Power supply and Reset

The SPC1168 supports single power supply (3.3 V), which powers the los, internal voltage regulators and analog circuitry on chip. There are no special power-up sequence requirements for the SPC1168.

The SPC1168 has a global reset pin as well as an integrated power-on reset (POR) circuitry. The POR



circuitry guarantees all power-up reset sequence requirements and makes the device easy to use.

#### 2.7 Brown-out detector

The device features an embedded brown-out detector (BOD) that monitors the 3.3V/1.2V domain power supply and compare it to the programmable pre-set value. An interrupt or reset can be generate when voltage of the power domain is higher or drops below the pre-set value. The interrupt service routine then generate a warning message and/or put the MCU into a safe state. The BOD is enabled by software.

#### 2.8 Clocks

System clock selection is performed on startup. The internal 32 MHz factory-trimmed oscillator is selected by default upon reset. An external 1-66 MHz oscillator can be selected by the user.

The device implements a fractional phase-lock loop (PLL) for high frequency clock generation. The PLL can take the internal 32MHz oscillator or external clock as the input reference clock. The output frequency covers from 25MHz to 200MHz.

Several clock dividers allow the configuration of the AHB, APB and the peripherals frequency. The maximum allowed frequency is 200MHz for AHB and 50 MHz for APB. See Figure 2 for details on the clock tree. Special clock selection logic is designed so that the backup clock can take charge if current clock is missing. The 2.2MHz backup-safety oscillator makes the SPC1168 get rid of clock stuck.

#### 2.9 Boot mode

The boot code is located in on-chip ROM memory. After reset, the ARM processor starts code execution from the ROM. The boot pin and TRSTn pin are used to select one of the two boot options:

- Boot from embedded Flash (boot pin = 1, TRSTn pin = X): the boot loader jumps to the embedded Flash and runs from the address at 0x1000 0000
- ISP mode (boot pin = 0, TRSTn pin = 0): the boot loader reprograms the embedded Flash by using UART. During the process, the GPIO34 is configured as UART\_TXD and the GPIO35 is configured as UART\_RXD.

Note 1: The boot pin can be configured as GPIO40. Be careful to use it in applications and can only be configured as output. Please make sure the pin level is high when the device is resetting, or the device will enter ISP mode.

Note 2: Whenever the boot pin is low, make sure the TRSTn pin is low, or the chip would enter engineering test mode and can't work normally.

## 2.10 General-purpose los (GPIOs)

The SPC1168 can be configured to support as many as 40 multi-purpose GPIO pins. Each GPIO pin can be configured by software as input, as output or as peripheral alternate function. It features:

• Each GPIO pin has configurable internal pull-up and pull-down resistors



• Each GPIO pin has a programmable digital input deglitch filter

Note 1: Boot pin can be configured as GPIO40.

## 2.11 Timers and watchdogs

The SPC1168 device includes three general-purpose timers, two watchdog timers and a SysTick timer.

#### **General-purpose timers**

The SPC1168 includes three identical 32-bit general-purpose timers. Each general-purpose timer consists of a 32-bit auto-reload down-counter. An interrupt would be generated when the counter reaches zero if it is enabled. When the counter reaches zero, the timer can also generate an ADCSOC event or a PWMSYNC event if they are enabled. The clock of general-purpose timer can be selected from internal RC oscillators, external oscillator or PLL clock. Besides, each general-purpose timer can also capture external input as timer clock or enable signal.

#### Watchdogs

The SPC1168 implements two identical watchdogs. Each watchdog is based on a 32-bit down-counter, which can be clocked from internal RC oscillators, external oscillator or PLL clock. When the counter reaches the given time-out value, an interrupt or a reset can be generated. The watchdog counter can be frozen or free-running in debug mode.

#### **SysTick Timer**

This timer is dedicated for OS, but could also be used as a standard down-counter. It features:

- A 24-bit down-counter
- Auto-reload capability
- Mask-able system interrupt generation when the counter reaches 0

#### 2.12 **UART**

The SPC1168 has an UART module that are functionally compatible with the 16550A and 16750 industry standards. It features:

- Ability to add or delete standard asynchronous communication bits (start, stop and parity) in the serial data
- 5 8 data bits
- Even, odd or no parity detection
- One, one-and-a-half, or two stop bits generation
- Baud-rate generation up to 12.5 Mbps
- 64-byte transmit FIFO
- 64-byte receive FIFO
- Auto baud-rate detection

#### 2.13 I<sup>2</sup>C

The I<sup>2</sup>C bus interface complies with the common I<sup>2</sup>C protocol and can operate in standard mode (with



data rates up to 100 Kb/s) and fast mode (with data rates up to 400 Kb/s). It features:

- Three speeds: Standard mode (100 Kb/s), Fast mode (400 Kb/s) and High-Speed mode (2 Mb/s)
- Clock synchronization
- Master or slave I<sup>2</sup>C operation
- 7- or 10-bit addressing
- 7- or 10-bit combined format transfers
- 16 x 32-bit deep transmit and receive buffers, respectively

#### 2.14 SPI

The SPI allows half/full-duplex, synchronous, serial communication with external devices. It features:

- Full-duplex synchronous transfers
- Master or slave operation
- 1 to 32-bit transfer frame format selection
- 50 Mbps maximum communication speed
- MSB-first data order
- Programmable clock polarity and phase
- Transmit and receive FIFOs

#### 2.15 ADC

One 14-bit analog-to-digital convert is embedded into SPC1168 and has up to 16 external channels. The temperature sensor, internal powers and PGA outputs can be selected as ADC input channels. These inputs are multiplexed. The ADC core has three independent built-in sample-and-hold (S/H). Each S/H has two input channels, which is suitable for differential sampling.

The events generated by the general-purpose timers and the PWM outputs can be internally connected to the ADC start trigger.

- 14-bit resolution
- 140 ns minimum conversion time and independent configurable sampling time
- Differential sampling
- Triple sample and hold capability
- Simultaneous sampling and sequential sampling modes supported
- Full range analog input: 0 V to 3.65 V
- Reference voltage can be selected from internal or external
- Input open and short detection for safety

Please see Table 19 for ADC characteristics.

## 2.16 Temperature sensor

The temperature sensor generates a voltage that varies linearly with temperature. It is internally connected to the ADC input channel, which is used to convert the sensor output voltage into a digital value.



## 2.17 PGAs

Three flexible programmable gain amplifiers (PGAs) are embedded into SPC1168 and shares up to 16 channels. The temperature sensor and internal 1.2V power can be selected as a PGA input channels. These inputs are multiplexed. Each PGA outputs are connected to ADC input channel.

- Programmable gains
   Differential mode: 2, 4, 8, 16, 24, 32, 48, 64; Single-ended mode: 1, 2, 4, 8, 12, 16, 24, 32.
- Settling time: 400 ns to 800 ns

Please see Table 20 for PGA characteristics.

## 2.18 Analog comparators

The SPC1168 has ten high-speed comparators. Each comparator use the internal DAC as reference for monitoring PGA inputs or outputs. Two comparators are designed for each PGA: one is monitoring whether the voltage is too low. The extra two pairs of comparators are reserved for additional applications. The comparator output is routed to the PWM Trip-Zone modules. Additionally, each comparator can implement the phase comparison for motor commutation. The detail channel selection can be referred to Technical Reference Manual.

- 50 ns typical response
- Programmable hysteresis
- Output with digital deglitch filter
- Phase comparison

Please see Table 21 and Table 22 for analog comparator and DAC characteristics.

#### 2.19 **PWMs**

The SPC1168 integrates six PWM modules and supports 12 PWM channels. Without much involvement of processor core, the PWMs can generate complex pulse width waveforms.

Each PWM module supports the following features:

- Dedicated 16-bit time-base counter with period and frequency control
- Each PWM module can generate two outputs with single-edge operation, dual-edge symmetric operation or dual-edge asymmetric operation
- All events can trigger both CPU interrupts and ADC start of conversion
- Programmable phase-control support for lag or lead operation relative to other PWM modules
- Dead-band generation with independent rising and falling edge delay control
- Programmable trip zone allocation of both cycle-by-cycle trip and one-shot trip on fault conditions
- A trip condition can force either high, low, or high-impedance state logic levels at PWM outputs
- Comparator module outputs and trip zone inputs can generate events, filtered events, or trip conditions



## 2.20 ECAP

The enhanced capture (ECAP) module is essential in systems where accurate timing of external events is important. The SPC1168 has implemented an ECAP module with following features:

- Flexible input capture pin: each GPIO can be configured as capture pin
- 32-bit time base counter
- 4 x 32-bit time-stamp capture registers
- 4-stage sequencer that is synchronized to external events
- Independent edge polarity (rising/falling edge) selection for all 4 events
- Interrupt capabilities on any of the 4 capture events

## 2.21 Cyclic redundancy check (CRC)

The SPC1168 has a hardware CRC calculation unit. The CRC module is used to verify data transmission or storage integrity. It features:

- 32-bit parallel bit stream input, and up to 32-bit CRC output
- Supports up to 2<sup>32</sup> byte length for CRC calculation
- Five CRC standard polynomials supported

## 2.22 Advanced encryption standard (AES) engine

The AES engine provides fast hardware encryption and decryption services. The main features are as follows:

- Supports as many as six block cipher modes: ECB, CBC, CTR, CCM\*, MMO, and Bypass
- Supports 128-, 192-, and 256-bits key size
- Error indication for each block cipher mode
- Separate 4 x 32-bit input and output FIFOs

## 2.23 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP interface is embedded and is a combined JTAG and serial wire debug port. The SWJ-DP interface enables either a serial wire debug or a JTAG probe to be connected to the target. The debug port can be disabled when enabling SPC1168 certain security feature.

## 2.24 SIO

SPC1168 has implemented an SIO module, which is based on a Spintrol patented technology. It has programmable capability that can convert the SIO module into pre-defined communication module. Currently the SIO can be used as UART, SPI, I2C and CAN once it is programmed through initialization. There will be more features added in short time.



#### 3 Pinouts and pin description

#### 3.1 LQFP48

GPIO39/TCK/SWCK GPIO38/TMS/SWD BOOT/GP1040 GPIO37/TDI XRSTn 46 ADC0/GPIO0 GPIO30 2 GPIO29 ADC1/GPIO1 35 ADC2/GPIO2 3 GPIO28 34 GPIO27 ADC3/GPIO3 33 ADC4/GPIO4 32 GPIO26 ADC5/GPIO5 GPIO25 LQFP48 ADC6/GPIO6 30 GPIO24 ADC7/GPIO7 8 29 GPIO23 AVDD 9 28 GPIO22 AVSS 10 27 GPIO21 ADC8/GPIO8 11 GPIO20 ADC9/GPIO9 [ 25 GPIO19 19202122 VCAP12 GP1016 ADC10/GPI010 ADC13/GPI013 ADC14/GPI014 ADC15GPI015 DVDD DVSS GP1017 GP1018 ADC11/GPI011 ADC12/GPI012

Figure 3. SPC1168 LQFP48 pinout

- (1) The above figure shows the package top view.
- (2) Note: there is no need to connect the two VCAP12 pins on the PCB boards.

Table 2.

Note: when TRSTn is HIGH, GPIO36 ~ GPIO39 pins work as Debug interface and can't be configured as other functions. (3)

SPC1168 LQFP48 pin definitions

| Pin | Signal | Type <sup>(1)</sup> | Description                     |
|-----|--------|---------------------|---------------------------------|
|     | GPIO0  | I/O                 | General-purpose input/output 0  |
| 1   | ADC0   | Al                  | ADC channel 0 input             |
|     | СОМРОН | 0                   | Comparator COMPOH result output |
|     | GPIO1  | I/O                 | General-purpose input/output 1  |
| 2   | ADC1   | Al                  | ADC channel 1 input             |
|     | COMPOL | 0                   | Comparator COMPOL result output |
|     | GPIO2  | I/O                 | General-purpose input/output 2  |
| 3   | ADC2   | Al                  | ADC channel 2 input             |
|     | COMP1H | 0                   | Comparator COMP1H result output |



Table 2. SPC1168 LQFP48 pin definitions (continued)

| Pin    | Signal   | Type <sup>(1)</sup> | Description                                          |
|--------|----------|---------------------|------------------------------------------------------|
|        | GPIO3    | I/O                 | General-purpose input/output 3                       |
| 4      | ADC3     | Al                  | ADC channel 3 input                                  |
|        | COMP1L   | 0                   | Comparator COMP1L result output                      |
| -<br>I | GPIO4    | I/O                 | General-purpose input/output 4                       |
| 5      | ADC4     | Al                  | ADC channel 4 input                                  |
|        | СОМР2Н   | 0                   | Comparator COMP2H result output                      |
|        | GPIO5    | I/O                 | General-purpose input/output 5                       |
| 6      | ADC5     | Al                  | ADC channel 5 input                                  |
|        | COMP2L   | 0                   | Comparator COMP2L result output                      |
| _      | GPIO6    | I/O                 | General-purpose input/output 6                       |
| 7      | ADC6     | Al                  | ADC channel 6 input                                  |
|        | GPIO7    | I/O                 | General-purpose input/output 7                       |
| 8      | ADC7     | Al                  | ADC channel 7 input                                  |
| 0      | AV/DD    | ſ                   | Analog power, add 4.7uF and 0.1uF bypass ceramic cap |
| 9      | AVDD     | S                   | to AVSS                                              |
| 10     | AVSS     | S                   | Analog ground                                        |
|        | GPIO8    | I/O                 | General-purpose input/output 8                       |
|        | ADC8     | Al                  | ADC channel 8 input                                  |
| 11     | SPI_SCLK | I/O                 | SPI clock input/output                               |
|        | СОМРЗН   | 0                   | Comparator COMP3H result output                      |
|        | PWMSOC   | 0                   | PWM SOC signal output for monitoring                 |
|        | GPIO9    | I/O                 | General-purpose input/output 9                       |
| 12     | ADC9     | Al                  | ADC channel 9 input                                  |
| 12     | SPI_SFRM | I/O                 | SPI frame signal                                     |
|        | COMP3L   | 0                   | Comparator COMP3L result output                      |
|        | GPIO10   | I/O                 | General-purpose input/output 10                      |
|        | ADC10    | Al                  | ADC channel 10 input                                 |
| 13     | SPI_MOSI | I/O                 | SPI master output, slave input                       |
|        | SPI_MISO | I/O                 | SPI master input, slave output                       |
|        | СОМР4Н   | 0                   | Comparator COMP4H result output                      |
|        | GPIO11   | I/O                 | General-purpose input/output 11                      |
|        | ADC11    | Al                  | ADC channel 11 input                                 |
| 14     | SPI_MISO | I/O                 | SPI master input, slave output                       |
| 14     | SPI_MOSI | I/O                 | SPI master output, slave input                       |
|        | COMP4L   | 0                   | Comparator COMP4L result output                      |
|        | DCLK     | 0                   | Clock output from CLKDET module for monitoring       |
|        | GPIO12   | I/O                 | General-purpose input/output 12                      |
| 15     | ADC12    | Al                  | ADC channel 12 input                                 |
|        | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                               |



Table 2. SPC1168 LQFP48 pin definitions (continued)

| F:  | sinual   |                     | QFP48 pin definitions (continued)                     |
|-----|----------|---------------------|-------------------------------------------------------|
| Pin | Signal   | Type <sup>(1)</sup> | Description                                           |
|     | GPIO13   | 1/0                 | General-purpose input/output 13                       |
| 16  | ADC13    | Al                  | ADC channel 13 input                                  |
|     | I2C_SDA  | 1/0                 | I <sup>2</sup> C data                                 |
|     | GPIO14   | 1/0                 | General-purpose input/outpu14                         |
| 17  | ADC14    | Al                  | ADC channel 14 input                                  |
|     | UART_TXD | 0                   | UART transmit data                                    |
|     | UART_RXD | l                   | UART receive data                                     |
|     | GPIO15   | I/O                 | General-purpose input/output 5                        |
| 18  | ADC15    | Al                  | ADC channel 15 input                                  |
| 10  | UART_RXD | l                   | UART receive data                                     |
|     | UART_TXD | 0                   | UART transmit data                                    |
| 19  | DVDD     | S                   | Digital power, add 4.7uF and 0.1uF bypass ceramic cap |
| 19  | DVDD     | ,                   | to DVSS                                               |
| 20  | VCAP12   | S                   | 1.2V power, add 2.2uF bypass ceramic cap to DVSS      |
| 21  | DVSS     | S                   | Digital ground                                        |
|     | GPIO16   | I/O                 | General-purpose input/output 16                       |
|     | XIN      | Al                  | External oscillator input                             |
|     | UART_TXD | 0                   | UART transmit data                                    |
| 22  | UART_RXD | ļ                   | UART receive data                                     |
|     | PWM2A    | 0                   | PWM2 output A                                         |
|     | PWM5A    | 0                   | PWM5 output A                                         |
|     | SIO0_12  | I/O                 | SIO0 input/output 12                                  |
|     | GPIO17   | 1/0                 | General-purpose input/output 17                       |
|     | XIO      | AO                  | External oscillator input or output                   |
|     | UART_RXD | I                   | UART receive data                                     |
| 23  | UART_TXD | 0                   | UART transmit data                                    |
|     | PWM2B    | 0                   | PWM2 output B                                         |
|     | PWM5B    | 0                   | PWM5 output B                                         |
|     | SIO0_13  | I/O                 | SIO0 input/output 13                                  |
|     | GPIO18   | I/O                 | General-purpose input/output 18                       |
|     | PWM3A    | 0                   | PWM3 output A                                         |
| 24  | СОМРЗН   | 0                   | Comparator COMP3H result output                       |
|     | PWM0A    | 0                   | PWM0 output A                                         |
|     | SIO0 14  | 1/0                 | SIO0 input/output 14                                  |
|     | GPIO19   | 1/0                 | General-purpose input/output 19                       |
|     | PWM4A    | 0                   | PWM4 output A                                         |
|     | PWM3B    | 0                   | PWM3 output B                                         |
| 25  | COMP3L   | 0                   | Comparator COMP3L result output                       |
|     | PWM1A    | 0                   | PWM1 output A                                         |
|     | PWMOB    | 0                   | PWM0 output B                                         |
|     | SIOO_15  | 1/0                 | SIO0 input/output 15                                  |
|     | 2100_13  | 1/0                 | 5100 hipat/output 15                                  |



Table 2. SPC1168 LQFP48 pin definitions (continued)

| Pin | Signal  | Type <sup>(1)</sup> | Description                     |
|-----|---------|---------------------|---------------------------------|
|     | GPIO20  | 1/0                 | General-purpose input/output 20 |
|     | СОМР4Н  | 0                   | Comparator COMP4H result output |
| 26  | PWM2A   | 0                   | PWM2 output A                   |
|     | PWM1A   | 0                   | PWM1 output A                   |
|     | SIO0 16 | 1/0                 | SIO0 input/output 16            |
|     | GPIO21  | 1/0                 | General-purpose input/output 21 |
|     | COMP4L  | 0                   | Comparator COMP4L result output |
| 27  | PWM0B   | 0                   | PWM0 output B                   |
|     | PWM1B   | 0                   | PWM1 output B                   |
|     | SIO0 17 | 1/0                 | SIO0 input/output 17            |
|     | GPIO22  | 1/0                 | General-purpose input/output 22 |
|     | PWM1B   | 0                   | PWM1 output B                   |
| 28  | PWM2A   | 0                   | PWM2 output A                   |
|     | SIOO_0  | 1/0                 | SIO0 input/output 0             |
|     | GPIO23  | 1/0                 | General-purpose input/output 23 |
| 29  | PWM2B   | 0                   | PWM2 output B                   |
|     | SIO0 1  | 1/0                 | SIO0 input/output 1             |
|     | GPIO24  | 1/0                 | General-purpose input/output 24 |
|     | СОМРОН  | 0                   | Comparator COMPOH result output |
| 30  | PWM3A   | 0                   | PWM3 output A                   |
|     | SIO0 2  | 1/0                 | SIO0 input/output 2             |
|     | GPIO25  | I/O                 | General-purpose input/output 25 |
|     | COMPOL  | 0                   | Comparator COMPOL result output |
| 31  | PWM4A   | 0                   | PWM4 output A                   |
|     | PWM3B   | 0                   | PWM3 output B                   |
|     | SIO0_3  | 1/0                 | SIO0 input/output 3             |
|     | GPIO26  | 1/0                 | General-purpose input/output 26 |
|     | COMP1H  | 0                   | Comparator COMP1H result output |
| 32  | PWM5A   | 0                   | PWM5 output A                   |
|     | PWM4A   | 0                   | PWM4 output A                   |
|     | SIO0_4  | I/O                 | SIO0 input/output 4             |
|     | GPIO27  | I/O                 | General-purpose input/output 27 |
|     | COMP1L  | 0                   | Comparator COMP1L result output |
| 33  | PWM3B   | 0                   | PWM3 output B                   |
|     | PWM4B   | 0                   | PWM4 output B                   |
|     | SIO0_5  | 1/0                 | SIO0 input/output 5             |
|     | GPIO28  | 1/0                 | General-purpose input/output 28 |
|     | СОМР2Н  | 0                   | Comparator COMP2H result output |
| 34  | PWM4B   | 0                   | PWM4 output B                   |
|     | PWM5A   | 0                   | PWM5 output A                   |
|     | SIO0_6  | I/O                 | SIO0 input/output 6             |



Table 2. SPC1168 LQFP48 pin definitions (continued)

| Pin              | Signal   | Type <sup>(1)</sup> | Description                                          |
|------------------|----------|---------------------|------------------------------------------------------|
|                  | GPIO29   | I/O                 | General-purpose input/output 29                      |
| 25               | COMP2L   | 0                   | Comparator COMP2L result output                      |
| 35               | PWM5B    | 0                   | PWM5 output B                                        |
|                  | SIO0_7   | I/O                 | SIO0 input/output 7                                  |
|                  | GPIO30   | I/O                 | General-purpose input/output 30                      |
|                  | SPI_SCLK | I/O                 | SPI clock input/output                               |
|                  | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                               |
| 36               | СОМРЗН   | 0                   | Comparator COMP3H result output                      |
|                  | PWM3A    | 0                   | PWM3 output A                                        |
|                  | PWM0A    | 0                   | PWM0 output A                                        |
|                  | SIO0_8   | I/O                 | SIO0 input/output 8                                  |
| 37               | DVSS     | S                   | Digital ground                                       |
| 38               | DVDD     | S                   | Digital power, add 0.1uF bypass ceramic cap to DVSS  |
| 39               | VCAP12   | S                   | 1.2V power, add 0.1uF bypass ceramic cap to DVSS     |
|                  | GPIO34   | I/O                 | General-purpose input/output 34                      |
|                  | UART_TXD | 0                   | UART transmit data                                   |
|                  | UART_RXD | 1                   | UART receive data                                    |
| 40               | I2C_SDA  | I/O                 | I <sup>2</sup> C data                                |
|                  | SPI_MOSI | I/O                 | SPI master output, slave input                       |
|                  | SPI_MISO | I/O                 | SPI master input, slave output                       |
|                  | SIO0_12  | I/O                 | SIO0 input/output 12                                 |
|                  | GPIO35   | I/O                 | General-purpose input/output 35                      |
|                  | UART_RXD | I                   | UART receive data                                    |
|                  | UART_TXD | 0                   | UART transmit data                                   |
| 41               | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                               |
|                  | SPI_MISO | I/O                 | SPI master input, slave output                       |
|                  | SPI_MOSI | I/O                 | SPI master output, slave input                       |
|                  | SIO0_13  | 1/0                 | SIO0 input/output 13                                 |
|                  | GPIO36   | I/O                 | General-purpose input/output 36                      |
|                  | TDO      | 0                   | JTAG data output                                     |
|                  | UART_RXD | I                   | UART receive data                                    |
|                  | SPI_SCLK | I/O                 | SPI clock input/output                               |
| 42               | PWM5A    | 0                   | PWM5 output A                                        |
| <b>⊣</b> 2_      | PWM1A    | 0                   | PWM1 output A                                        |
|                  | I2C_SDA  | I/O                 | I <sup>2</sup> C data                                |
|                  | SIO0_14  | I/O                 | SIO0 input/output 14                                 |
|                  |          | is HIGH, this       | s pin always works as TDO and can't be configured as |
| other functions. |          |                     |                                                      |



Table 2. SPC1168 LQFP48 pin definitions (continued)

| Pin | Signal                                                                                                 | Type <sup>(1)</sup> | QFP48 pin definitions (continued)  Description           |  |  |
|-----|--------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------|--|--|
|     | GPIO37                                                                                                 | 1/0                 | General-purpose input/output 37                          |  |  |
|     | TDI                                                                                                    | ı                   | JTAG data input                                          |  |  |
|     | UART_TXD                                                                                               | 0                   | UART transmit data                                       |  |  |
|     | SPI_SFRM                                                                                               | I/O                 | SPI frame signal                                         |  |  |
| 42  | PWM5B                                                                                                  | 0                   | PWM5 output B                                            |  |  |
| 43  | PWM1B                                                                                                  | 0                   | PWM1 output B                                            |  |  |
|     | I2C_SCL                                                                                                | 1/0                 | I <sup>2</sup> C clock                                   |  |  |
|     | SIO0_15                                                                                                | I/O                 | SIO0 input/output 15                                     |  |  |
|     | Note: when TRSTn                                                                                       | is HIGH, this p     | oin always works as TDI and can't be configured as other |  |  |
|     | functions.                                                                                             |                     |                                                          |  |  |
|     | GPIO38                                                                                                 | 1/0                 | General-purpose input/output 38                          |  |  |
|     | TMS/SWD                                                                                                | I/O                 | JTAG mode select or SWD data                             |  |  |
|     | I2C_SDA                                                                                                | I/O                 | I <sup>2</sup> C data                                    |  |  |
|     | SPI_MOSI                                                                                               | 1/0                 | SPI master output, slave input                           |  |  |
| 44  | SPI_MISO                                                                                               | I/O                 | SPI master input, slave output                           |  |  |
|     | PWM2A                                                                                                  | 0                   | PWM2 output A                                            |  |  |
|     | SIO0_16                                                                                                | I/O                 | SIO0 input/output 16                                     |  |  |
|     | Note: when TRSTn is HIGH, this pin always works as TMS/SWD and can't be configured as other functions. |                     |                                                          |  |  |
|     | GPIO39                                                                                                 | I/O                 | General-purpose input/output 39                          |  |  |
|     | TCK/SWCK                                                                                               | I                   | JTAG clock or SWD clock                                  |  |  |
|     | I2C_SCL                                                                                                | I/O                 | I <sup>2</sup> C clock                                   |  |  |
|     | SPI_MISO                                                                                               | I/O                 | SPI master input, slave output                           |  |  |
| 45  | SPI_MOSI                                                                                               | I/O                 | SPI master output, slave input                           |  |  |
|     | PWM2B                                                                                                  | 0                   | PWM2 output B                                            |  |  |
|     | SIO0_17                                                                                                | 1/0                 | SIO0 input/output 17                                     |  |  |
|     | Note: when TRSTn is HIGH, this pin always works as TCK/SWCK and can't be configured                    |                     |                                                          |  |  |
|     | as other functions.                                                                                    |                     |                                                          |  |  |
| 46  | TRSTn                                                                                                  | I                   | JTAG reset pin, reset the JTAG when low                  |  |  |
| 47  | XRSTn                                                                                                  | I                   | Device reset pin, reset the device when low              |  |  |
|     | BOOT(GPIO40)                                                                                           | I/O                 | Boot pin (General-purpose input/output 40)               |  |  |
|     | SPI_SCLK                                                                                               | 1/0                 | SPI clock input/output                                   |  |  |
| 48  | UART_TXD                                                                                               | 0                   | UART transmit data                                       |  |  |
|     | DCLK                                                                                                   | 0                   | Clock output from CLKDET module for monitoring           |  |  |
|     | SIO0_0                                                                                                 | 1/0                 | SIO0 input/output 0                                      |  |  |

<sup>(1)</sup> I = digital input, O = digital output, AI = analog input, AO = analog out, S = supply.

<sup>(2)</sup> All GPIO pins can be configured as ECAP input.

<sup>(3)</sup> All GPIO pins (except GPIO36 and GPIO37) can be configured as ECAP output.



## 3.2 LQFP52

GPIO39/TCK/SWCK GPIO38/TMS/SWD BOOT/GPI040 GP1036/TD0 GP1035 XRSTn TRSTn DVDD S 51 50 49 48 47 46 45 43 42 44 41 40 ADC0/GPIO0 39 NC ADC1/GPIO1 2 38 GPIO30 ADC2/GPIO2 3 GPIO29 37 ADC3/GPIO3 4 GPIO28 36 ADC4/GPIO4 5 35 GPIO27 ADC5/GPIO5 6 GPIO26 34 LQFP52 ADC6/GPIO6 33 GPIO25 ADC7/GPIO7 8 32 GPIO24 AVDD 9 31 GPIO23 AVSS 10 30 GPIO22 ADC8/GPIO8 11 29 GPIO21 ADC9/GPIO9 12 28 GPIO20 GPIO19 NC 13 27 19 20 21 22 GP1016 VCAP12 DVSS GP1017 GP1018 ADC10/GPI010 ADC15GPI015 DVDD ADC11/GPI011 ADC12/GPI012 ADC13/GPI013 ADC14/GPI014

Figure 4. SPC1168 LQFP52 pinout

- (1) The above figure shows the package top view.
- (2) Note: there is no need to connect the two VCAP12 pins on the PCB boards.
- (3) Note: when TRSTn is HIGH, GPIO36 ~ GPIO39 pins work as Debug interface and can't be configured as other functions.

|     | lable 3. SPC1168 EQFP52 pin definitions |                     |                                 |  |
|-----|-----------------------------------------|---------------------|---------------------------------|--|
| Pin | Signal                                  | Type <sup>(1)</sup> | Description                     |  |
|     | GPIO0                                   | 1/0                 | General-purpose input/output 0  |  |
| 1   | ADC0                                    | Al                  | ADC channel 0 input             |  |
|     | СОМРОН                                  | 0                   | Comparator COMP0H result output |  |
|     | GPIO1                                   | 1/0                 | General-purpose input/output 1  |  |
| 2   | ADC1                                    | Al                  | ADC channel 1 input             |  |
|     | COMPOL                                  | 0                   | Comparator COMPOL result output |  |
|     | GPIO2                                   | 1/0                 | General-purpose input/output 2  |  |
| 3   | ADC2                                    | Al                  | ADC channel 2 input             |  |
|     | COMP1H                                  | 0                   | Comparator COMP1H result output |  |

Table 3. SPC1168 LOFP52 pin definitions



Table 3. SPC1168 LQFP52 pin definitions (continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                                                  |
|-----|----------|---------------------|--------------------------------------------------------------|
|     | GPIO3    | 1/0                 | General-purpose input/output 3                               |
| 4   | ADC3     | Al                  | ADC channel 3 input                                          |
|     | COMP1L   | 0                   | Comparator COMP1L result output                              |
|     | GPIO4    | I/O                 | General-purpose input/output 4                               |
| 5   | ADC4     | Al                  | ADC channel 4 input                                          |
|     | СОМР2Н   | 0                   | Comparator COMP2H result output                              |
|     | GPIO5    | I/O                 | General-purpose input/output 5                               |
| 6   | ADC5     | Al                  | ADC channel 5 input                                          |
|     | COMP2L   | 0                   | Comparator COMP2L result output                              |
|     | GPIO6    | 1/0                 | General-purpose input/output 6                               |
| 7   | ADC6     | AI                  | ADC channel 6 input                                          |
|     | GPIO7    | 1/0                 | General-purpose input/output 7                               |
| 8   | ADC7     | Al                  | ADC channel 7 input                                          |
| 9   | AVDD     | S                   | Analog power, add 4.7uF and 0.1uF bypass ceramic cap to AVSS |
| 10  | AVSS     | S                   | Analog ground                                                |
|     | GPIO8    | I/O                 | General-purpose input/output 8                               |
|     | ADC8     | Al                  | ADC channel 8 input                                          |
| 11  | SPI_SCLK | I/O                 | SPI clock input/output                                       |
|     | СОМРЗН   | 0                   | Comparator COMP3H result output                              |
|     | PWMSOC   | 0                   | PWM SOC signal output for monitoring                         |
|     | GPIO9    | I/O                 | General-purpose input/output 9                               |
| 42  | ADC9     | Al                  | ADC channel 9 input                                          |
| 12  | SPI_SFRM | 1/0                 | SPI frame signal                                             |
|     | COMP3L   | 0                   | Comparator COMP3L result output                              |
| 13  | NC       |                     | No connection                                                |
|     | GPIO10   | 1/0                 | General-purpose input/output 10                              |
|     | ADC10    | Al                  | ADC channel 10 input                                         |
| 14  | SPI_MOSI | 1/0                 | SPI master output, slave input                               |
|     | SPI_MISO | I/O                 | SPI master input, slave output                               |
|     | СОМР4Н   | 0                   | Comparator COMP4H result output                              |
|     | GPIO11   | I/O                 | General-purpose input/output 11                              |
|     | ADC11    | Al                  | ADC channel 11 input                                         |
| 15  | SPI_MISO | I/O                 | SPI master input, slave output                               |
| 13  | SPI_MOSI | I/O                 | SPI master output, slave input                               |
|     | COMP4L   | 0                   | Comparator COMP4L result output                              |
|     | DCLK     | 0                   | Clock output from CLKDET module for monitoring               |
|     | GPIO12   | I/O                 | General-purpose input/output 12                              |
| 16  | ADC12    | Al                  | ADC channel 12 input                                         |
|     | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                                       |



Table 3. SPC1168 LQFP52 pin definitions (continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                                                   |  |
|-----|----------|---------------------|---------------------------------------------------------------|--|
|     | GPIO13   | 1/0                 | General-purpose input/output 13                               |  |
| 17  | ADC13    | Al                  | ADC channel 13 input                                          |  |
|     | I2C SDA  | I/O                 | I <sup>2</sup> C data                                         |  |
|     | GPIO14   | 1/0                 | General-purpose input/outpu14                                 |  |
|     | ADC14    | AI                  | ADC channel 14 input                                          |  |
| 18  | UART_TXD | 0                   | UART transmit data                                            |  |
|     | UART_RXD | ı                   | UART receive data                                             |  |
|     | GPIO15   | 1/0                 | General-purpose input/output 5                                |  |
| 4.0 | ADC15    | AI                  | ADC channel 15 input                                          |  |
| 19  | UART_RXD | I                   | UART receive data                                             |  |
|     | UART_TXD | 0                   | UART transmit data                                            |  |
| 20  | DVDD     | S                   | Digital power, add 4.7uF and 0.1uF bypass ceramic cap to DVSS |  |
| 21  | VCAP12   | S                   | 1.2V power, add 2.2uF bypass ceramic cap to DVSS              |  |
| 22  | DVSS     | S                   | Digital ground                                                |  |
|     | GPIO16   | 1/0                 | General-purpose input/output 16                               |  |
|     | XIN      | AI                  | External oscillator input                                     |  |
|     | UART_TXD | 0                   | UART transmit data                                            |  |
| 23  | UART_RXD | ı                   | UART receive data                                             |  |
|     | PWM2A    | 0                   | PWM2 output A                                                 |  |
|     | PWM5A    | 0                   | PWM5 output A                                                 |  |
|     | SIO0_12  | 1/0                 | SIO0 input/output 12                                          |  |
|     | GPIO17   | I/O                 | General-purpose input/output 17                               |  |
|     | XIO      | AO                  | External oscillator input or output                           |  |
|     | UART_RXD | I                   | UART receive data                                             |  |
| 24  | UART_TXD | 0                   | UART transmit data                                            |  |
|     | PWM2B    | 0                   | PWM2 output B                                                 |  |
|     | PWM5B    | 0                   | PWM5 output B                                                 |  |
|     | SIO0_13  | 1/0                 | SIO0 input/output 13                                          |  |
|     | GPIO18   | 1/0                 | General-purpose input/output 18                               |  |
|     | PWM3A    | 0                   | PWM3 output A                                                 |  |
| 25  | СОМРЗН   | 0                   | Comparator COMP3H result output                               |  |
|     | PWM0A    | 0                   | PWM0 output A                                                 |  |
|     | SIO0_14  | 1/0                 | SIO0 input/output 14                                          |  |
| 26  | NC       | -                   | No connection                                                 |  |
|     | GPIO19   | 1/0                 | General-purpose input/output 19                               |  |
|     | PWM4A    | 0                   | PWM4 output A                                                 |  |
|     | PWM3B    | 0                   | PWM3 output B                                                 |  |
| 27  | COMP3L   | 0                   | Comparator COMP3L result output                               |  |
|     | PWM1A    | 0                   | PWM1 output A                                                 |  |
|     | PWM0B    | 0                   | PWM0 output B                                                 |  |
|     | SIO0_15  | 1/0                 | SIO0 input/output 15                                          |  |



Table 3. SPC1168 LQFP52 pin definitions (continued)

| Pin | Signal  | Type <sup>(1)</sup> | Description                     |
|-----|---------|---------------------|---------------------------------|
|     | GPIO20  | 1/0                 | General-purpose input/output 20 |
|     | СОМР4Н  | 0                   | Comparator COMP4H result output |
| 28  | PWM2A   | 0                   | PWM2 output A                   |
|     | PWM1A   | 0                   | PWM1 output A                   |
|     | SIO0_16 | 1/0                 | SIO0 input/output 16            |
|     | GPIO21  | 1/0                 | General-purpose input/output 21 |
|     | COMP4L  | 0                   | Comparator COMP4L result output |
| 29  | PWM0B   | 0                   | PWM0 output B                   |
|     | PWM1B   | 0                   | PWM1 output B                   |
|     | SIO0_17 | 1/0                 | SIO0 input/output 17            |
|     | GPIO22  | 1/0                 | General-purpose input/output 22 |
| 30  | PWM1B   | 0                   | PWM1 output B                   |
| 30  | PWM2A   | 0                   | PWM2 output A                   |
|     | SIO0_0  | I/O                 | SIO0 input/output 0             |
|     | GPIO23  | I/O                 | General-purpose input/output 23 |
| 31  | PWM2B   | 0                   | PWM2 output B                   |
|     | SIO0_1  | I/O                 | SIO0 input/output 1             |
|     | GPIO24  | I/O                 | General-purpose input/output 24 |
| 32  | СОМРОН  | 0                   | Comparator COMPOH result output |
| 32  | PWM3A   | 0                   | PWM3 output A                   |
|     | SIO0_2  | 1/0                 | SIO0 input/output 2             |
|     | GPIO25  | 1/0                 | General-purpose input/output 25 |
|     | COMPOL  | 0                   | Comparator COMPOL result output |
| 33  | PWM4A   | 0                   | PWM4 output A                   |
|     | PWM3B   | 0                   | PWM3 output B                   |
|     | SIO0_3  | 1/0                 | SIO0 input/output 3             |
|     | GPIO26  | 1/0                 | General-purpose input/output 26 |
|     | COMP1H  | 0                   | Comparator COMP1H result output |
| 34  | PWM5A   | 0                   | PWM5 output A                   |
|     | PWM4A   | 0                   | PWM4 output A                   |
|     | SIO0_4  | I/O                 | SIO0 input/output 4             |
|     | GPIO27  | I/O                 | General-purpose input/output 27 |
|     | COMP1L  | 0                   | Comparator COMP1L result output |
| 35  | PWM3B   | 0                   | PWM3 output B                   |
|     | PWM4B   | 0                   | PWM4 output B                   |
|     | SIO0_5  | 1/0                 | SIO0 input/output 5             |



Table 3. SPC1168 LQFP52 pin definitions (continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                                         |
|-----|----------|---------------------|-----------------------------------------------------|
|     | GPIO28   | I/O                 | General-purpose input/output 28                     |
|     | СОМР2Н   | 0                   | Comparator COMP2H result output                     |
| 36  | PWM4B    | 0                   | PWM4 output B                                       |
|     | PWM5A    | 0                   | PWM5 output A                                       |
|     | SIO0_6   | I/O                 | SIO0 input/output 6                                 |
|     | GPIO29   | I/O                 | General-purpose input/output 29                     |
| 27  | COMP2L   | 0                   | Comparator COMP2L result output                     |
| 37  | PWM5B    | 0                   | PWM5 output B                                       |
|     | SIO0_7   | I/O                 | SIO0 input/output 7                                 |
|     | GPIO30   | I/O                 | General-purpose input/output 30                     |
|     | SPI_SCLK | I/O                 | SPI clock input/output                              |
|     | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                              |
| 38  | СОМРЗН   | 0                   | Comparator COMP3H result output                     |
|     | PWM3A    | 0                   | PWM3 output A                                       |
|     | PWM0A    | 0                   | PWM0 output A                                       |
|     | SIO0_8   | I/O                 | SIO0 input/output 8                                 |
| 39  | NC       |                     | No connection                                       |
| 40  | NC       |                     | No connection                                       |
| 41  | DVSS     | S                   | Digital ground                                      |
| 42  | DVDD     | S                   | Digital power, add 0.1uF bypass ceramic cap to DVSS |
| 43  | VCAP12   | S                   | 1.2V power, add 0.1uF bypass ceramic cap to DVSS    |
|     | GPIO34   | 1/0                 | General-purpose input/output 34                     |
|     | UART_TXD | 0                   | UART transmit data                                  |
|     | UART_RXD | I                   | UART receive data                                   |
| 44  | I2C_SDA  | I/O                 | I <sup>2</sup> C data                               |
|     | SPI_MOSI | I/O                 | SPI master output, slave input                      |
|     | SPI_MISO | 1/0                 | SPI master input, slave output                      |
|     | SIO0_12  | 1/0                 | SIO0 input/output 12                                |
|     | GPIO35   | 1/0                 | General-purpose input/output 35                     |
|     | UART_RXD | I                   | UART receive data                                   |
|     | UART_TXD | 0                   | UART transmit data                                  |
| 45  | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                              |
|     | SPI_MISO | I/O                 | SPI master input, slave output                      |
|     | SPI_MOSI | I/O                 | SPI master output, slave input                      |
|     | SIO0_13  | I/O                 | SIO0 input/output 13                                |



Table 3. SPC1168 LQFP52 pin definitions (continued)

| Pin | Signal                                                                                  | Type <sup>(1)</sup> | Description                                           |  |  |
|-----|-----------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------|--|--|
|     | GPIO36                                                                                  | 1/0                 | General-purpose input/output 36                       |  |  |
|     | TDO                                                                                     | 0                   | JTAG data output                                      |  |  |
|     | UART_RXD                                                                                | I                   | UART receive data                                     |  |  |
|     | SPI_SCLK                                                                                | 1/0                 | SPI clock input/output                                |  |  |
|     | PWM5A                                                                                   | 0                   | PWM5 output A                                         |  |  |
| 46  | PWM1A                                                                                   | 0                   | PWM1 output A                                         |  |  |
|     | I2C_SDA                                                                                 | 1/0                 | I <sup>2</sup> C data                                 |  |  |
|     | SIO0_14                                                                                 | 1/0                 | SIO0 input/output 14                                  |  |  |
|     | Note: when TRSTn                                                                        | is HIGH, this       | s pin always works as TDO and can't be configured as  |  |  |
|     | other functions.                                                                        |                     |                                                       |  |  |
|     | GPIO37                                                                                  | I/O                 | General-purpose input/output 37                       |  |  |
|     | TDI                                                                                     | I                   | JTAG data input                                       |  |  |
| l   | UART_TXD                                                                                | 0                   | UART transmit data                                    |  |  |
| l   | SPI_SFRM                                                                                | I/O                 | SPI frame signal                                      |  |  |
| 47  | PWM5B                                                                                   | 0                   | PWM5 output B                                         |  |  |
| 47  | PWM1B                                                                                   | 0                   | PWM1 output B                                         |  |  |
|     | I2C_SCL                                                                                 | 1/0                 | I <sup>2</sup> C clock                                |  |  |
|     | SIO0_15                                                                                 | 1/0                 | SIO0 input/output 15                                  |  |  |
|     | Note: when TRSTn is HIGH, this pin always works as TDI and can't be configured as other |                     |                                                       |  |  |
|     | functions.                                                                              |                     |                                                       |  |  |
|     | GPIO38                                                                                  | I/O                 | General-purpose input/output 38                       |  |  |
|     | TMS/SWD                                                                                 | I/O                 | JTAG mode select or SWD data                          |  |  |
|     | I2C_SDA                                                                                 | I/O                 | I <sup>2</sup> C data                                 |  |  |
|     | SPI_MOSI                                                                                | I/O                 | SPI master output, slave input                        |  |  |
| 48  | SPI_MISO                                                                                | I/O                 | SPI master input, slave output                        |  |  |
|     | PWM2A                                                                                   | 0                   | PWM2 output A                                         |  |  |
|     | SIO0_16                                                                                 | I/O                 | SIO0 input/output 16                                  |  |  |
|     | Note: when TRSTn is HIGH, this pin always works as TMS/SWD and can't be configured      |                     |                                                       |  |  |
|     | as other functions.                                                                     |                     |                                                       |  |  |
|     | GPIO39                                                                                  | I/O                 | General-purpose input/output 39                       |  |  |
|     | TCK/SWCK                                                                                | I                   | JTAG clock or SWD clock, when TRSTn is HIGH, this pin |  |  |
|     |                                                                                         |                     | always works as TCK/SWCK                              |  |  |
|     | I2C_SCL                                                                                 | 1/0                 | I <sup>2</sup> C clock                                |  |  |
| 49  | SPI_MISO                                                                                | 1/0                 | SPI master input, slave output                        |  |  |
|     | SPI_MOSI                                                                                | 1/0                 | SPI master output, slave input                        |  |  |
|     | PWM2B                                                                                   | 0                   | PWM2 output B                                         |  |  |
|     | SIO0_17                                                                                 | I/O                 | SIO0 input/output 17                                  |  |  |
|     | Note: when TRSTn is HIGH, this pin always works as TCK/SWCK and can't be configured     |                     |                                                       |  |  |
|     | as other functions.                                                                     |                     |                                                       |  |  |



Table 3. SPC1168 LQFP52 pin definitions (continued)

| Pin | Signal       | Type <sup>(1)</sup> | Description                                    |
|-----|--------------|---------------------|------------------------------------------------|
| 50  | TRSTn        | I                   | JTAG reset pin, reset the JTAG when low        |
| 51  | XRSTn        | I                   | Device reset pin, reset the device when low    |
|     | BOOT(GPIO40) | 1/0                 | Boot pin (General-purpose input/output 40)     |
|     | SPI_SCLK     | 1/0                 | SPI clock input/output                         |
| 52  | UART_TXD     | 0                   | UART transmit data                             |
|     | DCLK         | 0                   | Clock output from CLKDET module for monitoring |
|     | SIO0_0       | I/O                 | SIO0 input/output 0                            |

- (1) I = digital input, O = digital output, AI = analog input, AO = analog out, S = supply.
- (2) All GPIO pins can be configured as ECAP input.
- (3) All GPIO pins (except GPIO36 and GPIO37) can be configured as ECAP output.



## 3.3 QFN32

GPIO39/TCK/SWCK GPIO38/TMS/SWD 32 31 30 29 28 27 26 25 BOOT/GPIO40 1 24 🗔 GPIO31 ADCO/GPIO0 GPIO30 \_\_ 2 23 🗀 ADC1/GPIO1 GPIO29 \_\_ 3 22 ADC2/GPIO2 GPIO28 21 [ **EPAD** DVSS ADC3/GPIO3 GPIO27 ADC4/GPIO4 19 🖂 GPIO26 AVDD \_ 7 18 🗌 GPIO19 AVSS \_\_\_8 17 🔙 GPIO18 10 11 12 13 141516 DVDD **GPI016** ADC8/GPI08 ADC9/GP109 VCAP12 ADC10/GPIO10 **GPI017** ADC11/GPI011

Figure 5. SPC1168 QFN32 pinout

- (1) The above figure shows the package top view.
- (2) Note: there is no need to connect the two VCAP12 pins on the PCB boards.
- (3) Note: when TRSTn is HIGH, GPIO38 ~ GPIO39 pins work as Debug interface and can't be configured as other functions.

Table 4. SPC1168 QFN32 pin definitions

| Pin | Signal       | Type <sup>(1)</sup> | Description                                    |
|-----|--------------|---------------------|------------------------------------------------|
|     | BOOT(GPIO40) | 1/0                 | Boot pin (General-purpose input/output 40)     |
|     | SPI_SCLK     | 1/0                 | SPI clock input/output                         |
| 1   | UART_TXD     | 0                   | UART transmit data                             |
|     | DCLK         | 0                   | Clock output from CLKDET module for monitoring |
|     | SIO0_0       | 1/0                 | SIO0 input/output 0                            |
|     | GPIO0        | 1/0                 | General-purpose input/output 0                 |
| 2   | ADC0         | Al                  | ADC channel 0 input                            |
|     | СОМРОН       | 0                   | Comparator COMPOH result output                |
|     | GPIO1        | 1/0                 | General-purpose input/output 1                 |
| 3   | ADC1         | Al                  | ADC channel 1 input                            |
|     | COMPOL       | 0                   | Comparator COMPOL result output                |
|     | GPIO2        | 1/0                 | General-purpose input/output 2                 |
| 4   | ADC2         | Al                  | ADC channel 2 input                            |
|     | COMP1H       | 0                   | Comparator COMP1H result output                |



Table 4. SPC1168 QFN32 pin definitions (Continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                                                  |
|-----|----------|---------------------|--------------------------------------------------------------|
|     | GPIO3    | 1/0                 | General-purpose input/output 3                               |
| 5   | ADC3     | Al                  | ADC channel 3 input                                          |
|     | COMP1L   | 0                   | Comparator COMP1L result output                              |
|     | GPIO4    | I/O                 | General-purpose input/output 4                               |
| 6   | ADC4     | Al                  | ADC channel 4 input                                          |
|     | СОМР2Н   | 0                   | Comparator COMP2H result output                              |
|     |          |                     | Analog power, series 0 Ohm resistor to DVDD and add          |
| 7   | AVDD     | S                   | 2.2uF and 0.1uF bypass ceramic cap to AVSS near pin          |
| 8   | AVSS     | S                   | Analog ground                                                |
|     | GPIO8    | I/O                 | General-purpose input/output 8                               |
|     | ADC8     | Al                  | ADC channel 8 input                                          |
| 9   | SPI_SCLK | I/O                 | SPI clock input/output                                       |
|     | СОМРЗН   | 0                   | Comparator COMP3H result output                              |
|     | PWMSOC   | 0                   | PWM SOC signal output for monitoring                         |
|     | GPIO9    | 1/0                 | General-purpose input/output 9                               |
| 10  | ADC9     | Al                  | ADC channel 9 input                                          |
| 10  | SPI_SFRM | 1/0                 | SPI frame signal                                             |
|     | COMP3L   | 0                   | Comparator COMP3L result output                              |
|     | GPIO10   | 1/0                 | General-purpose input/output 10                              |
|     | ADC10    | Al                  | ADC channel 10 input                                         |
| 11  | SPI_MOSI | 1/0                 | SPI master output, slave input                               |
|     | SPI_MISO | 1/0                 | SPI master input, slave output                               |
|     | СОМР4Н   | 0                   | Comparator COMP4H result output                              |
|     | GPIO11   | 1/0                 | General-purpose input/output 11                              |
|     | ADC11    | Al                  | ADC channel 11 input                                         |
| 12  | SPI_MISO | 1/0                 | SPI master input, slave output                               |
| 12  | SPI_MOSI | 1/0                 | SPI master output, slave input                               |
|     | COMP4L   | 0                   | Comparator COMP4L result output                              |
|     | DCLK     | 0                   | Clock output from CLKDET module for monitoring               |
| 13  | DVDD     | S                   | Digital power, add 10uF and 0.1uF bypass ceramic cap to DVSS |
| 14  | VCAP12   | S                   | 1.2V power, add 2.2uF bypass ceramic cap to DVSS             |
|     | GPIO16   | 1/0                 | General-purpose input/output 16                              |
|     | XIN      | Al                  | External oscillator input                                    |
|     | UART_TXD | 0                   | UART transmit data                                           |
| 15  | UART_RXD | I                   | UART receive data                                            |
|     | PWM2A    | 0                   | PWM2 output A                                                |
|     | PWM5A    | 0                   | PWM5 output A                                                |
|     | SIO0_12  | 1/0                 | SIO0 input/output 12                                         |



Table 4. SPC1168 QFN32 pin definitions (Continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                         |
|-----|----------|---------------------|-------------------------------------|
|     | GPIO17   | 1/0                 | General-purpose input/output 17     |
|     | XIO      | AI/O                | External oscillator input or output |
|     | UART_RXD | 1                   | UART receive data                   |
| 16  | UART_TXD | 0                   | UART transmit data                  |
|     | PWM2B    | 0                   | PWM2 output B                       |
|     | PWM5B    | 0                   | PWM5 output B                       |
|     | SIO0_13  | 1/0                 | SIO0 input/output 13                |
|     | GPIO18   | 1/0                 | General-purpose input/output 18     |
|     | PWM3A    | 0                   | PWM3 output A                       |
| 17  | СОМРЗН   | 0                   | Comparator COMP3H result output     |
|     | PWM0A    | 0                   | PWM0 output A                       |
|     | SIO0_14  | 1/0                 | SIO0 input/output 14                |
|     | GPIO19   | 1/0                 | General-purpose input/output 19     |
|     | PWM4A    | 0                   | PWM4 output A                       |
|     | PWM3B    | 0                   | PWM3 output B                       |
| 18  | COMP3L   | 0                   | Comparator COMP3L result output     |
|     | PWM1A    | 0                   | PWM1 output A                       |
|     | PWM0B    | 0                   | PWM0 output B                       |
|     | SIO0_15  | 1/0                 | SIO0 input/output 15                |
|     | GPIO26   | 1/0                 | General-purpose input/output 26     |
|     | COMP1H   | 0                   | Comparator COMP1H result output     |
| 19  | PWM5A    | 0                   | PWM5 output A                       |
|     | PWM4A    | 0                   | PWM4 output A                       |
|     | SIO0_4   | 1/0                 | SIO0 input/output 4                 |
|     | GPIO27   | 1/0                 | General-purpose input/output 27     |
|     | COMP1L   | 0                   | Comparator COMP1L result output     |
| 20  | PWM3B    | 0                   | PWM3 output B                       |
|     | PWM4B    | 0                   | PWM4 output B                       |
|     | SIO0_5   | 1/0                 | SIO0 input/output 5                 |
|     | GPIO28   | I/O                 | General-purpose input/output 28     |
|     | СОМР2Н   | 0                   | Comparator COMP2H result output     |
| 21  | PWM4B    | 0                   | PWM4 output B                       |
|     | PWM5A    | 0                   | PWM5 output A                       |
|     | SIO0_6   | 1/0                 | SIO0 input/output 6                 |
|     | GPIO29   | 1/0                 | General-purpose input/output 29     |
| 22  | COMP2L   | 0                   | Comparator COMP2L result output     |
| 22  | PWM5B    | 0                   | PWM5 output B                       |
|     | SIO0_7   | 1/0                 | SIO0 input/output 7                 |



Table 4. SPC1168 QFN32 pin definitions (Continued)

| Pin | Signal         | Type <sup>(1)</sup> | Description                                                  |
|-----|----------------|---------------------|--------------------------------------------------------------|
|     | GPIO30         | I/O                 | General-purpose input/output 30                              |
|     | SPI_SCLK       | I/O                 | SPI clock input/output                                       |
|     | I2C_SCL        | I/O                 | I <sup>2</sup> C clock                                       |
| 23  | СОМРЗН         | 0                   | Comparator COMP3H result output                              |
|     | PWM3A          | 0                   | PWM3 output A                                                |
|     | PWM0A          | 0                   | PWM0 output A                                                |
|     | SIO0_8         | I/O                 | SIO0 input/output 8                                          |
|     | GPIO31         | I/O                 | General-purpose input/output 31                              |
|     | SPI_SFRM       | I/O                 | SPI frame signal                                             |
|     | I2C_SDA        | I/O                 | I <sup>2</sup> C data                                        |
| 24  | COMP3L         | 0                   | Comparator COMP3L result output                              |
|     | PWM3B          | 0                   | PWM3 output B                                                |
|     | PWM0B          | 0                   | PWM0 output B                                                |
|     | SIOO_9         | I/O                 | SIO0 input/output 9                                          |
| 25  | DVDD           | S                   | Digital power, add 10uF and 0.1uF bypass ceramic cap to DVSS |
| 26  | VCAP12         | S                   | 1.2V power, add 0.1uF bypass ceramic cap to DVSS             |
|     | GPIO34         | I/O                 | General-purpose input/output 34                              |
|     | UART_TXD       | 0                   | UART transmit data                                           |
|     | UART_RXD       | ı                   | UART receive data                                            |
| 27  | I2C_SDA        | I/O                 | I <sup>2</sup> C data                                        |
|     | SPI_MOSI       | I/O                 | SPI master output, slave input                               |
|     | SPI_MISO       | I/O                 | SPI master input, slave output                               |
|     | SIO0_12        | I/O                 | SIO0 input/output 12                                         |
|     | GPIO35         | I/O                 | General-purpose input/output 35                              |
|     | UART_RXD       | 1                   | UART receive data                                            |
|     | UART_TXD       | 0                   | UART transmit data                                           |
| 28  | I2C_SCL        | I/O                 | I <sup>2</sup> C clock                                       |
|     | SPI_MISO       | I/O                 | SPI master input, slave output                               |
|     | SPI_MOSI       | I/O                 | SPI master output, slave input                               |
|     | SIO0_13        | I/O                 | SIO0 input/output 13                                         |
|     | GPIO38         | I/O                 | General-purpose input/output 38                              |
|     | TMS/SWD        | I/O                 | JTAG mode select or SWD data                                 |
|     | I2C_SDA        | I/O                 | I <sup>2</sup> C data                                        |
|     | SPI_MOSI       | 1/0                 | SPI master output, slave input                               |
| 29  | SPI_MISO       | 1/0                 | SPI master input, slave output                               |
|     | PWM2A          | 0                   | PWM2 output A                                                |
|     | SIO0_16        | 1/0                 | SIO0 input/output 16                                         |
|     | Note: when T   | RSTn is HIGH,       | this pin always works as TMS/SWD and can't be configured     |
|     | as other funct | ions.               |                                                              |



Table 4. SPC1168 QFN32 pin definitions (Continued)

| Pin | Signal                                                                              | Type <sup>(1)</sup> | Description                                 |  |  |
|-----|-------------------------------------------------------------------------------------|---------------------|---------------------------------------------|--|--|
|     | GPIO39                                                                              | 1/0                 | General-purpose input/output 39             |  |  |
|     | TCK/SWCK                                                                            | Į                   | JTAG clock or SWD clock                     |  |  |
|     | I2C_SCL                                                                             | 1/0                 | I <sup>2</sup> C clock                      |  |  |
|     | SPI_MISO                                                                            | 1/0                 | SPI master input, slave output              |  |  |
| 30  | SPI_MOSI                                                                            | 1/0                 | SPI master output, slave input              |  |  |
|     | PWM2B                                                                               | 0                   | PWM2 output B                               |  |  |
|     | SIO0_17                                                                             | 1/0                 | SIO0 input/output 17                        |  |  |
|     | Note: when TRSTn is HIGH, this pin always works as TCK/SWCK and can't be configured |                     |                                             |  |  |
|     | as other functions.                                                                 |                     |                                             |  |  |
| 31  | TRSTn                                                                               | I                   | JTAG reset pin, reset the JTAG when low     |  |  |
| 32  | XRSTn                                                                               | I                   | Device reset pin, reset the device when low |  |  |

<sup>(1)</sup> I = digital input, O = digital output, AI = analog input, AO = analog out, S = supply.

<sup>(2)</sup> All GPIO pins can be configured as ECAP input and output.



## 3.4 QFN52

GPI039/TCK/SWCK GPIO38/TMS/SWD BOOT/GP1040 GP1036/TD0 GPIO37/TDI GP1035 VCAP12 GP1032 GP1034 GP1033 XRSTn TRSTn DVDD 52 20 49 48 47 46 45 44 43 42 41 51 ADCO/GPIOO 1 39 GPIO31 ADC1/GPIO1 2 38 GPIO30 GPIO29 ADC2/GPIO2 3 37 🗀 ADC3/GPIO3 4 36 GPIO28 GPIO27 ADC4/GPIO4 5 35 ADC5/GPIO5 6 GPIO26 34 \_\_\_ **EPAD** ADC6/GPIO6 7 GPIO25 33 🗌 DVSS ADC7/GPIO7 8 GPIO24 32 🗌 AVDD 3 31 NC AVSS 10 30 GPIO23 ADC8/GPIO8 11 29 🗌 GPIO22 ADC9/GPIO9 12 28 GPIO21 NC 13 GPIO20 27 VCAP12 DVDD GP1016 GPI017 GP1018 GP1019 ADC10/GPI010 ADC14/GPI014 ADC15/GPI015 ADC11/GPI011 ADC12/GPI012 ADC13/GPI013

Figure 6. SPC1168 QFN52 pinout

- (1) The above figure shows the package top view.
- (2) Note: there is no need to connect the two VCAP12 pins on the PCB boards.
- (3) Note: when TRSTn is HIGH, GPIO36 ~ GPIO39 pins work as Debug interface and can't be configured as other functions.

Table 5. SPC1168 QFN52 pin definitions

| Pin | Signal | Type <sup>(1)</sup> | Description                     |
|-----|--------|---------------------|---------------------------------|
|     | GPIO0  | 1/0                 | General-purpose input/output 0  |
| 1   | ADC0   | Al                  | ADC channel 0 input             |
|     | СОМРОН | 0                   | Comparator COMPOH result output |
|     | GPIO1  | 1/0                 | General-purpose input/output 1  |
| 2   | ADC1   | Al                  | ADC channel 1 input             |
|     | COMPOL | 0                   | Comparator COMPOL result output |
|     | GPIO2  | 1/0                 | General-purpose input/output 2  |
| 3   | ADC2   | Al                  | ADC channel 2 input             |
|     | COMP1H | 0                   | Comparator COMP1H result output |



Table 5. SPC1168 QFN52 pin definitions (continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                                                  |
|-----|----------|---------------------|--------------------------------------------------------------|
| 4   | GPIO3    | 1/0                 | General-purpose input/output 3                               |
|     | ADC3     | Al                  | ADC channel 3 input                                          |
|     | COMP1L   | 0                   | Comparator COMP1L result output                              |
| 5   | GPIO4    | I/O                 | General-purpose input/output 4                               |
|     | ADC4     | Al                  | ADC channel 4 input                                          |
|     | COMP2H   | 0                   | Comparator COMP2H result output                              |
|     | GPIO5    | 1/0                 | General-purpose input/output 5                               |
| 6   | ADC5     | Al                  | ADC channel 5 input                                          |
|     | COMP2L   | 0                   | Comparator COMP2L result output                              |
| -   | GPIO6    | I/O                 | General-purpose input/output 6                               |
| 7   | ADC6     | Al                  | ADC channel 6 input                                          |
|     | GPIO7    | I/O                 | General-purpose input/output 7                               |
| 8   | ADC7     | Al                  | ADC channel 7 input                                          |
| 9   | AVDD     | S                   | Analog power, add 4.7uF and 0.1uF bypass ceramic cap to AVSS |
| 10  | AVSS     | S                   | Analog ground                                                |
|     | GPIO8    | I/O                 | General-purpose input/output 8                               |
|     | ADC8     | Al                  | ADC channel 8 input                                          |
| 11  | SPI_SCLK | I/O                 | SPI clock input/output                                       |
|     | СОМРЗН   | 0                   | Comparator COMP3H result output                              |
|     | PWMSOC   | 0                   | PWM SOC signal output for monitoring                         |
|     | GPIO9    | 1/0                 | General-purpose input/output 9                               |
| 12  | ADC9     | Al                  | ADC channel 9 input                                          |
| 12  | SPI_SFRM | 1/0                 | SPI frame signal                                             |
|     | COMP3L   | 0                   | Comparator COMP3L result output                              |
| 13  | NC       |                     | No connection                                                |
|     | GPIO10   | I/O                 | General-purpose input/output 10                              |
|     | ADC10    | Al                  | ADC channel 10 input                                         |
| 14  | SPI_MOSI | I/O                 | SPI master output, slave input                               |
|     | SPI_MISO | I/O                 | SPI master input, slave output                               |
|     | СОМР4Н   | 0                   | Comparator COMP4H result output                              |
|     | GPIO11   | I/O                 | General-purpose input/output 11                              |
|     | ADC11    | Al                  | ADC channel 11 input                                         |
| 15  | SPI_MISO | 1/0                 | SPI master input, slave output                               |
|     | SPI_MOSI | I/O                 | SPI master output, slave input                               |
|     | COMP4L   | 0                   | Comparator COMP4L result output                              |
|     | DCLK     | 0                   | Clock output from CLKDET module for monitoring               |
| 16  | GPIO12   | 1/0                 | General-purpose input/output 12                              |
|     | ADC12    | Al                  | ADC channel 12 input                                         |
|     | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                                       |



Table 5. SPC1168 QFN52 pin definitions (continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                                                   |  |
|-----|----------|---------------------|---------------------------------------------------------------|--|
| 17  | GPIO13   | 1/0                 | General-purpose input/output 13                               |  |
|     | ADC13    | Al                  | ADC channel 13 input                                          |  |
|     | I2C_SDA  | 1/0                 | I <sup>2</sup> C data                                         |  |
|     | GPIO14   | I/O                 | General-purpose input/outpu14                                 |  |
| 18  | ADC14    | AI                  | ADC channel 14 input                                          |  |
|     | UART_TXD | 0                   | UART transmit data                                            |  |
|     | UART_RXD | I                   | UART receive data                                             |  |
|     | GPIO15   | 1/0                 | General-purpose input/output 5                                |  |
| 10  | ADC15    | AI                  | ADC channel 15 input                                          |  |
| 19  | UART_RXD | I                   | UART receive data                                             |  |
|     | UART_TXD | 0                   | UART transmit data                                            |  |
| 20  | DVDD     | S                   | Digital power, add 4.7uF and 0.1uF bypass ceramic cap to DVSS |  |
| 21  | VCAP12   | S                   | 1.2V power, add 2.2uF bypass ceramic cap to DVSS              |  |
|     | GPIO16   | 1/0                 | General-purpose input/output 16                               |  |
|     | XIN      | Al                  | External oscillator input                                     |  |
|     | UART_TXD | 0                   | UART transmit data                                            |  |
| 22  | UART_RXD | I                   | UART receive data                                             |  |
|     | PWM2A    | 0                   | PWM2 output A                                                 |  |
|     | PWM5A    | 0                   | PWM5 output A                                                 |  |
|     | SIO0_12  | I/O                 | SIO0 input/output 12                                          |  |
|     | GPIO17   | I/O                 | General-purpose input/output 17                               |  |
|     | XIO      | AO                  | External oscillator input or output                           |  |
|     | UART_RXD | I                   | UART receive data                                             |  |
| 23  | UART_TXD | 0                   | UART transmit data                                            |  |
|     | PWM2B    | 0                   | PWM2 output B                                                 |  |
|     | PWM5B    | 0                   | PWM5 output B                                                 |  |
|     | SIO0_13  | 1/0                 | SIO0 input/output 13                                          |  |
|     | GPIO18   | 1/0                 | General-purpose input/output 18                               |  |
|     | PWM3A    | 0                   | PWM3 output A                                                 |  |
| 24  | СОМРЗН   | 0                   | Comparator COMP3H result output                               |  |
|     | PWM0A    | 0                   | PWM0 output A                                                 |  |
|     | SIO0_14  | 1/0                 | SIO0 input/output 14                                          |  |
|     | GPIO19   | 1/0                 | General-purpose input/output 19                               |  |
|     | PWM4A    | 0                   | PWM4 output A                                                 |  |
|     | PWM3B    | 0                   | PWM3 output B                                                 |  |
| 25  | COMP3L   | 0                   | Comparator COMP3L result output                               |  |
|     | PWM1A    | 0                   | PWM1 output A                                                 |  |
|     | PWM0B    | 0                   | PWM0 output B                                                 |  |
|     | SIO0_15  | 1/0                 | SIO0 input/output 15                                          |  |
| 26  | NC       | -                   | No connection                                                 |  |



Table 5. SPC1168 QFN52 pin definitions (continued)

| Pin | Signal  | Type <sup>(1)</sup> | Description                     |
|-----|---------|---------------------|---------------------------------|
| 27  | GPIO20  | I/O                 | General-purpose input/output 20 |
|     | СОМР4Н  | 0                   | Comparator COMP4H result output |
|     | PWM2A   | 0                   | PWM2 output A                   |
|     | PWM1A   | 0                   | PWM1 output A                   |
|     | SIO0_16 | I/O                 | SIO0 input/output 16            |
|     | GPIO21  | I/O                 | General-purpose input/output 21 |
|     | COMP4L  | 0                   | Comparator COMP4L result output |
| 28  | PWM0B   | 0                   | PWM0 output B                   |
|     | PWM1B   | 0                   | PWM1 output B                   |
|     | SIO0_17 | I/O                 | SIO0 input/output 17            |
|     | GPIO22  | I/O                 | General-purpose input/output 22 |
| 29  | PWM1B   | 0                   | PWM1 output B                   |
| 23  | PWM2A   | 0                   | PWM2 output A                   |
|     | SIO0_0  | I/O                 | SIO0 input/output 0             |
|     | GPIO23  | I/O                 | General-purpose input/output 23 |
| 30  | PWM2B   | 0                   | PWM2 output B                   |
|     | SIO0_1  | I/O                 | SIO0 input/output 1             |
| 31  | NC      | -                   | No connection                   |
|     | GPIO24  | I/O                 | General-purpose input/output 24 |
| 32  | СОМРОН  | 0                   | Comparator COMPOH result output |
| 32  | PWM3A   | 0                   | PWM3 output A                   |
|     | SIO0_2  | I/O                 | SIO0 input/output 2             |
|     | GPIO25  | I/O                 | General-purpose input/output 25 |
|     | COMPOL  | 0                   | Comparator COMPOL result output |
| 33  | PWM4A   | 0                   | PWM4 output A                   |
|     | PWM3B   | 0                   | PWM3 output B                   |
|     | SIO0_3  | I/O                 | SIO0 input/output 3             |
|     | GPIO26  | I/O                 | General-purpose input/output 26 |
|     | COMP1H  | 0                   | Comparator COMP1H result output |
| 34  | PWM5A   | 0                   | PWM5 output A                   |
|     | PWM4A   | 0                   | PWM4 output A                   |
|     | SIO0_4  | I/O                 | SIO0 input/output 4             |
| 35  | GPIO27  | I/O                 | General-purpose input/output 27 |
|     | COMP1L  | 0                   | Comparator COMP1L result output |
|     | PWM3B   | 0                   | PWM3 output B                   |
|     | PWM4B   | 0                   | PWM4 output B                   |
|     | SIO0_5  | I/O                 | SIO0 input/output 5             |



Table 5. SPC1168 QFN52 pin definitions (continued)

| Pin | Signal   | Type <sup>(1)</sup> | Description                                         |
|-----|----------|---------------------|-----------------------------------------------------|
|     | GPIO28   | I/O                 | General-purpose input/output 28                     |
|     | СОМР2Н   | 0                   | Comparator COMP2H result output                     |
| 36  | PWM4B    | 0                   | PWM4 output B                                       |
|     | PWM5A    | 0                   | PWM5 output A                                       |
|     | SIO0_6   | I/O                 | SIO0 input/output 6                                 |
|     | GPIO29   | I/O                 | General-purpose input/output 29                     |
| 37  | COMP2L   | 0                   | Comparator COMP2L result output                     |
| 37  | PWM5B    | 0                   | PWM5 output B                                       |
|     | SIO0_7   | I/O                 | SIO0 input/output 7                                 |
|     | GPIO30   | I/O                 | General-purpose input/output 30                     |
|     | SPI_SCLK | I/O                 | SPI clock input/output                              |
|     | I2C_SCL  | I/O                 | I <sup>2</sup> C clock                              |
| 38  | СОМРЗН   | 0                   | Comparator COMP3H result output                     |
|     | PWM3A    | 0                   | PWM3 output A                                       |
|     | PWM0A    | 0                   | PWM0 output A                                       |
|     | SIO0_8   | I/O                 | SIO0 input/output 8                                 |
|     | GPIO31   | I/O                 | General-purpose input/output 31                     |
|     | SPI_SFRM | I/O                 | SPI frame signal                                    |
|     | I2C_SDA  | I/O                 | I <sup>2</sup> C data                               |
| 39  | COMP3L   | 0                   | Comparator COMP3L result output                     |
|     | PWM3B    | 0                   | PWM3 output B                                       |
|     | PWM0B    | 0                   | PWM0 output B                                       |
|     | SIO0_9   | I/O                 | SIO0 input/output 9                                 |
|     | GPIO32   | I/O                 | General-purpose input/output 32                     |
|     | SPI_MOSI | I/O                 | SPI master output, slave input                      |
| 40  | SPI_MISO | I/O                 | SPI master input, slave output                      |
| 40  | СОМР4Н   | 0                   | Comparator COMP4H result output                     |
|     | PWM4A    | 0                   | PWM4 output A                                       |
|     | SIO0_10  | I/O                 | SIO0 input/output 10                                |
|     | GPIO33   | I/O                 | General-purpose input/output 33                     |
|     | SPI_MISO | I/O                 | SPI master input, slave output                      |
| 41  | SPI_MOSI | I/O                 | SPI master output, slave input                      |
| 71  | COMP4L   | 0                   | Comparator COMP4L result output                     |
|     | PWM4B    | 0                   | PWM4 output B                                       |
|     | SIO0_11  | I/O                 | SIO0 input/output 11                                |
| 42  | DVDD     | S                   | Digital power, add 0.1uF bypass ceramic cap to DVSS |
| 43  | VCAP12   | S                   | 1.2V power, add 0.1uF bypass ceramic cap to DVSS    |



Table 5. SPC1168 QFN52 pin definitions (continued)

| Pin | Signal           | Type <sup>(1)</sup> | Description                                             |
|-----|------------------|---------------------|---------------------------------------------------------|
|     | GPIO34           | I/O                 | General-purpose input/output 34                         |
|     | UART_TXD         | 0                   | UART transmit data                                      |
|     | UART_RXD         | 1                   | UART receive data                                       |
| 44  | I2C_SDA          | I/O                 | I <sup>2</sup> C data                                   |
|     | SPI_MOSI         | I/O                 | SPI master output, slave input                          |
|     | SPI_MISO         | I/O                 | SPI master input, slave output                          |
|     | SIO0_12          | 1/0                 | SIO0 input/output 12                                    |
|     | GPIO35           | I/O                 | General-purpose input/output 35                         |
|     | UART_RXD         | 1                   | UART receive data                                       |
|     | UART_TXD         | 0                   | UART transmit data                                      |
| 45  | I2C_SCL          | I/O                 | I <sup>2</sup> C clock                                  |
|     | SPI_MISO         | I/O                 | SPI master input, slave output                          |
|     | SPI_MOSI         | I/O                 | SPI master output, slave input                          |
|     | SIO0_13          | I/O                 | SIO0 input/output 13                                    |
|     | GPIO36           | I/O                 | General-purpose input/output 36                         |
|     | TDO              | 0                   | JTAG data output                                        |
|     | UART_RXD         | 1                   | UART receive data                                       |
|     | SPI_SCLK         | I/O                 | SPI clock input/output                                  |
| 46  | PWM5A            | 0                   | PWM5 output A                                           |
| 40  | PWM1A            | 0                   | PWM1 output A                                           |
|     | I2C_SDA          | I/O                 | I <sup>2</sup> C data                                   |
|     | SIO0_14          | I/O                 | SIO0 input/output 14                                    |
|     | Note: when TRSTn | is HIGH, this       | pin always works as TDO and can't be configured as      |
|     | other functions. |                     |                                                         |
|     | GPIO37           | I/O                 | General-purpose input/output 37                         |
|     | TDI              | ı                   | JTAG data input                                         |
|     | UART_TXD         | 0                   | UART transmit data                                      |
|     | SPI_SFRM         | I/O                 | SPI frame signal                                        |
| 47  | PWM5B            | 0                   | PWM5 output B                                           |
| ''  | PWM1B            | 0                   | PWM1 output B                                           |
|     | I2C_SCL          | I/O                 | I <sup>2</sup> C clock                                  |
|     | SIO0_15          | I/O                 | SIO0 input/output 15                                    |
|     |                  | s HIGH, this p      | in always works as TDI and can't be configured as other |
|     | functions.       |                     |                                                         |



Table 5. SPC1168 QFN52 pin definitions (continued)

| Pin | Signal              | Type <sup>(1)</sup> | Description                                            |  |  |  |
|-----|---------------------|---------------------|--------------------------------------------------------|--|--|--|
|     | GPIO38              | 1/0                 | General-purpose input/output 38                        |  |  |  |
|     | TMS/SWD             | I/O                 | JTAG mode select or SWD data                           |  |  |  |
|     | I2C_SDA             | I/O                 | I <sup>2</sup> C data                                  |  |  |  |
|     | SPI_MOSI            | I/O                 | SPI master output, slave input                         |  |  |  |
| 48  | SPI_MISO            | I/O                 | SPI master input, slave output                         |  |  |  |
|     | PWM2A               | 0                   | PWM2 output A                                          |  |  |  |
|     | SIO0_16             | I/O                 | SIO0 input/output 16                                   |  |  |  |
|     | Note: when TRSTn    | is HIGH, this       | his pin always works as TMS/SWD and can't be configure |  |  |  |
|     | as other functions. |                     |                                                        |  |  |  |
|     | GPIO39              | I/O                 | General-purpose input/output 39                        |  |  |  |
|     | TCK/SWCK            | 1                   | JTAG clock or SWD clock                                |  |  |  |
|     | I2C_SCL             | I/O                 | I <sup>2</sup> C clock                                 |  |  |  |
|     | SPI_MISO            | I/O                 | SPI master input, slave output                         |  |  |  |
| 49  | SPI_MOSI            | I/O                 | SPI master output, slave input                         |  |  |  |
|     | PWM2B               | 0                   | PWM2 output B                                          |  |  |  |
|     | SIO0_17             | I/O                 | SIO0 input/output 17                                   |  |  |  |
|     | Note: when TRSTn    | is HIGH, this       | pin always works as TCK/SWCK and can't be configured   |  |  |  |
|     | as other functions. |                     |                                                        |  |  |  |
| 50  | TRSTn               | l                   | JTAG reset pin, reset the JTAG when low                |  |  |  |
| 51  | XRSTn               | 1                   | Device reset pin, reset the device when low            |  |  |  |
|     | BOOT(GPIO40)        | I/O                 | Boot pin (General-purpose input/output 40)             |  |  |  |
|     | SPI_SCLK            | I/O                 | SPI clock input/output                                 |  |  |  |
| 52  | UART_TXD            | 0                   | UART transmit data                                     |  |  |  |
|     | DCLK                | 0                   | Clock output from CLKDET module for monitoring         |  |  |  |
|     | SIO0_0              | I/O                 | SIO0 input/output 0                                    |  |  |  |

<sup>(1)</sup> I = digital input, O = digital output, AI = analog input, AO = analog out, S = supply.

<sup>(2)</sup> All GPIO pins can be configured as ECAP input.

<sup>(3)</sup> All GPIO pins (except GPIO36 and GPIO37) can be configured as ECAP output.



### 3.5 PGA input channel selection

For the three on-MCU PGA's, each PGA has two 1-of-8 multiplexers (MUX) for input channel selection, one is for positive input (PGAx\_P, x = 0,1,2) and the other is for negative input (PGAx\_N, x = 0,1,2). The input channel selection table is shown below.

**MUX Value** PGA0\_P PGA0\_N PGA1\_P PGA1\_N PGA2\_P PGA2\_N 0 ADC4 ADC3 ADC9 ADC1 ADC14 ADC15 1 ADC10 ADC5 ADC10 ADC11 ADC12 ADC13 2 ADC8 ADC9 ADC8 ADC10 ADC8 ADC11 3 ADC6 ADC7 ADC2 ADC3 ADC4 ADC5 4 ADC0 ADC1 ADC0 ADC2 ADC0 ADC3 TSEN1<sup>(1)</sup> TSENO(1) 5 DAC2 DAC3 **ATEST** VDD12 6 DAC1 DAC1 DAC1 DAC1 DAC1 DAC1 GND 7 GND GND GND GND GND

Table 6. PGA input channel selection

### 3.6 GPIO pin function and state after reset

Table 7. GPIO pin function and state after reset

| Pin Name | Default Function | Default State |
|----------|------------------|---------------|
| GPIO0    | ADC0             | Floating      |
| GPIO1    | ADC1             | Floating      |
| GPIO2    | ADC2             | Floating      |
| GPIO3    | ADC3             | Floating      |
| GPIO4    | ADC4             | Floating      |
| GPIO5    | ADC5             | Floating      |
| GPIO6    | ADC6             | Floating      |
| GPIO7    | ADC7             | Floating      |
| GPIO8    | ADC8             | Floating      |
| GPIO9    | ADC9             | Floating      |
| GPIO10   | ADC10            | Floating      |
| GPIO11   | ADC11            | Floating      |
| GPIO12   | ADC12            | Floating      |
| GPIO13   | ADC13            | Floating      |
| GPIO14   | ADC14            | Floating      |
| GPIO15   | ADC15            | Floating      |
| GPIO16   | GPIO16           | Floating      |
| GPIO17   | GPIO17           | Floating      |
| GPIO18   | GPIO18           | Floating      |
| GPIO19   | GPIO19           | Floating      |

<sup>(1)</sup> TSEN0 is output 0 of T-Sensor and TSEN1 is output 1 of T-Sensor.



| Pin Name | Default Function | Default State |
|----------|------------------|---------------|
| GPIO20   | GPIO20           | Floating      |
| GPIO21   | GPIO21           | Floating      |
| GPIO22   | GPIO22           | Floating      |
| GPIO23   | GPIO23           | Floating      |
| GPIO24   | GPIO24           | Floating      |
| GPIO25   | GPIO25           | Floating      |
| GPIO26   | GPIO26           | Floating      |
| GPIO27   | GPIO27           | Floating      |
| GPIO28   | GPIO28           | Floating      |
| GPIO29   | GPIO29           | Floating      |
| GPIO30   | GPIO30           | Floating      |
| GPIO31   | GPIO31           | Floating      |
| GPIO32   | GPIO32           | Floating      |
| GPIO33   | GPIO33           | Floating      |
| GPIO34   | GPIO34           | Pull up       |
| GPIO35   | GPIO35           | Pull up       |
| GPIO36   | GPIO36           | Floating      |
| GPIO37   | GPIO37           | Floating      |
| GPIO38   | GPIO38           | Floating      |
| GPIO39   | GPIO39           | Floating      |
| GPIO40   | GPIO40/BOOT      | Pull up       |



### 4 Memory mapping

The memory map of SPC1168 is shown in Figure 7.

Figure 7. Memory map



<sup>1)</sup> For SPC1168L, Flash memory is 64KB (addressing at 0x1000 0000 ~ 0x1000 FFFF) and SRAM0 is 16KB (addressing at 0x1FFF C000 ~ 0x1FFF FFFF).



### 5 Electrical characteristics

### 5.1 Absolute maximum ratings

Table 8. Absolute maximum ratings (1)(2)

| Symbol           | Parameter                                        | Min  | Max  | Unit |
|------------------|--------------------------------------------------|------|------|------|
| $V_{\text{DD}}$  | Supply voltage, with respect to V <sub>SS</sub>  | -0.3 | 4.6  | V    |
| V <sub>DDA</sub> | Analog voltage, with respect to V <sub>SSA</sub> | -0.3 | 4.6  | V    |
| V <sub>IN</sub>  | Input voltage (V <sub>DD</sub> = 3.3 V)          | -0.3 | 4.6  | V    |
| Vo               | Output voltage                                   | -0.3 | 4.6  | V    |
| lıc              | Input clamp current                              | -20  | +20  | mA   |
| loc              | Output clamp current                             | -20  | +20  | mA   |
| Tı               | Junction temperature <sup>(3)</sup>              | -40  | +125 | °C   |
| TA               | Ambient temperature <sup>(3)</sup>               | -40  | +105 | °C   |
| $T_{stg}$        | Storage temperature <sup>(3)</sup>               | -65  | +150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these is not implied.

### 5.2 Recommended operating conditions

Table 9. Recommended operating conditions

| Symbol           | Parameter                                                                    | Conditions                                           | Min                  | Nom | Max                  | Unit |
|------------------|------------------------------------------------------------------------------|------------------------------------------------------|----------------------|-----|----------------------|------|
| $V_{DD}$         | Supply voltage                                                               | -                                                    | 2.97                 | 3.3 | 3.63                 | ٧    |
| $V_{SS}$         | Supply ground                                                                | -                                                    | -                    | 0   | -                    | ٧    |
| $V_{DDA}$        | Analog supply voltage                                                        | -                                                    | 2.97                 | 3.3 | 3.63                 | ٧    |
| V <sub>SSA</sub> | Analog ground                                                                | -                                                    | -                    | 0   | -                    | ٧    |
| V <sub>IH</sub>  | High-level input voltage                                                     | V <sub>DD</sub> = 3.3 V                              | 2.0                  | -   | V <sub>DD</sub> +0.3 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                      | V <sub>DD</sub> = 3.3 V                              | V <sub>SS</sub> -0.3 | -   | 0.8                  | V    |
| Іон              | High-level output source current when V <sub>OH</sub> = V <sub>OH(MIN)</sub> | STRENGTH=0<br>STRENGTH=1<br>STRENGTH=2<br>STRENGTH=3 | 1                    | 1   | 5<br>10<br>15<br>20  | mA   |
| Іог              | Low-level output sink current when $V_{OL} = V_{OL(MAX)}$                    | STRENGTH=0<br>STRENGTH=1<br>STRENGTH=2<br>STRENGTH=3 | -                    | -   | 5<br>10<br>15<br>20  | mA   |
| Τı               | Junction temperature                                                         | -                                                    | -40                  | -   | +125                 | °C   |
| TA               | Ambient temperature                                                          | -                                                    | -40                  | -   | +105                 | °C   |

<sup>(2)</sup> All voltage values are with respect to  $V_{SS}$ , unless otherwise noted.

<sup>(3)</sup> Long-term high-temperature storage or extended use at maximum temperature conditions may result in a reduction of overall device life.



### 5.3 I/O Electrical characteristics

Table 10. I/O Electrical characteristics

| Symbol          | Parameter                                                                    | Conditions                                           | Min     | Тур | Max                  | Unit |
|-----------------|------------------------------------------------------------------------------|------------------------------------------------------|---------|-----|----------------------|------|
| Voh             | High-level output voltage                                                    | I <sub>OH</sub> = I <sub>OH</sub> MAX                | VDD-0.4 | -   | -                    | V    |
| Vol             | Low-level output voltage                                                     | I <sub>OL</sub> = I <sub>OL</sub> MAX                | -       | -   | 0.4                  | V    |
| V <sub>IH</sub> | High-level input voltage                                                     | V <sub>DD</sub> = 3.3 V                              | 2.0     | -   | V <sub>DD</sub> +0.3 | V    |
| VIL             | Low-level input voltage                                                      | $V_{DD} = 3.3 \text{ V}$                             | Vss-0.3 | -   | 0.8                  | V    |
| Іон             | High-level output source current when V <sub>OH</sub> = V <sub>OH(MIN)</sub> | STRENGTH=0<br>STRENGTH=1<br>STRENGTH=2<br>STRENGTH=3 | 1       | -   | 5<br>10<br>15<br>20  | mA   |
| Іог             | Low-level output sink current when $V_{OL} = V_{OL(MAX)}$                    | STRENGTH=0<br>STRENGTH=1<br>STRENGTH=2<br>STRENGTH=3 | -       | -   | 5<br>10<br>15<br>20  | mA   |
| lιι             | Low-level input current (Pin with pull-up and pull-down disabled)            | V <sub>DD</sub> = 3.3V,<br>V <sub>IH</sub> = 0 V     | -       | -   | 2                    | uA   |
| I <sub>IH</sub> | High-level input current (Pin with pull-up and pull-down disabled)           | $V_{DD} = 3.3V$ ,<br>$V_{IH} = V_{DD}$               | -       | -   | 2                    | uA   |
| R <sub>PU</sub> | Input pull-up resistor                                                       | -                                                    | -       | 41  | -                    | kΩ   |
| R <sub>PD</sub> | Input pull-down resistor                                                     | -                                                    | -       | 42  | -                    | kΩ   |

### 5.4 Power consumption summary

#### **Typical current consumption**

In operational mode, the SPC1168 is placed under the following conditions:

- All I/O pins are in input mode and left unconnected;
- All peripherals (including analog module) are enabled;
- All peripheral clocks are as fast as HCLK (frequency division is 1), except SSP (Max 50 MHz) I2C (Max 50 MHz), PCLK (Max 50 MHz) and DGCLK (Max 50 MHz);
- All clock modules are enabled;
- Select PLL clock as system clock source.

In idle mode, the SPC1168 is placed under the following conditions:

- All I/O pins are in input mode and left unconnected;
- All peripherals (including analog module) are clocked off or disabled;
- Clock modules (PLL, RCO0 and XO) are disabled;
- Select RCO1 as system clock source.

In deep sleep mode, the SPC1168 is placed under the following conditions:



- All I/O pins are in input mode and left unconnected;
- All peripherals (including analog module) are clocked off or disabled;
- Clock modules (PLL, RCO1 and XO) are disabled;
- 1.2V LDO is shut down to 0V.

The typical current consumption of SPC1168 measured from  $V_{DD}$  is shown in Table 11 and Table 12. The operational current consumption over various HCLK frequency is shown in Figure 8.

Table 11. SPC1168 typical current consumption (Run in FLASH)

| Mode                       |                          | Conditions               |                         | Time   | Unit  |  |
|----------------------------|--------------------------|--------------------------|-------------------------|--------|-------|--|
| Mode                       | <b>f</b> <sub>HCLK</sub> | <b>f</b> <sub>PCLK</sub> | <b>f</b> <sub>PLL</sub> | Тур    | Oilit |  |
|                            | 200 MHz <sup>(2)</sup>   | 50 MHz                   | 200 MHz                 | 67.937 | mA    |  |
|                            | 175 MHz <sup>(2)</sup>   | 43.75 MHz                | 175 MHz                 | 64.992 | mA    |  |
|                            | 168 MHz <sup>(2)</sup>   | 42 MHz                   | 168 MHz                 | 64.006 | mA    |  |
|                            | 150 MHz <sup>(2)</sup>   | 50 MHz                   | 150 MHz                 | 61.571 | mA    |  |
| Omerational(1)             | 125 MHz <sup>(2)</sup>   | 41.67 MHz                | 125 MHz                 | 58.123 | mA    |  |
| Operational <sup>(1)</sup> | 100 MHz                  | 50 MHz                   | 100 MHz                 | 54.551 | mA    |  |
|                            | 75 MHz                   | 37.5 MHz                 | 75 MHz                  | 50.904 | mA    |  |
|                            | 50 MHz                   | 50 MHz                   | 50 MHz                  | 47.389 | mA    |  |
|                            | 32 MHz                   | 32 MHz                   | 32 MHz                  | 44.353 | mA    |  |
|                            | 25 MHz                   | 25 MHz                   | 25 MHz                  | 43.309 | mA    |  |
| Idle                       | 2.2 MHz                  | 2.2 MHz                  | -                       | 4.081  | mA    |  |
| Deep Sleep                 | -                        | -                        | -                       | 10     | uA    |  |

<sup>(1)</sup> Typical values are measured at  $T_A = 25$  °C,  $V_{DD} = 3.3$  V.

Table 12. SPC1168 typical current consumption (Run in RAM)

| Mode                       |                          | Conditions               | Time                    | Unit   |       |  |
|----------------------------|--------------------------|--------------------------|-------------------------|--------|-------|--|
| Mode                       | <b>f</b> <sub>HCLK</sub> | <b>f</b> <sub>PCLK</sub> | <b>f</b> <sub>PLL</sub> | Тур    | Ollit |  |
|                            | 200 MHz <sup>(2)</sup>   | 50 MHz                   | 200 MHz                 | 74.035 | mA    |  |
|                            | 175 MHz <sup>(2)</sup>   | 43.75 MHz                | 175 MHz                 | 69.668 | mA    |  |
|                            | 168 MHz <sup>(2)</sup>   | 42 MHz                   | 168 MHz                 | 68.354 | mA    |  |
|                            | 150 MHz <sup>(2)</sup>   | 50 MHz                   | 150 MHz                 | 65.493 | mA    |  |
| Operational <sup>(1)</sup> | 125 MHz <sup>(2)</sup>   | 41.67 MHz                | 125 MHz                 | 61.061 | mA    |  |
| Operational                | 100 MHz                  | 50 MHz                   | 100 MHz                 | 56.777 | mA    |  |
|                            | 75 MHz                   | 37.5 MHz                 | 75 MHz                  | 52.305 | mA    |  |
|                            | 50 MHz                   | 50 MHz                   | 50 MHz                  | 48.059 | mA    |  |
|                            | 32 MHz                   | 32 MHz                   | 32 MHz                  | 44.752 | mA    |  |
|                            | 25 MHz                   | 25 MHz                   | 25 MHz                  | 42.883 | mA    |  |
| Idle                       | 2.2 MHz                  | 2.2 MHz                  | -                       | 4.126  | mA    |  |

<sup>(1)</sup> Typical values are measured at  $T_A = 25$  °C,  $V_{DD} = 3.3$  V.

<sup>(2)</sup> SIO module clock frequency is f<sub>HCLK</sub> / 2.

<sup>(2)</sup> SIO module clock frequency is  $f_{HCLK}$  / 2.





Figure 8. Typical operational current versus frequency

#### On-chip peripheral current consumption

The current consumption of the on-chip peripherals is given in Table 13. The MCU is placed under the following conditions:

- All I/O pins are in input mode and left unconnected;
- All peripherals(including analog module, RCO0 and XO) are disabled unless otherwise mentioned;
- The given value is calculated by measuring the current consumption
  - With all peripherals clocked disabled
  - With only one peripheral enabled

Table 13. Peripheral current consumption

| Peripherals <sup>(1)</sup> |                       | Conditions                                                                                                                                             | Typ <sup>(2)</sup> | Unit |
|----------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|
| BOD                        |                       | Select RCOO as system clock source; All other peripherals are in default settings; Close PLL, XO, RCO1 and RCOO after disabling or enabling BOD module | 0.1                | mA   |
| ADC                        | Analog <sup>(3)</sup> |                                                                                                                                                        | 16.52              | mA   |
| ADC                        | Digital               | Colort DIL plant on system alast accuracy                                                                                                              | 0.31               | mA   |
| T-S                        | ensor                 | Select PLL clock as system clock source;                                                                                                               | 0.16               | mA   |
| Р                          | GA <sup>(4)</sup>     | All peripheral clocks are as fast as HCLK;  fhclk = 128 MHz, fpclk = 32 MHz, fpll = 128 MHz                                                            | 4.10               | mA   |
| ı                          | DAC                   | THELK - 120 IVITIZ, IPELK - 32 IVITIZ, IPEL - 120 IVITIZ                                                                                               | 0.18               | mA   |
| Com                        | parator               |                                                                                                                                                        | 0.08               | mA   |
| L                          | JART                  | UART clock 200MHz, 256000 bps                                                                                                                          | 0.416              | mA   |
|                            | I2C                   | I2C clock 50MHz, 3.4Mbps                                                                                                                               | 0.316              | mA   |
|                            | SSP                   | SSP clock 50MHz, 50Mbps                                                                                                                                | 0.361              | mA   |
| Р                          | WM                    | PWM clock 200MHz                                                                                                                                       | 1.471              | mA   |
| Е                          | CAP                   | ECAP clock 200MHz                                                                                                                                      | 0.329              | mA   |
| V                          | VDT                   | WDT clock 200MHz                                                                                                                                       | 0.245              | mA   |
| ٦                          | MR                    | TMR clock 200MHz                                                                                                                                       | 0.385              | mA   |
|                            | SIO                   | SIO clock 100MHz                                                                                                                                       | 6.63               | mA   |
| FI                         | LASH                  | HCLK clock 200MHz                                                                                                                                      | 0.772              | mA   |



| Peripherals <sup>(1)</sup> | Conditions                                         | Typ <sup>(2)</sup> | Unit |
|----------------------------|----------------------------------------------------|--------------------|------|
| XO                         | HCLK is from 200MHz PLL, which takes RCO0 as input | 0.616              | mA   |
| RCO                        | HCLK is from 200MHz PLL, which takes XO as input   | 0.313              | mA   |
| PLL                        | XO as HCLK source, f <sub>PLL</sub> = 32 MHz       | 1.153              | mA   |

- (1) For peripherals with multiple instances, the current quoted is for single modules. For example, the 4.10 mA value quoted for PGA is for one PGA module. So the total 3 PGA module current is 12.30mA.
- (2) Typical values are measured at  $T_A = 25$  °C,  $V_{DD} = 3.3$  V.
- (3) ADC analog current contain ADC analog module, bandgap and ADC reference buffer.
- (4) The Bandgap must be enabled when enabling ADC (Analog Part), T-sensor, PGA, DAC and comparator.

### 5.5 Internal 1.2V regulator characteristics

Table 14. Internal 1.2V regulator characteristics

| Symbol   | Parameter       | Conditions          | Min  | Тур  | Max  | Unit |
|----------|-----------------|---------------------|------|------|------|------|
| $V_{DD}$ | Power supply    | -                   | 2.97 | 3.3  | 3.63 | V    |
| VCAP12   | Output voltage  | Load current = 50mA | 1.18 | 1.20 | 1.22 | V    |
| AV/CAD12 | Load regulation | VCAP12(50mA load) – | ` ,  |      | 20   | ma\/ |
| ΔVCAP12  | Load regulation | VCAP12(200mA load)  | -    | -    | 30   | mV   |

Figure 9. Internal 1.2V regulator load regulation (T<sub>A</sub> = 25 °C)



Figure 10. Internal 1.2V regulator load regulation with different temperature





### 5.6 BOD characteristics

Table 15. BOD characteristics

| Symbol                      | Parameter                                        | Conditions | Min  | Тур  | Max  | Unit |
|-----------------------------|--------------------------------------------------|------------|------|------|------|------|
| $V_{DDA}$                   | Power supply                                     | -          | 2.97 | 3.3  | 3.63 | ٧    |
| V <sub>DD33H_Asset</sub>    | VDD33 too high assert threshold                  | -          | -    | 3.42 | -    | V    |
| $V_{DD33H\_Deasset}$        | VDD33 too high de-assert threshold               | -          | -    | 3.31 | -    | V    |
| $V_{\text{DD33L\_Asset}}$   | VDD33 too low assert threshold                   |            | -    | 2.58 | -    | V    |
| $V_{\text{DD33L\_Deasset}}$ | VDD33 too low de-assert threshold                |            | -    | 2.65 | -    | V    |
| V <sub>DD12H_Asset</sub>    | VDD12 too high assert threshold                  |            | -    | 1.33 | -    | V    |
| $V_{DD12H\_Deasset}$        | VDD12 too high de-assert threshold               |            | -    | 1.31 | -    | V    |
| V <sub>DD12L_Asset</sub>    | VDD12 too low assert threshold <sup>(1)</sup>    |            |      | 0.94 | -    | ٧    |
| $V_{\text{DD12L\_Deasset}}$ | VDD12 too low de-assert threshold <sup>(1)</sup> |            | -    | 0.97 | -    | V    |

<sup>(1)</sup> The characteristics of VDD12 too low 0 and VDD12 too low 1 are the same.

### 5.7 RCO characteristics

Table 16. RCO characteristics

| Symbol             | Parameter                                                           | Conditions                  | Min    | Тур   | Max    | Unit |
|--------------------|---------------------------------------------------------------------|-----------------------------|--------|-------|--------|------|
| $V_{DDA}$          | Power supply                                                        | -                           | 2.97   | 3.3   | 3.63   | V    |
| F <sub>RCO</sub>   | RCO frequency at room temperature                                   | T <sub>J</sub> = 25 °C      | 31.936 | 32.00 | 32.064 | MHz  |
| ACC <sub>RCO</sub> | RCO frequency accuracy (RCO frequency variation versus temperature) | T <sub>J</sub> = -40~125 °C | -1     | -     | 1      | %    |

### 5.8 PLL characteristics

**Table 17. PLL characteristics** 

| Symbol            | Parameter                                      | Conditions | Min  | Тур | Max  | Unit |
|-------------------|------------------------------------------------|------------|------|-----|------|------|
| $V_{\text{DDA}}$  | Power supply                                   | -          | 2.97 | 3.3 | 3.63 | V    |
| F <sub>vco</sub>  | VCO frequency                                  | -          | 400  | 500 | 600  | MHz  |
| F <sub>pfd</sub>  | Phase-Frequency Detector (PFD) input frequency | -          | 4    | -   | 8    | MHz  |
| t <sub>LOCK</sub> | Locking time                                   |            | -    | -   | 15   | us   |

### 5.9 XO characteristics

Table 18. XO characteristics

| Symbol          | Parameter    | Conditions | Min  | Тур | Max  | Unit |
|-----------------|--------------|------------|------|-----|------|------|
| $V_{DDA}$       | Power supply | -          | 2.97 | 3.3 | 3.63 | ٧    |
| F <sub>XO</sub> | XO frequency | -          | 1    | -   | 66   | MHz  |



The negative resistance of the on-chip crystal oscillator at different temperature is shown in Figure 11 ~ Figure 14. The loading capacitor CL\_eff is defined as equivalent capacitance seen by the on-chip crystal.



Figure 11. The negative resistance of the on-chip crystal oscillator at 50  $^{\circ}\mathrm{C}$ 





Figure 12. The negative resistance of the on-chip crystal oscillator at 85  $^{\circ}\!\mathrm{C}$ 





Figure 13. The negative resistance of the on-chip crystal oscillator at 100  $^{\circ}\! C$ 





Figure 14. The negative resistance of the on-chip crystal oscillator at 125  $^{\circ}\! C$ 



### 5.10 14-bit ADC characteristics

**Table 19. ADC characteristics** 

| Symbol              | Parameter                                           | Conditions                  | Min   | Тур                  | Max       | Unit   |
|---------------------|-----------------------------------------------------|-----------------------------|-------|----------------------|-----------|--------|
| $V_{DDA}$           | Power supply                                        | -                           | 2.97  | 3.3                  | 3.63      | V      |
| N <sub>R</sub>      | Resolution                                          | No missing code.  Monotonic | 14    | -                    | -         | bit    |
| Fs                  | Conversion speed <sup>(1)</sup>                     | -                           | -     | -                    | 4         | MSPS   |
| V <sub>AIN</sub>    | Input voltage range                                 | -                           | 0     | -                    | $V_{DDA}$ | V      |
| $V_{REF}$           | Reference voltage                                   | -                           | 1.194 | 1.2                  | 1.206     | V      |
| I <sub>PAD</sub>    | Operational current                                 | V <sub>DDA</sub> = 3.3 V    | -     | 17.1                 | 21        | mA     |
| INL                 | Integral linearity error                            | -                           | -3.0  | -                    | 3.0       | LSB    |
| DNL                 | Differential linearity                              | -                           | -1.0  | -                    | 1.0       | LSB    |
| E <sub>OFF</sub>    | Offset error <sup>(2)</sup>                         | With calibration            | -2    | -                    | 2         | LSB    |
| E <sub>GAIN</sub>   | Gain error <sup>(2)</sup>                           | With calibration            | -4    | -                    | 4         | LSB    |
| E <sub>OFF2</sub>   | Channel to channel offset                           | -                           | -3    | -                    | 3         | LSB    |
| E <sub>GAIN2</sub>  | Channel to channel gain error                       | -                           | -5    | -                    | 5         | LSB    |
| $T_{COEF}$          | ADC temperature coefficient with internal reference | -                           | -     | 26                   | -         | ppm/°C |
| tpwrup              | Power-up time                                       | -                           | -     | -                    | 200       | us     |
| ENOBDC              | DC Noise Floor                                      | -                           | -     | 12.0                 | -         | bits   |
| SNR                 | Signal-to-noise ratio                               | _                           | -     | 75.5                 | -         | dB     |
| THD                 | Total harmonic distortion                           | Fin = 100kHz,               | -     | -85.0                | -         | dB     |
| ENOB                | Effective number of bits                            | $Amp = 0.94F_s,$            | -     | 12.2                 | -         | bits   |
| SFDR                | Spurious free dynamic range                         | N = 8192                    | -     | 86.0                 | -         | dB     |
|                     | Degrees C of temperature                            |                             |       |                      |           |        |
| т.                  | movement per measure ADC                            |                             |       | 1.904 <sup>(3)</sup> |           | 0C/LCD |
| T <sub>SLOPE</sub>  | LSB change of the                                   | -                           | _     | 1.904(5)             | -         | °C/LSB |
|                     | temperature sensor                                  |                             |       |                      |           |        |
| T <sub>OFFSET</sub> | ADC output at 25 °C of the                          |                             |       | 162.138              | -         | LSB    |
| OFFSET              | temperature sensor                                  |                             |       | 102.136              |           | LJD    |

<sup>(1)</sup> 

Sampling time = 110ns, conversion time = 140ns Offset and gain can be calibrated automatically by hardware. (2)

Can be reduced to 0.24 °C/LSB by PGA.



### **5.11 PGA characteristics**

Table 20. PGA characteristics

| Symbol           | Parameter                   | Conditions             | Min     | Тур                | Max                   | Unit                          |
|------------------|-----------------------------|------------------------|---------|--------------------|-----------------------|-------------------------------|
| V <sub>DDA</sub> | Power supply                | -                      | 2.97    | 3.3                | 3.63                  | V                             |
| V <sub>AIN</sub> | Input voltage range         | -                      | 0       | -                  | V <sub>DDA</sub>      | V                             |
| Vout             | Output voltage range        | -                      | 0.3     | -                  | V <sub>DDA</sub> -0.3 | V                             |
| R <sub>IN</sub>  | Input impedance             | -                      | -       | 10                 | -                     | МΩ                            |
|                  |                             | Single-ended mode      | 1, 2,   | 4, 8, 12, 1        | 16, 24, 32            | -                             |
| G                | Gain                        | Differential mode      | 2, 4, 8 | , 16, 24,          | 32, 48, 64            | -                             |
| F                | Cain annua                  | Differential Gain = 2  | -0.5    | -                  | 0.5                   | %                             |
| Egain            | Gain error                  | Differential Gain = 64 | -3      | -                  | 3                     | %                             |
| Vos              | Offset                      | -                      | -5      | -                  | 5                     | mV                            |
| Toffset          | Offset temperature drift    | -                      | -       | 5                  | -                     | uV/°C                         |
|                  |                             | Single mode and        |         |                    |                       |                               |
|                  |                             | Loading is ADC         | -       | 20                 | -                     | V/us                          |
| CD.              | Claureta                    | sampling capacitor     |         |                    |                       |                               |
| SR               | Slew rate                   | Differential mode and  |         |                    |                       |                               |
|                  |                             | Loading is ADC         | -       | 40                 | -                     | V/us  MHz  MHz  MHz  MHz  MHz |
|                  |                             | sampling capacitor     |         |                    |                       |                               |
|                  |                             | Single gain = 1        | -       | 40                 | -                     | MHz                           |
|                  |                             | Single gain = 8        | -       | 6.8                | -                     | MHz                           |
| GBW              | Gain band width             | Single gain = 32       | -       | 1.7                | -                     | MHz                           |
| GBW              | Gain band width             | Differential gain = 2  | -       | 20                 | -                     | MHz                           |
|                  |                             | Differential gain = 16 | -       | 3.4                | -                     | MHz                           |
|                  |                             | Differential gain = 64 | -       | 0.8                | -                     | MHz                           |
|                  |                             | Differential gain = 2  | -       | 170 <sup>(1)</sup> | 220                   | ns                            |
| <b>t</b> SETTLE  | Settle time                 | Differential gain = 16 |         | 400                | 600                   | ns                            |
|                  |                             | Differential gain = 64 | -       | 1600               | 2200                  | ns                            |
| SNR              | Signal-to-noise ratio       | Differential gain = 2  | -       | 74.0               | -                     | dB                            |
| THD              | Total harmonic distortion   | Fin = 10kHz,           | -       | -78.0              | -                     | dB                            |
| ENOB             | Effective number of bits    | $Amp = 0.94F_s$ ,      | -       | 11.6               | -                     | bit                           |
| SFDR             | Spurious free dynamic range | N = 8192               | -       | 82.0               | -                     | dB                            |
| SNR              | Signal-to-noise ratio       | Differential gain = 64 | -       | 58.0               | -                     | dB                            |
| THD              | Total harmonic distortion   | Fin = 10kHz,           | -       | -80.0              | -                     | dB                            |
| ENOB             | Effective number of bits    | $Amp = 0.94F_s$ ,      | -       | 9.4                | -                     | bit                           |
| SFDR             | Spurious free dynamic range | N = 8192               | -       | 63.0               | -                     | dB                            |
| I                | Current consumption         | Only one PGA           | -       | 4.16               | 5.20                  | mA                            |

<sup>(1)</sup> Settle time is measured by step input, and differential output change from -2.7V to 2.7V (VDDA=3.3V), the time for output to be settled with 1LSB (446uV), guarantee by design.



## **5.12** Analog comparator characteristics

**Table 21. Comparator characteristics** 

| Symbol           | Parameter                                                                    | Conditions                              | Min  | Тур | Max  | Unit |
|------------------|------------------------------------------------------------------------------|-----------------------------------------|------|-----|------|------|
| $V_{\text{DDA}}$ | Power supply                                                                 | -                                       | 2.97 | 3.3 | 3.63 | ٧    |
| Voffset          | Offset voltage<br>(Hysteresis voltage=0)                                     | Common mode<br>input voltage =<br>1.65V | -10  | -   | 10   | mV   |
|                  | Hysteresis voltage(12mV)                                                     | -                                       | -    | 13  | -    | mV   |
| $V_{HYST}$       | Hysteresis voltage(24mV)                                                     | -                                       | -    | 26  | 1    | mV   |
|                  | Hysteresis voltage(36mV)                                                     | -                                       | -    | 42  | ı    | mV   |
| to               | Delay time – comparator response<br>time to PWM shunt down<br>(Asynchronous) | -                                       | -    | 50  | 1    | ns   |

### 5.13 Internal 10-bit DAC characteristics

Table 22. DAC characteristics

| Symbol           | Parameter              | Conditions       | Min  | Тур | Max              | Unit |
|------------------|------------------------|------------------|------|-----|------------------|------|
| $V_{DDA}$        | Power supply           | -                | 2.97 | 3.3 | 3.63             | V    |
| N                | resolution             | Monotonic        | 10   | -   | -                | bit  |
| V <sub>FS</sub>  | Full scale value       | -                | 0    | -   | V <sub>DDA</sub> | V    |
| DNL              | Differential linearity | -                | -0.5 | -   | 0.5              | LSB  |
| INL              | Integral linearity     | -                | -1   | -   | 1                | LSB  |
| E <sub>OFF</sub> | Offset error           | -                | -    | 5   | -                | mV   |
| tsettle          | DAC settling time      | Design guarantee | -    | -   | 1                | us   |

### **5.14** DAC buffer characteristics

Table 23. DAC buffer characteristics

| idale 201 Ditto build, dilatateribute |                      |                  |      |     |                       |      |  |
|---------------------------------------|----------------------|------------------|------|-----|-----------------------|------|--|
| Symbol                                | Parameter            | Conditions       | Min  | Тур | Max                   | Unit |  |
| $V_{\text{DDA}}$                      | Power supply         | -                | 2.97 | 3.3 | 3.63                  | V    |  |
| Vout                                  | Output voltage range | -                | 0.3  | -   | V <sub>DDA</sub> -0.3 | V    |  |
| tsettle                               | Settling time        | Design guarantee | -    | 1   | -                     | us   |  |
| Eoff                                  | Offset error         | -                | -    | 3   | -                     | mV   |  |
| $C_L$                                 | Capacitor load       | -                | -    | -   | 50                    | pF   |  |
| $R_L$                                 | Resistor load        | -                | 1M   | -   | -                     | Ω    |  |





Figure 15. DAC buffer offset over Input voltage

### 5.15 Flash memory characteristics

The characteristics are given at  $T_J$  = -40 to 125 °C unless otherwise specified.

Symbol **Parameter Conditions** Min Max Unit Read access time 40 ns  $t_{\text{RD}}$ Word (32-bit) program time 8 10 us **t**PROG 8.0 4  $t_{\text{SE}}$ Sector erase time ms 8 10 Chip erase time ms tce Nend Endurance (erase/program cycle) T<sub>J</sub> = 85 °C 100000 cycles Data retention duration T<sub>J</sub> = 85 °C 10  $t_{\mathsf{RET}}$ years

Table 24. Flash memory characteristics

### 5.16 Electrical sensitivity characteristics

Table 25. ESD absolute maximum ratings

| Symbol                 | Parameter                       | Conditions                         | Max        | Unit |   |
|------------------------|---------------------------------|------------------------------------|------------|------|---|
| V                      | Electrostatic discharge voltage | Ambient temperature T              | 2000       | V    |   |
| V <sub>ESD(HBM)</sub>  | (Human Body Model)              | Ambient temperature T <sub>A</sub> | = 25 °C    | 2000 | V |
| .,                     | Electrostatic discharge voltage | Ambient temperature                | -          | 500  | V |
| V <sub>ESD</sub> (CDM) | (Charge Device Model)           | T <sub>A</sub> = 25 °C             | Corner Pin | 750  | V |

Table 26. Electrical sensitivities

| Symbol | Parameter       | Conditions                                 | Max | Unit |
|--------|-----------------|--------------------------------------------|-----|------|
|        | Static latch up | Ambient temperature T <sub>A</sub> = 85 °C | 100 | A    |
| LU     | Static latch-up | V <sub>DD</sub> = 3.63V, VCAP12 = 1.32V    | 100 | mA   |



## **5.17** Moisture sensitivity characteristics

Table 27. Moisture sensitivity characteristic

| Symbol | Parameter                  | Conditions | Level   | Unit |
|--------|----------------------------|------------|---------|------|
| MSL    | Moisture sensitivity level | -          | Level 3 | -    |

### 5.18 Thermal resistance characteristics

Table 28. Thermal resistance characteristics (LQFP48 package)

| Symbol          | Parameter                              | Conditions                    | Тур     | Unit  |
|-----------------|----------------------------------------|-------------------------------|---------|-------|
| θιс             | Junction-to-case thermal resistance    | -                             | 16.8386 | °C/W  |
|                 |                                        | Single layer PCB              | 72 1462 | °C/W  |
|                 | Junction-to-ambient thermal resistance | PCB Copper content = 20%      | 72.1462 | C/ VV |
| 0               |                                        | 4-layer PCB                   |         | °C/W  |
| θ <sub>JA</sub> |                                        | PCB Copper content (Top layer | F2 2661 |       |
|                 |                                        | = 20%, Second/Third layer =   | 52.3661 |       |
|                 |                                        | 100%, Bottom layer = 5%)      |         |       |

<sup>(1)</sup> The size of PCB test board is 76.2mm x 114.3mm x 1.6mm.



### **5.19** SPI characteristics

Table 29. SPI characteristics

| Symbol               | Parameter                | Conditions | Min | Тур | Max | Unit |
|----------------------|--------------------------|------------|-----|-----|-----|------|
| f <sub>SCLK</sub>    | SCLK clock frequency     | -          | -   | -   | 50  | MHz  |
| t <sub>SCLK(H)</sub> | SCLK clock high time     | -          | 10  | -   | -   | ns   |
| t <sub>SCLK(L)</sub> | SCLK clock low time      | -          | 10  | -   | -   | ns   |
| SPI maste            | er mode                  |            |     |     |     |      |
| t <sub>V(MO)</sub>   | Data output valid time   | -          | -   | -   | 9.5 | ns   |
| t <sub>H(MO)</sub>   | Data output hold time    | -          | 3.9 | -   | -   | ns   |
| t <sub>SU(MI)</sub>  | Data input setup time    | -          | 6   | -   | -   | ns   |
| t <sub>н(мі)</sub>   | Data input hold time     | -          | 2   | -   | -   | ns   |
| SPI slave            | mode                     |            |     |     |     |      |
| tsu(sfrm)            | SFRM enable setup time   | -          | 5.6 | -   | -   | ns   |
| t <sub>H(SFRM)</sub> | SFRM enable hold time    | -          | 1.5 | -   | -   | ns   |
| t <sub>A(SO)</sub>   | Data output access time  | -          | 4   | -   | 10  | ns   |
| t <sub>DIS(SO)</sub> | Data output disable time | -          | 4   | -   | 10  | ns   |
| t <sub>V(SO)</sub>   | Data output valid time   | -          | -   | -   | 9.5 | ns   |
| t <sub>H(SO)</sub>   | Data output hold time    | -          | 3.9 | -   | -   | ns   |
| t <sub>SU(SI)</sub>  | Data input setup time    | -          | 6   | -   | -   | ns   |
| t <sub>H(SI)</sub>   | Data input hold time     | -          | 2   | -   | -   | ns   |



## 6 Package information

The package type of SPC1168 can be 48-pin LQFP, 52-pin LQFP, 32-pin QFN or 52-pin QFN. The detail information is as follows:

### 6.1 LQFP48



Figure 16. LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package outline

(1) Drawing is not to scale.

Table 30. LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package mechanical data

| Cymahal | millimeters |      |      | inches <sup>(1)</sup> |        |        |
|---------|-------------|------|------|-----------------------|--------|--------|
| Symbol  | Min         | Тур  | Max  | Min                   | Тур    | Max    |
| Α       | -           | -    | 1.60 | -                     | -      | 0.0630 |
| A1      | 0.05        | -    | 0.15 | 0.0020                | -      | 0.0059 |
| A2      | 1.35        | 1.40 | 1.45 | 0.0531                | 0.0551 | 0.0571 |
| А3      | 0.59        | 0.64 | 0.69 | 0.0232                | 0.0252 | 0.0272 |
| b       | 0.18        | -    | 0.26 | 0.0071                | -      | 0.0102 |
| b1      | 0.17        | 0.20 | 0.23 | 0.0067                | 0.0079 | 0.0091 |
| С       | 0.13        | -    | 0.17 | 0.0051                | -      | 0.0067 |
| c1      | 0.12        | 0.13 | 0.14 | 0.0047                | 0.0051 | 0.0055 |
| D       | 8.80        | 9.00 | 9.20 | 0.3465                | 0.3543 | 0.3622 |
| D1      | 6.90        | 7.00 | 7.10 | 0.2717                | 0.2756 | 0.2795 |
| Е       | 8.80        | 9.00 | 9.20 | 0.3465                | 0.3543 | 0.3622 |



Table 30. LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package mechanical data (continued)

| Sumb al | millimeters |      |      |        |        |        |
|---------|-------------|------|------|--------|--------|--------|
| Symbol  | Min         | Тур  | Max  | Min    | Тур    | Max    |
| E1      | 6.90        | 7.00 | 7.10 | 0.2717 | 0.2756 | 0.2795 |
| еВ      | 8.10        | -    | 8.25 | 0.3189 | -      | 0.3248 |
| е       | -           | 0.5  | -    | -      | 0.0197 | -      |
| L       | 0.4         | -    | 0.75 | 0.0157 | -      | 0.0295 |
| L1      | -           | 1.00 | -    | -      | 0.0394 | -      |
| θ       | 0           | -    | 7°   | 0      | -      | 7°     |

<sup>(1)</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 17. LQFP48 – 48 pin, 7 x 7 mm low-profile quad flat package recommended footprint



(1) Dimensions are expressed in millimeters.



### 6.2 LQFP52

eВ 40 == **=** 26 DETAIL: F ш ш BASE METAI Ш 52 □ **1**4 SECTION B-B

Figure 18. LQFP52 – 52 pin, 14 x 14 mm low-profile quad flat package outline

(1) Drawing is not to scale.

Table 31. LQFP52 - 52 pin, 14 x 14 mm low-profile quad flat package mechanical data

| 1000001 100101 | 32 pm, 14 x 14 mm low-pro | ome dana mas basina8 |       |
|----------------|---------------------------|----------------------|-------|
| Symbol         |                           | millimeters          |       |
| Symbol         | Min                       | Тур                  | Max   |
| А              | -                         | -                    | 1.60  |
| A1             | 0.05                      | -                    | 0.15  |
| A2             | 1.35                      | 1.40                 | 1.45  |
| A3             | 0.59                      | 0.64                 | 0.69  |
| b              | 0.38                      | -                    | 0.46  |
| b1             | 0.37                      | 0.40                 | 0.43  |
| С              | 0.13                      | -                    | 0.17  |
| c1             | 0.12                      | 0.13                 | 0.14  |
| D              | 15.80                     | 16.00                | 16.20 |
| D1             | 13.90                     | 14.00                | 14.10 |
| E              | 15.80                     | 16.00                | 16.20 |
| E1             | 13.90                     | 14.00                | 14.10 |
| еВ             | 15.05                     | -                    | 15.35 |
| е              | -                         | 1.00                 | -     |
| L              | 0.45                      | -                    | 0.75  |
| L1             | -                         | 1.00REF              | -     |
| θ              | 0                         | -                    | 7°    |





Figure 19. LQFP52 – 52 pin, 14 x 14 mm low-profile quad flat package recommended footprint

(1) Dimensions are expressed in millimeters.



### 6.3 QFN32

EXPOSED THERMAL PAD ZONE

BOTTOM VIEW

Figure 20. QFN32 – 32 pin, 5 x 5 mm quad flat no-lead package outline

(1) Drawing is not to scale.

| Table 22 | OENI22 - | - 22 nin | 5 v 5 mm | nuad flat n | n beal-o | ackago i | machanical | data |
|----------|----------|----------|----------|-------------|----------|----------|------------|------|

|        | millimeters inches <sup>(1)</sup> |             |      |        |        |        |  |  |
|--------|-----------------------------------|-------------|------|--------|--------|--------|--|--|
| Symbol |                                   | millimeters |      |        |        |        |  |  |
| Зуппоп | Min                               | Тур         | Max  | Min    | Тур    | Max    |  |  |
| А      | 0.70                              | 0.75        | 0.80 | 0.0276 | 0.0295 | 0.0315 |  |  |
| A1     | -                                 | 0.02        | 0.05 | -      | 0.0008 | 0.0020 |  |  |
| b      | 0.18                              | 0.25        | 0.30 | 0.0071 | 0.0098 | 0.0118 |  |  |
| С      | 0.18                              | 0.20        | 0.25 | 0.0071 | 0.0079 | 0.0098 |  |  |
| D      | 4.90                              | 5.00        | 5.10 | 0.1929 | 0.1969 | 0.2008 |  |  |
| D2     | 3.40                              | 3.50        | 3.60 | 0.1339 | 0.1378 | 0.1417 |  |  |
| е      | -                                 | 0.50        | -    | -      | 0.0197 | -      |  |  |
| Ne     | -                                 | 3.50        | -    | -      | 0.1378 | -      |  |  |
| Е      | 4.90                              | 5.00        | 5.10 | 0.1929 | 0.1969 | 0.2008 |  |  |
| E2     | 3.40                              | 3.50        | 3.60 | 0.1339 | 0.1378 | 0.1417 |  |  |
| L      | 0.35                              | 0.40        | 0.45 | 0.0138 | 0.0157 | 0.0177 |  |  |
| h      | 0.30                              | 0.35        | 0.40 | 0.0118 | 0.0138 | 0.0157 |  |  |

<sup>(1)</sup> Values in inches are converted from mm and rounded to 4 decimal digits.





Figure 21. QFN32 – 32 pin, 5 x 5 mm quad flat no-lead package recommended footprint

- (1) Dimensions are expressed in millimeters.
- (2) The A, B, C, D areas on the top layer should brush solder paste, and E area on bottom layer can either brush solder paste or not.



### 6.4 QFN52

D

SIDE VIEW

Nd

D2

SIDE VIEW

Nd

Figure 22. QFN52 – 52 pin, 6 x 6 mm quad flat no-lead package outline

(1) Drawing is not to scale.

Table 33. QFN52 – 52 pin, 6 x 6 mm quad flat no-lead package mechanical data

| 6 1 1  |      | millimeters |      |  |  |  |  |
|--------|------|-------------|------|--|--|--|--|
| Symbol | Min  | Тур         | Max  |  |  |  |  |
| А      | 0.70 | 0.75        | 0.80 |  |  |  |  |
| A1     | -    | 0.035       | 0.05 |  |  |  |  |
| b      | 0.15 | 0.20        | 0.25 |  |  |  |  |
| С      | 0.18 | 0.20        | 0.25 |  |  |  |  |
| D      | 5.90 | 6.00        | 6.10 |  |  |  |  |
| D2     | 4.40 | 4.50        | 4.60 |  |  |  |  |
| е      | 0.40 |             |      |  |  |  |  |
| Nd     |      | 4.80        |      |  |  |  |  |
| E      | 5.90 | 6.00        | 6.10 |  |  |  |  |
| E2     | 4.40 | 4.50        | 4.60 |  |  |  |  |
| Ne     |      | 4.80        |      |  |  |  |  |
| L      | 0.35 | 0.40        | 0.45 |  |  |  |  |
| L1     | 0.31 | 0.36        | 0.41 |  |  |  |  |
| L2     | 0.13 | 0.18        | 0.23 |  |  |  |  |
| h      | 0.25 | 0.30        | 0.35 |  |  |  |  |



0 0 0 0 0 **⊚** 0 0 0 0 0 D 0 0 0 ( Top & top solder ) ( Bottom & bottom solder )

Figure 23. QFN52 – 52 pin, 6 x 6 mm quad flat no-lead package recommended footprint

- (1) Dimensions are expressed in millimeters.
- (2) The A, B, C, D areas on the top layer should brush solder paste, and E area on bottom layer can either brush solder paste or not.



# 7 Ordering information

Table 34. Ordering information

| Ordering Number | Flash | SRAM | Max CPU<br>Frequency | Package | Temperature<br>Range          | SPQ <sup>(1)</sup> | Packing |
|-----------------|-------|------|----------------------|---------|-------------------------------|--------------------|---------|
| SPC1168APE48    | 128KB | 64KB | 200MHz               | LQFP48  | Industrial<br>-40°C to +125°C | 2500               | Tray    |
| SPC1168LAPE48   | 64KB  | 32KB | 100MHz               | LQFP48  | Industrial<br>-40°C to +125°C | 2500               | Tray    |
| SPC1168APE52    | 128KB | 64KB | 200MHz               | LQFP52  | Industrial<br>-40°C to +125°C | 900                | Tray    |
| SPC1168LAPI32   | 64KB  | 32KB | 100MHz               | QFN32   | Industrial<br>-40°C to +125°C | 4900               | Tray    |
| SPC1168API32    | 128KB | 64KB | 200MHz               | QFN32   | Industrial<br>-40°C ~ +125°C  | 4900               | Tray    |
| SPC1168API52    | 128KB | 64KB | 200MHz               | QFN52   | Industrial<br>-40°C ~ +125°C  | 4900               | Tray    |

<sup>(1)</sup> SPQ = Standard Pack Quantity.



# 8 Revision history

Table 35. Document revision history

| Date        | Revision | Changes                                                          |  |  |  |
|-------------|----------|------------------------------------------------------------------|--|--|--|
| 01-Apr-2019 | 1        | Initial release.                                                 |  |  |  |
| 11-Apr-2019 | 2        | 1. Modifies Table 2. SPC1168 LQFP48 pin definitions for adding   |  |  |  |
|             |          | SIO pin definition.                                              |  |  |  |
| 20-May-2019 | 3        | 1. Modifies description of power supply pin in Table 2. SPC1168  |  |  |  |
|             |          | LQFP48 pin definitions.                                          |  |  |  |
| 16-Aug-2019 | 4        | 1. Modifies the JTAG pin descriptions in Table 2. SPC1168 LQFP48 |  |  |  |
|             |          | pin definitions.                                                 |  |  |  |
| 20-Dec-2019 | 5        | 1. Add Table 25. ESD absolute maximum ratings.                   |  |  |  |
|             |          | 2. Add Table 26. Electrical sensitivities.                       |  |  |  |
| 13-Jun-2020 | 6        | 1. Update Section 2.9 for boot mode description.                 |  |  |  |
|             |          | 2. Update Section 2.14 and modify the maximum speed of SPI.      |  |  |  |
|             |          | 3. Update Section 2.18 for phase comparison.                     |  |  |  |
|             |          | 4. Update Table 10. I/O Electrical characteristics.              |  |  |  |
|             |          | 5. Update Table 14. Internal 1.2V regulator characteristics.     |  |  |  |
|             |          | 6. Update Figure 9. Internal 1.2V regulator load regulation.     |  |  |  |
|             |          | 7. Add Table 15. BOD characteristics.                            |  |  |  |
|             |          | 8. Add Table 16. RCO characteristics.                            |  |  |  |
|             |          | 9. Add Table 17. PLL characteristics.                            |  |  |  |
|             |          | 10. Add Table 18. XO characteristics.                            |  |  |  |
|             |          | 11. Update Table 19. ADC characteristics.                        |  |  |  |
|             |          | 12. Add Table 28. Thermal resistance characteristics (LQFP48     |  |  |  |
|             |          | package).                                                        |  |  |  |
|             |          | 13. Add Table 29. SPI characteristics.                           |  |  |  |
|             |          | 14. Add Table 34. Ordering information.                          |  |  |  |
| 04-Jul-2020 | 7        | 1. Update Section 2.12 for UART features.                        |  |  |  |
|             |          | 2. Update Section 2.21 for CRC features.                         |  |  |  |
|             |          | 3. Update Table 20. PGA characteristics and modify the value of  |  |  |  |
|             |          | R <sub>IN</sub> parameter.                                       |  |  |  |
| 31-Jul-2020 | 8        | 1. Add Figure 10. Internal 1.2V regulator load regulation with   |  |  |  |
|             |          | different temperature.                                           |  |  |  |
|             |          | 2. Update Table 20. PGA characteristics.                         |  |  |  |
|             |          | 3. Update Table 24. Flash memory characteristics.                |  |  |  |
| 08-Oct-2020 | 9        | 1. Update Table 10. I/O Electrical characteristics.              |  |  |  |
|             |          | 2. Add characteristics of ambient temperature T <sub>A</sub> .   |  |  |  |
|             |          | 3. Update Section 2.12 for UART features.                        |  |  |  |
|             |          | 4. Update Table 20. PGA characteristics and modify the value of  |  |  |  |
|             |          | parameter SR and GBW.                                            |  |  |  |
| 16-Mar-2021 | 10       | 1. Update Table 34. Ordering information.                        |  |  |  |



| Date         | Revision | Changes                                                             |
|--------------|----------|---------------------------------------------------------------------|
|              |          | 2. Add Note information of SPC1168L for Figure 7. Memory            |
|              |          | map.                                                                |
|              |          | 3. Add SPC1168 LQFP52 pin description and package information.      |
|              |          | 4. Add Table 6. PGA input channel selection.                        |
|              |          | 5. Add SPC1168 QFN32 pin description and package information.       |
|              |          | 6. Add Table 7. GPIO pin function and state after reset.            |
|              |          | 7. Update comparator pin descriptions in Table 2 ~ Table 4.         |
|              |          | 8. Add note for Table 11. SPC1168 typical current consumption       |
|              |          | (Run in FLASH).                                                     |
|              |          | 9. Add note for Table 12. SPC1168 typical current consumption       |
|              |          | (Run in RAM).                                                       |
|              |          | 10. Update Table 13. Peripheral current consumption.                |
|              |          | 11. Update Figure 3. SPC1168 LQFP48 pinout and its notes.           |
|              |          | 12. Update Figure 4. SPC1168 LQFP52 pinout and its notes.           |
|              |          | 13. Update Figure 5. SPC1168 QFN32 pinout and its notes.            |
| 29-June-2021 | 11       | 1. Update Figure 1. SPC1168 block diagram.                          |
|              |          | 2. Add Table 1. SPC1168 device features and peripheral counts.      |
|              |          | 3. Add Table 27. Moisture sensitivity characteristic.               |
|              |          | 4. Update SPC1168LAPI32 information related SIO.                    |
|              |          | 5. Update Table 6. PGA input channel selection.                     |
|              |          | 6. Update Table 34. Ordering information.                           |
| 27-Nov-2021  | 12       | 1. Add SPC1168 QFN52 pin description and package information.       |
|              |          | 2. Update Table 1. SPC1168 device features and peripheral counts    |
|              |          | 3. Update Figure 1. SPC1168 block diagram.                          |
|              |          | 4. Update Table 34. Ordering information.                           |
|              |          | 5. Update b, b1, c parameter values in Table 30. LQFP48 – 48 pin, 7 |
|              |          | x 7 mm low-profile quad flat package mechanical data.               |
|              |          | 6. Update Table 21. Comparator characteristics.                     |
|              |          | 7. Add Figure 11. The negative resistance of the on-chip crystal    |
|              |          | oscillator at 50 $^{\circ}\mathrm{C}$ .                             |
|              |          | 8. Add Figure 12. The negative resistance of the on-chip crystal    |
|              |          | oscillator at 85℃.                                                  |
|              |          | 9. Add Figure 13. The negative resistance of the on-chip crystal    |
|              |          | oscillator at 100℃.                                                 |
|              |          | 10. Add Figure 14. The negative resistance of the on-chip crystal   |
|              |          | oscillator at 125℃.                                                 |
|              |          | 11. Update Table 2. SPC1168 LQFP48 pin definitions, modify the      |
|              |          | description for debug pins.                                         |
|              |          | 12. Update Table 3. SPC1168 LQFP52 pin definitions, modify the      |
|              |          | description for debug pins.                                         |
|              |          | 13. Update Table 4. SPC1168 QFN32 pin definitions, modify the       |
|              |          | description for debug pins.                                         |



| Date        | Revision | Changes                                                       |
|-------------|----------|---------------------------------------------------------------|
|             |          | 14. Update Table 5. SPC1168 QFN52 pin definitions, modify the |
|             |          | description for debug pins.                                   |
|             |          | 15. Update deep-sleep current consumption value in Table 11.  |
|             |          | SPC1168 typical current consumption (Run in FLASH).           |
| 06-Dec-2021 | 13       | 1. Update Section 2.21.                                       |
|             |          | 2. Update Table 10. I/O Electrical characteristics, remove    |
|             |          | parameter I <sub>OZ</sub> .                                   |