```
Vivado Project Options:
  Target Device
                                : xc7a200t-fbq484
  Speed Grade
                                : -2
                                : verilog
  HDL
  Synthesis Tool
                                : VIVADO
If any of the above options are incorrect, please cli
MIG Output Options:
  Module Name
                                : mig 7series 0
  No of Controllers
  Selected Compatible Device(s) : --
FPGA Options:
  System Clock Type
                                : No Buffer
  Reference Clock Type
                                : No Buffer
  Debug Port
                                : OFF
  Internal Vref
                                : enabled
  IO Power Reduction
                                : ON
  XADC instantiation in MIG
                                : Enabled
Extended FPGA Options:
  DCI for DQ,DQS/DQS#,DM : enabled
  Internal Termination (HR Banks): 50 Ohms
/****************
                  Controller 0
/***************
Controller Options :
                              : DDR3 SDRAM
  Memory
  Interface
                              : AXI
  Design Clock Frequency
                              : 2500 ps (400.00 MHz)
  Phy to Controller Clock Ratio: 4:1
  Input Clock Period
                              : 4999 ps
  CLKFBOUT MULT (PLL)
                                4
```

```
DIVCLK DIVIDE (PLL)
                                    1
                                   : 1.8V
   VCC AUX IO
   Memory Type
                                   : Components
   Memory Part
                                    MT41J128M8XX-125
   Equivalent Part(s)
                                   : 32
   Data Width
   ECC
                                   : Disabled
   Data Mask
                                   : enabled
                                   : Strict
   ORDERING
AXI Parameters :
                                   : 32
   Data Width
   Arbitration Scheme
                                   : RD_PRI_REG
   Narrow Burst Support
                                   : 0
   ID Width
                                    4
Memory Options:
   Burst Length (MR0[1:0])
                                      : 8 - Fixed
   Read Burst Type (MR0[3]) : Sequential
   CAS Latency (MR0[6:4])
                                      : 6
   Output Drive Strength (MR1[5,1]) : RZQ/7
                                   : Enable
   Controller CS option
                                 : RZQ/4
   Rtt NOM - ODT (MR1[9,6,2])
   Rtt WR - Dynamic ODT (MR2[10:9]) : Dynamic ODT off
                                      : BANK ROW COLUMN
   Memory Address Mapping
Bank Selections:
        Bank: 34
                Byte Group T0: Address/Ctrl-1
                Byte Group T1: Address/Ctrl-0
Byte Group T2: Address/Ctrl-2
        Bank: 35
                Byte Group T0: DQ[0-7]
                Byte Group T1: DQ[8-15]
                Byte Group T2: DQ[16-23]
                Byte Group T3: DQ[24-31]
System Control:
        SignalName: sys rst
```

PadLocation: No connect Bank: Select E

SignalName: init\_calib\_complete

PadLocation: No connect Bank: Select E

SignalName: tg\_compare\_error

PadLocation: No connect Bank: Select E