Verilog Assignment 7 ALU Design Tanishq Prasad (21CS30054) Krish Khimasia (21CS10037) Group No. 17

## **ALU Design:**

Our ALU module has 32-bit input1 (for the first input), 32-bit input2 (for the second input), 4-bit func (for choice of operation) and 1-bit shamt (for shift amount) and clk (for the clock). All the inputs are wires. Output is stored in the 32-bit out, which is a register. There is a 3-bit flags register whose zeroth bit shows whether input1 is zero, the first bit shows the sign for input1, and the second bit shows carry or borrow for the SUM and DIFF operations, respectively.

We have implemented a 4-bit CLA in a module called CLA\_4bit\_augmented. Now we calculate the look-ahead carry in the LookaheadCarryUnit and called 4 instances of CLA\_4bit\_augmented to make a 16-bit CLA with look-ahead carry as a module named CLA 16bit withLCU.

- SUM: We called two instances of the CLA\_16bit\_withLCU cla1 and cla2 and concatenated them in a ripple fashion to calculate the sum of the two 32-bit inputs.
- DIFF: We took the complement of input2 and stored it in not\_input2. We called two instances of the CLA\_16bit\_withLCU cla3 and cla4 and concatenated them in a ripple fashion to calculate the sum of the two 32-bit inputs. We set the c\_in for cla3 as 1 to turn the 1's complement of input2 to the 2's complement of input2.
- AND: Computes input1 & input2; That is the bitwise-AND for the inputs.
- OR: Computes input1 | input2; That is the bitwise-OR for the inputs.
- XOR: Computes input1 ^ input2; That is the bitwise-XOR for the inputs.
- NOT: Computes ~input1; That is the bitwise-NOT for the input.
- SLA: Computes input1 << shamt; That is left-shift input1 by shamt.
- SRA: Computes input1 >> shamt; That is right-shift input1 by shamt logically.
- SRL: Computes input1 >>> shamt; That is right-shift input1 by shamt arithmetically (that is conserving the sign).



