















# bq2947 Overvoltage Protection for 2-Series to 4-Series Cell Li-Ion Batteries with External Delay Capacitor

#### 1 Features

- 2-, 3-, and 4-Series Cell Overvoltage Protection
- External Capacitor-Programmed Delay Timer
- Factory Programmed OVP Threshold (Threshold Range 3.85 V to 4.6 V)
- Output Options: Active High or Open Drain Active Low
- High-Accuracy Overvoltage Protection: ±10 mV
- Low Power Consumption I<sub>CC</sub> ≈ 1 μA (V<sub>CELL(ALL)</sub> < V<sub>PROTECT</sub>)
- Low Leakage Current Per Cell Input < 100 nA</li>
- Small Package Footprint
  - 8-Pin WSON (2.00 mm x 2.00 mm)

# 2 Applications

- Notebook
- UPS Battery Backup

# 3 Description

The bq2947 family is an overvoltage monitor and protector for Li-Ion battery pack systems. Each cell is monitored independently for an overvoltage condition.

In the bq2947 device, an external delay timer is initiated upon detection of an overvoltage condition on any cell. Upon expiration of the delay timer, the output is triggered into its active state (either high or low, depending on the configuration). The external delay timer feature also includes the ability to detect an open or shorted delay capacitor on the CD pin, which will similarly trigger the output driver in an overvoltage condition.

For quicker production-line testing, the bq2947 device provides a Customer Test Mode with reduced delay time.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| bq294700    | WSON (8) | 2.00 mm × 2.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic





# **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                          | 8  |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                      | 10 |
| 3 | Description 1                        | 9  | Application and Implementation                   | 12 |
| 4 | Revision History2                    |    | 9.1 Application Information                      | 12 |
| 5 | Device Options                       |    | 9.2 Typical Applications                         | 12 |
| 6 | Pin Configuration and Functions      | 10 | Power Supply Recommendations                     | 15 |
| 7 | Specifications4                      | 11 | Layout                                           | 15 |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                           | 15 |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                              | 15 |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                 | 16 |
|   | 7.4 Thermal Information              |    | 12.1 Documentation Support                       | 16 |
|   | 7.5 Electrical Characteristics       |    | 12.2 Community Resources                         | 16 |
|   | 7.6 Typical Characteristics          |    | 12.3 Trademarks                                  | 16 |
| 8 | Detailed Description 8               |    | 12.4 Electrostatic Discharge Caution             | 16 |
| • | 8.1 Overview 8                       |    | 12.5 Glossary                                    | 16 |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable Information | 16 |
|   |                                      |    |                                                  |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes fr                   | rom Revision C (November 2015) to Revision D                                                                                                                                                                       | Page                     |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| _                            | d the device number to bq2947                                                                                                                                                                                      |                          |
| • Deleted                    | the Related Links table from the Device and Documentation Support section                                                                                                                                          | 16                       |
| Changes from                 | rom Revision B (August 2014) to Revision C                                                                                                                                                                         | Page                     |
| Added b                      | oq294708 and bq294709 to the datasheet                                                                                                                                                                             | 1                        |
| <ul> <li>Added p</li> </ul>  | preview footnote to Device Options Table                                                                                                                                                                           | 3                        |
| Added b                      | pq294708 and bq294709 to Device Options Table                                                                                                                                                                      | 3                        |
| Changes from                 | rom Revision A (June 2013) to Revision B                                                                                                                                                                           | Page                     |
| section,                     | ESD Ratings table, Feature Description section, Device Functional Modes, Applicati Power Supply Recommendations section, Layout section, Device and Documentat nical, Packaging, and Orderable Information section | ion Support section, and |
| Changes from                 | rom Original (September 2012) to Revision A                                                                                                                                                                        | Page                     |
| <ul> <li>Added th</li> </ul> | he bq294707 device to Production Data                                                                                                                                                                              | 1                        |



# 5 Device Options

| PART NUMBER             | OVP (V)    | OV HYSTERESIS | OUTPUT DRIVE                              |
|-------------------------|------------|---------------|-------------------------------------------|
| bq294700                | 4.350      | 0.300         | CMOS Active High                          |
| bq294701                | 4.250      | 0.300         | CMOS Active High                          |
| bq294702                | 4.300      | 0.300         | CMOS Active High                          |
| bq294703                | 4.325      | 0.300         | CMOS Active High                          |
| bq294704                | 4.400      | 0.300         | CMOS Active High                          |
| bq294705                | 4.450      | 0.300         | CMOS Active High                          |
| bq294706 <sup>(1)</sup> | 4.550      | 0.300         | CMOS Active High                          |
| bq294707                | 4.225      | 0.050         | NCH Open Drain Active Low                 |
| bq294708                | 4.500      | 0.300         | CMOS Active High                          |
| bq294709 <sup>(1)</sup> | 4.160      | 0.300         | CMOS Active High                          |
| bq2947                  | 3.850-4.60 | 0-0.300       | CMOS Active High or Open Drain Active Low |

<sup>(1)</sup> Product Preview only

# 6 Pin Configuration and Functions

DSG Package 8-Pin WSON Top View



# **Pin Functions**

| Р    | IN  | 1/0 | DESCRIPTION                                                                               |
|------|-----|-----|-------------------------------------------------------------------------------------------|
| NAME | NO. | I/O | DESCRIPTION                                                                               |
| CD   | 7   | OA  | External capacitor connection for delay timer                                             |
| OUT  | 8   | OA  | Analog Output drive for overvoltage fault signal. Active High or Open Drain Active Low    |
| PWPD | 9   | Р   | TI recommends connecting the exposed pad to VSS on PCB.                                   |
| V1   | 5   | IA  | Sense input for positive voltage of the lowest cell in the stack                          |
| V2   | 4   | IA  | Sense input for positive voltage of the second cell from the bottom of the stack          |
| V3   | 3   | IA  | Sense input for positive voltage of the third cell from the bottom of the stack           |
| V4   | 2   | IA  | Sense input for positive voltage of the fourth cell from the bottom of the stack          |
| VDD  | 1   | Р   | Power supply input                                                                        |
| VSS  | 6   | Р   | Electrically connected to IC ground and negative terminal of the lowest cell in the stack |

Product Folder Links: bq2947



# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        |                                        | MIN                     | MAX | UNIT |
|------------------------|----------------------------------------|-------------------------|-----|------|
| Supply voltage range   | VDD-VSS                                | -0.3                    | 30  | V    |
| Input voltage range    | V4-V3, V3-V2, V2-V1, V1-VSS, or CD-VSS | -0.3                    | 30  | V    |
| Output voltage range   | OUT-VSS                                | -0.3                    | 30  | V    |
| Continuous total power | dissipation, P <sub>TOT</sub>          | See Thermal Information |     |      |
| Lead temperature (sold | ering, 10 s), T <sub>SOLDER</sub>      |                         | 300 | °C   |
| Storage temperature, T | stg                                    | -65                     | 150 |      |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|        |                                                                                                                                                                          |       | VALUE | UNIT |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|
| V      | Electrostatic discharge  Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)  Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±2000 |       |      |
| V/ECD) |                                                                                                                                                                          | ±500  | V     |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

Over-operating free-air temperature range (unless otherwise noted)

|                          |                                        | MIN | NOM MAX | UNIT |
|--------------------------|----------------------------------------|-----|---------|------|
| Supply voltage, $V_{DD}$ |                                        | 3   | 20      | V    |
| Input voltage range      | V4–V3, V3–V2, V2–V1, V1–VSS, or CD–VSS | 0   | 5       | V    |
| Operating ambient ten    | nperature range, T <sub>A</sub>        | -40 | 110     | °C   |

### 7.4 Thermal Information

|                         |                                              | bq2947 |       |
|-------------------------|----------------------------------------------|--------|-------|
|                         | THERMAL METRIC <sup>(1)</sup>                | SON    | UNIT  |
|                         |                                              | 8 PINS |       |
| $R_{\theta JA}$         | Junction-to-ambient thermal resistance       | 62     |       |
| $R_{\theta JC(top)}$    | Junction-to-case(top) thermal resistance     | 72     |       |
| $R_{\theta JB}$         | Junction-to-board thermal resistance         | 32.5   | °C/W  |
| $\Psi_{JT}$             | Junction-to-top characterization parameter   | 1.6    | 10/00 |
| ΨЈВ                     | Junction-to-board characterization parameter | 33     |       |
| $R_{\theta JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | 10     |       |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

Product Folder Links: bq2947

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.5 Electrical Characteristics

Typical values stated where  $T_A = 25$ °C and VDD = 14.4 V, MIN/MAX values stated where  $T_A = -40$ °C to 110°C and  $V_{DD} = 3$  V to 20 V (unless otherwise noted).

|                      | PARAMETER                                 | TEST CONDITIONS                                                                                                           | MIN  | TYP   | MAX | UNIT |
|----------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------|
| VOLTAGE              | PROTECTION THRESHOLD                      | S                                                                                                                         |      |       |     |      |
|                      |                                           | bq294700, $R_{IN}$ = 1 kΩ                                                                                                 |      | 4.350 |     | V    |
|                      |                                           | bq294701, R <sub>IN</sub> = 1 kΩ                                                                                          |      | 4.250 |     | V    |
|                      |                                           | bq294702, $R_{IN}$ = 1 kΩ                                                                                                 |      | 4.300 |     | V    |
|                      |                                           | bq294703, $R_{IN}$ = 1 kΩ                                                                                                 |      | 4.325 |     | V    |
|                      | V <sub>(PROTECT)</sub> Overvoltage        | bq294704, $R_{IN}$ = 1 kΩ                                                                                                 |      | 4.400 |     | V    |
| $V_{OV}$             | Detection                                 | bq294705, $R_{IN}$ = 1 kΩ                                                                                                 |      | 4.450 |     | V    |
|                      |                                           | bq294706 <sup>(1)</sup> , $R_{IN}$ = 1 kΩ                                                                                 |      | 4.550 |     | V    |
|                      |                                           | bq294707, $R_{IN}$ = 1 kΩ                                                                                                 |      | 4.225 |     | V    |
|                      |                                           | bq294708, $R_{IN}$ = 1 kΩ                                                                                                 |      | 4.500 |     | V    |
|                      |                                           | bq294709 <sup>(1)</sup> , $R_{IN}$ = 1 kΩ                                                                                 |      | 4.160 |     | V    |
| V <sub>HYS</sub>     | OV Detection Hysteresis                   | bq2947 <sup>(2)</sup>                                                                                                     | 250  | 300   | 400 | mV   |
| V <sub>OA</sub>      | OV Detection Accuracy                     | T <sub>A</sub> = 25°C                                                                                                     | -10  |       | 10  | mV   |
|                      |                                           | $T_A = -40$ °C                                                                                                            | -40  |       | 40  | mV   |
|                      | OV Detection Accuracy                     | $T_A = 0$ °C                                                                                                              | -20  |       | 20  | mV   |
| V <sub>OADRIFT</sub> | Across Temperature                        | T <sub>A</sub> = 60°C                                                                                                     | -24  |       | 24  | mV   |
|                      |                                           | T <sub>A</sub> = 110°C                                                                                                    | -54  |       | 54  | mV   |
| SUPPLY A             | ND LEAKAGE CURRENT                        |                                                                                                                           |      |       |     |      |
| I <sub>DD</sub>      | Supply Current                            | (V4-V3) = (V3-V2) = (V2-V1) = (V1-VSS) = 4.0 V<br>at T <sub>A</sub> = 25°C (See Figure 11.)                               |      | 1     | 2   | μΑ   |
| I <sub>IN</sub>      | Input Current at Vx Pins                  | (V4-V3) = (V3-V2) = (V2-V1) = (V1-VSS) = 4.0 V<br>at T <sub>A</sub> = 25°C (See Figure 11.)                               | -0.1 |       | 0.1 | μΑ   |
| I <sub>CELL</sub>    | Input Current (ALL Vx and VDD Input Pins) | Current Consumption at Power down, $(V4-V3) = (V3-V2) = (V2-V1) = (V1-VSS) = 2.30 \text{ V at } T_A = 25^{\circ}\text{C}$ |      | 1.1   |     | μΑ   |

<sup>(1)</sup> Product Preview only

<sup>(2)</sup> Future option, contact TI.



# **Electrical Characteristics (continued)**

Typical values stated where  $T_A = 25$ °C and VDD = 14.4 V, MIN/MAX values stated where  $T_A = -40$ °C to 110°C and  $V_{DD} = 3$  V to 20 V (unless otherwise noted).

|                     | PARAMETER                            | TEST CONDITIONS                                                                                                                                                                                                                                                      | MIN | TYP          | MAX | UNIT |  |  |
|---------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----|------|--|--|
| OUTPUT D            | PRIVE OUT, CMOS ACTIVE H             | IIGH VERSIONS ONLY                                                                                                                                                                                                                                                   |     |              |     |      |  |  |
|                     |                                      | (V4–V3), (V3–V2), (V2–V1), or (V1–VSS) > V <sub>OV</sub> ,<br>VDD = 14.4 V, I <sub>OH</sub> = 100 μA                                                                                                                                                                 | 6   |              |     | V    |  |  |
| V <sub>OUT</sub>    | Output Drive Voltage,<br>Active High | If three of four cells are short circuited, only one cell remains powered and > $V_{OV}$ , VDD = Vx (cell voltage), $I_{OH}$ = 100 $\mu$ A                                                                                                                           |     | VDD –<br>0.3 |     | V    |  |  |
|                     |                                      | $(V4-V3)$ , $(V3-V2)$ , $(V2-V1)$ , and $(V1-VSS) < V_{OV}$ , $VDD = 14.4$ V, $I_{OL} = 100$ μA measured into OUT pin.                                                                                                                                               |     | 250          | 400 | mV   |  |  |
| I <sub>OUTH</sub>   | OUT Source Current<br>(during OV)    | $(V4-V3), (V3-V2), (V2-V1), \text{ or } (V1-VSS) > V_{OV}, \\ VDD = 14.4 \text{ V}, \\ OUT = 0 \text{ V}, \text{ measured out of OUT pin.}$                                                                                                                          |     |              | 4.5 | mA   |  |  |
| I <sub>OUTL</sub>   | OUT Sink Current (no<br>OV)          | $\begin{array}{l} \text{(V4-V3), (V3-V2), (V2-V1), and (V1-VSS)} < V_{OV}, \\ \text{VDD} = 14.4 \text{ V}, \\ \text{OUT} = \text{VDD, measured into OUT pin .Pull resistor} \\ R_{PU} = 5 \text{ k}\Omega \text{ to VDD} = 14.4 \text{ V} \end{array}$               | 0.5 |              | 14  | mA   |  |  |
| OUTPUT D            | RIVE OUT, CMOS OPEN DR               | AIN ACTIVE LOW VERSIONS ONLY                                                                                                                                                                                                                                         |     |              | ·   |      |  |  |
| V <sub>OUT</sub>    | Output Drive Voltage,<br>Active High | $(V4-V3)$ , $(V3-V2)$ , $(V2-V1)$ , and $(V1-VSS) < V_{OV}$ , $VDD = 14.4$ V, $I_{OL} = 100$ μA measured into OUT pin.                                                                                                                                               |     | 250          | 400 | mV   |  |  |
| I <sub>OUTL</sub>   | OUT Sink Current (no OV)             | $\begin{array}{l} \text{(V4-V3), (V3-V2), (V2-V1), and (V1-VSS)} < \text{V}_{OV}, \\ \text{VDD} = 14.4 \text{ V}, \\ \text{OUT} = \text{VDD, measured into OUT pin. Pull resistor} \\ \text{R}_{PU} = 5 \text{ k}\Omega \text{ to VDD} = 14.4 \text{ V} \end{array}$ | 0.5 |              | 14  | mA   |  |  |
| I <sub>OUTLK</sub>  | OUT pin leakage                      | (V4–V3), (V3–V2), (V2–V1), and (V1–VSS) < V <sub>OV</sub> ,<br>VDD = 14.4 V,<br>OUT = VDD, measured into OUT pin.                                                                                                                                                    |     |              | 100 | nA   |  |  |
| DELAY TIN           | DELAY TIMER                          |                                                                                                                                                                                                                                                                      |     |              |     |      |  |  |
| t <sub>CD</sub>     | OV Delay Time                        | C <sub>CD</sub> = 0.1 μF (see Equation 1)                                                                                                                                                                                                                            | 1   | 1.5          | 2   | S    |  |  |
| t <sub>CD_GND</sub> | OV Delay Time with CD pin = 0 V      | Delay due to C <sub>CD</sub> capacitor shorted to ground for Customer Test Mode                                                                                                                                                                                      | 20  |              | 170 | ms   |  |  |



# 7.6 Typical Characteristics



Copyright © 2012–2015, Texas Instruments Incorporated



# 8 Detailed Description

#### 8.1 Overview

The bq2947 is a second level overvoltage (OV) protector. Each cell is monitored independently by comparing the actual cell voltage to a protection voltage threshold,  $V_{OV}$ . The protection threshold is preprogrammed at the factory with a range between 3.85 V and 4.65 V.

### 8.2 Functional Block Diagram

Figure 7 shows a CMOS Active High configuration.



Figure 7. Block Diagram

#### **NOTE**

In the case of an Open Drain Active Low configuration, an external pull-up resistor is required on the OUT terminal.

# 8.3 Feature Description

In the bq2947 family of devices, if any cell voltage exceeds the programmed OV value, a timer circuit is activated. This timer circuit charges the CD pin to a nominal value, then slowly discharges it with a fixed current back down to VSS. When the CD pin falls below a nominal threshold near VSS, the OUT terminal goes from inactive to active state. Additionally, a timeout detection circuit checks to ensure that the CD pin successfully begins charging to above VSS and subsequently drops back down to VSS, and if a timeout error is detected in either direction, it will similarly trigger the OUT pin to become active. See Figure 9 for details on CD and OUT pin behavior during an overvoltage event.



# **Feature Description (continued)**

For an NCH Open Drain Active Low configuration, the OUT pin pulls down to VSS when active (OV present) and is high impedance when inactive (no OV).



Figure 8. Timing for Overvoltage Sensing (OUT Pin Is Active High)

Figure 9 shows the behavior of CD pin during an OV sequence.



Figure 9. CD Pin Mechanism (OUT Pin Is Active High)

#### NOTE

In the case of an Open Drain Active Low version, the  $V_{OUT}$  signal will be high and transition to low state when the voltage on the  $V_{CD}$  capacitor discharges to the set level based on the  $t_{CD}$  timer.

Copyright © 2012–2015, Texas Instruments Incorporated



# **Feature Description (continued)**

#### 8.3.1 Pin Details

#### 8.3.1.1 Input Sense Voltage, Vx

These inputs sense each battery cell voltage. A series resistor and a capacitor across the cell for each input is required for noise filtering and stable voltage monitoring.

# 8.3.1.2 Output Drive, OUT

This terminal serves as the fault signal output, and may be ordered in either Active High or Open Drain Active Low options.

#### 8.3.1.3 Supply Input, VDD

This terminal is the unregulated input power source for the IC. A series resistor is connected to limit the current, and a capacitor is connected to ground for noise filtering.

#### 8.3.1.4 External Delay Capacitor, CD

This terminal is connected to an external capacitor that sets the delay timer during an overvoltage fault event.

The CD pin includes a timeout detection circuit to ensure that the output drives active even with a shorted or open capacitor during an overvoltage event.

The capacitor connected on the CD pin rapidly charges to a voltage if any one of the cell inputs exceeds the OV threshold. Then the delay circuit gradually discharges the capacitor on the CD pin. Once this capacitor discharges below a set voltage, the OUT transitions from an inactive to active state.

To calculate the delay, use the following equation:

$$t_{CD}$$
 (sec) = K ×  $C_{CD}$  ( $\mu$ F), where K = 10 to 20 range. (1)

Example: If  $C_{CD}$ = 0.1  $\mu$ F (typical), then the delay timer range is

 $t_{CD}$  (s) = 10 × 0.1 = 1 s (Minimum)

 $t_{CD}$  (s) = 20 × 0.1 = 2 s (Maximum)

#### **NOTE**

The tolerance on the capacitor used for  $C_{CD}$  increases the range of the  $t_{CD}$  timer.

#### 8.4 Device Functional Modes

#### 8.4.1 NORMAL Mode

When all of the cell voltages are below the overvoltage threshold,  $V_{OV}$ , the device operates in NORMAL mode. The device monitors the differential cell voltages connected across (V1–VSS), (V2–V1), (V3–V2), and (V4–V3). The OUT pin is inactive, and is low if configured active high, or, if configured active low, is an open drain being externally pulled up.

# 8.4.2 OVERVOLTAGE Mode

OVERVOLTAGE mode is detected if any of the cell voltage exceeds the overvoltage threshold,  $V_{OV}$  for configured OV delay time. The OUT pin is activated after a delay time set by the capacitance in the CD pin. The OUT pin will either pull high internally, if configured as active high, or will be pulled low internally if configured as active low. An external FET is then turned on, shorting the fuse to ground, which allows the battery and/or charger power to blow the fuse. When all of the cell voltages fall below the  $(V_{OV}-V_{HYS})$ , the device returns to NORMAL mode.

### 8.4.3 Customer Test Mode

It is possible to reduce test time for checking the overvoltage function by simply shorting the external CD capacitor to VSS. In this case, the OV delay would be reduced to the  $t_{(CD\_GND)}$  value, which has a maximum of 170 ms.

Product Folder Links: bq2947



# **Device Functional Modes (continued)**

Figure 10 shows the timing for the Customer Test Mode.



Figure 10. Timing for Customer Test Mode

Figure 11 shows the measurement for current consumption of the product for both VDD and Vx.



Figure 11. Configuration for IC Current Consumption Test

Copyright © 2012–2015, Texas Instruments Incorporated



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

The bq2947 devices are a family of second-level protectors used for overvoltage protection of the battery pack in the application. The device, when configuring the OUT pin with active high, drives a NMOS FET that connects the fuse to ground in the event of a fault condition. This provides a shorted path to use the battery and/or charger power to blow the fuse and cut the power path. The OUT pin, when configured as active low, can be used to drive a PMOS FET to connect the fuse to ground instead.

### 9.2 Typical Applications

#### 9.2.1 Application Configuration for Active High

Figure 12 shows the recommended reference design components.



Figure 12. Application Configuration for Active High

#### 9.2.1.1 Design Requirements

#### **NOTE**

In the case of an Open Drain Active Low configuration, an external pull-up resistor is required on the OUT terminal.

Changes to the ranges stated in Table 1 will impact the accuracy of the cell measurements.

**Table 1. Parameters** 

| PARAMETER                          | EXTERNAL COMPONENT | MIN  | NOM  | MAX  | UNIT |
|------------------------------------|--------------------|------|------|------|------|
| Voltage monitor filter resistance  | R <sub>IN</sub>    | 900  | 1000 | 4700 | Ω    |
| Voltage monitor filter capacitance | C <sub>IN</sub>    | 0.01 | 0.1  | 1.0  | μF   |
| Supply voltage filter resistance   | R <sub>VD</sub>    | 100  |      | 1000 | Ω    |
| Supply voltage filter capacitance  | $C_VD$             |      | 0.1  | 1.0  | μF   |
| CD external delay capacitance      | C <sub>CD</sub>    |      | 0.1  | 1.0  | μF   |

Product Folder Links: bq2947



#### NOTE

The device is calibrated using an  $R_{IN}$  value = 1 k $\Omega$ . Using a value other than this recommended value changes the accuracy of the cell voltage measurements and  $V_{OV}$  trigger level.

## 9.2.1.2 Detailed Design Procedure

1. Determine the number of cell in series.

The device supports 2-S to 4-S cell configuration. For 2S and 3S, the top unused pin(s) should be shorted as shown in Figure 13 and Figure 14.

- 2. Determine the overvoltage protection delay.
  - Follow the calculation example described in CD pin description. Select the right capacitor to connect to the CD pin.
- 3. Follow the application schematic to connect the device. If the OUT pin is configured to open drain, an external pull up resistor should be used.



Figure 13. 2-Series Cell Configuration



Figure 14. 3-Series Cell Configuration

Copyright © 2012–2015, Texas Instruments Incorporated



# 9.2.1.3 Application Curves





# 10 Power Supply Recommendations

The maximum power of this device is 20 V on V<sub>DD</sub>.

# 11 Layout

# 11.1 Layout Guidelines

- 1. Ensure the RC filters for the Vx pins and VDD pin are placed as close as possible to the target terminal, reducing the tracing loop area.
- 2. The capacitor for CD should be placed close to the IC terminals.
- 3. Ensure the trace connecting the fuse to the gate, source of the NFET to the Pack— is sufficient to withstand the current during fuse blown event.

# 11.2 Layout Example



Figure 19. Layout Example

Copyright © 2012–2015, Texas Instruments Incorporated



# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see bq2945xy and bq2947xy Cascade Voltage Monitoring (SLUA662).

# 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





3-Dec-2015

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish    | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|---------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)                 | (3)                 |              | (4/5)          |         |
| BQ294700DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 700            | Samples |
| BQ294700DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 700            | Samples |
| BQ294701DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 701            | Samples |
| BQ294701DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 701            | Samples |
| BQ294702DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 702            | Samples |
| BQ294702DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 702            | Samples |
| BQ294703DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 703            | Samples |
| BQ294703DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 703            | Samples |
| BQ294704DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 704            | Samples |
| BQ294704DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 704            | Samples |
| BQ294705DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 705            | Samples |
| BQ294705DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 705            | Samples |
| BQ294707DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 707            | Samples |
| BQ294707DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 707            | Samples |
| BQ294708DSGR     | ACTIVE | WSON         | DSG     | 8    | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-2-260C-1 YEAR | -40 to 85    | 708            | Samples |
| BQ294708DSGT     | ACTIVE | WSON         | DSG     | 8    | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-2-260C-1 YEAR | -40 to 85    | 708            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



# PACKAGE OPTION ADDENDUM

3-Dec-2015

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Dec-2015

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ294700DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294700DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294701DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294701DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294702DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294702DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294703DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294703DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294704DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294704DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294705DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294705DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294707DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294707DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294708DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| BQ294708DSGT | WSON            | DSG                | 8 | 250  | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

www.ti.com 3-Dec-2015



\*All dimensions are nominal

| All differences are normal |              |                 |      |      |             |            |             |  |
|----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| BQ294700DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294700DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ294701DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294701DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ294702DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294702DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ294703DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294703DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ294704DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294704DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ294705DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294705DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ294707DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294707DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |
| BQ294708DSGR               | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |  |
| BQ294708DSGT               | WSON         | DSG             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |

DSG (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-Leads (QFN) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-229.



# DSG (S-PWSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4208347/I 06/15

NOTE: All linear dimensions are in millimeters



# DSG (S-PWSON-N8)

# PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity