











SLUSAW3C - DECEMBER 2014-REVISED JULY 2015

bq40z60

# bg40z60 Programmable Battery Management Unit

#### **Features**

- Fully Integrated 2-Series to 4-Series Cell Li-Ion or Li-Polymer Battery Management Unit
- Input Voltage Range on Pack+: 2.5 V to 25 V
- Battery Charger Efficiency > 92%
- Battery Charger Operation Range: 4 V to 25 V
- Battery Charger, 1-MHz Synchronous Buck Controller for External NFETs
  - Soft Start to Limit In-Rush Current
  - Current Limit Protection for External Switches
  - Programmable Charging
    - Supports JEITA/Enhanced Charging Modes
- **Fuel Gauging** 
  - High Resolution 16-Bit Integrator for Coulomb
  - ADC, 16-Bit for Precision V, I, and T Measurements with 16-Channel Multiplexer
  - Support for Simultaneous CC and ADC Sampling (Power Conversion)
  - Supports Two-Wire SMBus v2.0 Interface with Accelerated 400-kHz Programming Option
  - SHA-1 Hash Message Authentication Code (HMAC) Responder for Increased Battery Pack Security
    - Split Key (2 × 64) Stored in Secure Memory
  - Supports Field Updates
- **AFE Protection** 
  - Programmable Current Protection
    - Overcurrent in Discharge
    - Short-Circuit Current in Charge
    - Short-Circuit Current in Discharge

- N-FET High-Side Protection FET Drive
- Support for Four LEDs
- Thermistor inputs for NTC
- Compact 32-Pin QFN Package (RHB)

# 2 Applications

- Notebooks, Ultrabooks, Netbooks, Tablets, **UMPCs**
- Medical and Test Equipment
- Portable Instrumentation

## 3 Description

The Texas Instruments bq40z60 device is a Programmable Battery Management Unit that integrates battery charging control output, gas gauging, and protection for completely autonomous operation of 2-series to 4-series cell Li-lon and Li-Polymer battery packs. The architecture enables internal communication between the fuel gauging processor and battery charger controller to optimize the charging profile based on the external load conditions and power path source management during load transients and adaptor current limitations in the system. The charging current efficiency is scalable for power transfer based on the external components, such as the NFETs, inductor, and sensing resistor.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| bq40z60     | VQFN (32) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic





# **Table of Contents**

| 1  | Features 1                                        |     | 8.32 Battery Charger Current Sense (HSRP, HSF                  |            |
|----|---------------------------------------------------|-----|----------------------------------------------------------------|------------|
| 2  | Applications 1                                    |     | 8.33 Battery Charger Precharge Current Sense (H                |            |
| 3  | Description 1                                     |     | HSRN)                                                          |            |
| 4  | Simplified Schematic1                             |     | 8.34 AC Adapter Fault Detect (HSRN, VCC)                       |            |
| 5  | Revision History2                                 |     | 8.35 Battery Charger Overcurrent Detection (V) <sub>HSRN</sub> | 3RP,<br>1€ |
| 6  | Description (continued) 3                         |     | 8.36 Battery Charger Undercurrent Detection (V) <sub>I</sub>   |            |
| 7  | Pin Configuration and Functions4                  |     | (V) <sub>HSRN</sub>                                            |            |
| 8  | Specifications                                    |     | 8.37 System Operation Detection (V) <sub>HSRN</sub>            | 16         |
| •  | 8.1 Absolute Maximum Ratings                      |     | 8.38 Battery Overvoltage Comparator (VFB)                      | 16         |
|    | 8.2 ESD Ratings                                   |     | 8.39 Regulator (REGN)                                          | 17         |
|    | 8.3 Recommended Operating Conditions              |     | 8.40 PWM High-Side Driver (HiDRV)                              | 17         |
|    | 8.4 Thermal Information                           |     | 8.41 PWM Low-Side Driver (LoDRV)                               | 17         |
|    | 8.5 Supply Voltage                                |     | 8.42 PWM Information                                           | 17         |
|    | 8.6 Supply Current                                |     | 8.43 Charger Power-Up Sequence                                 | 17         |
|    | 8.7 Power Supply Control                          |     | 8.44 THERMAL Shutdown Comparator                               | 17         |
|    | 8.8 Low-Voltage General Purpose I/O (TSx)         |     | 8.45 SMBus High Voltage I/O                                    | 18         |
|    | 8.9 High-Voltage General Purpose I/O (ALERT,      |     | 8.46 SMBus                                                     | 18         |
|    | SYSPRES)9                                         |     | 8.47 SMBus XL                                                  | 18         |
|    | 8.10 AFE Power-On Reset9                          |     | 8.48 Timing Requirements                                       | 19         |
|    | 8.11 Internal 1.8-V LDO                           |     | 8.49 Typical Characteristics                                   |            |
|    | 8.12 Current Wake Comparator                      | 9   | Detailed Description                                           | 20         |
|    | 8.13 Coulomb Counter                              |     | 9.1 Overview                                                   |            |
|    | 8.14 CC Digital Filter                            |     | 9.2 Functional Block Diagram                                   |            |
|    | 8.15 ADC                                          |     | 9.3 Feature Description                                        |            |
|    | 8.16 ADC Digital Filter                           | 10  | Application and Implementation                                 |            |
|    | 8.17 ADC Multiplexer                              |     | 10.1 Application Information                                   |            |
|    | 8.18 Cell Balancing Support                       |     | 10.2 Typical Applications                                      |            |
|    | 8.19 Cell Detach Detection                        | 11  | Power Supply Recommendations                                   |            |
|    | 8.20 Internal Temperature Sensor                  |     |                                                                |            |
|    | 8.21 NTC Thermistor Measurement Support (ADCx) 12 | 12  | Layout                                                         |            |
|    | 8.22 High-Frequency Oscillator                    |     | 12.1 Layout Guidelines                                         |            |
|    | 8.23 Low-Frequency Oscillator                     | 4.0 | 12.2 Layout Example                                            |            |
|    | 8.24 Voltage Reference 1                          | 13  | Device and Documentation Support                               |            |
|    | 8.25 Voltage Reference 2                          |     | 13.1 Related Documentation                                     |            |
|    | 8.26 Instruction Flash                            |     | 13.2 Community Resources                                       |            |
|    | 8.27 Data Flash                                   |     | 13.3 Trademarks                                                |            |
|    | 8.28 Current Protection Thresholds                |     | 13.4 Electrostatic Discharge Caution                           |            |
|    |                                                   |     | 13.5 Glossary                                                  | 41         |
|    | 8.29 N-CH FET Drive (CHG, DSG)                    | 14  | Mechanical, Packaging, and Orderable                           |            |
|    |                                                   |     | Information                                                    | 41         |
|    | 8.31 Battery Charger Voltage Regulation (VFB) 15  |     |                                                                |            |
| _  |                                                   |     |                                                                |            |
| R  | Revision History                                  |     |                                                                |            |
| an | ges from Revision B (April 2015) to Revision C    |     |                                                                | Page       |
| CH | hanged Simplified Schematic                       |     |                                                                | 1          |
|    | -                                                 |     |                                                                |            |
| AC | dded Community Resources                          |     |                                                                | 41         |

Submit Documentation Feedback

Changes from Revision A (January 2015) to Revision B

Page

5



| Cł | nanges from Original (December 2014) to Revision A | Page |
|----|----------------------------------------------------|------|
| •  | Deleted a typo                                     | ·    |

# 6 Description (continued)

The device provides an array of battery and system safety functions, including overcurrent in discharge, short circuit in charge, and short circuit in discharge protection for the battery, as well as FET protection for the N-CH FETs, internal AFE watchdog, and cell disconnection detection. Through firmware, the device can provide a larger array of protection features including overvoltage, undervoltage, overtemperature, and more.



# 7 Pin Configuration and Functions



#### **Pin Functions**

|      | PIN    |                    | DESCRIPTION                                                                                                                                                               |
|------|--------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NUMBER | I/O <sup>(1)</sup> |                                                                                                                                                                           |
| BAT  | 1      | Р                  | Battery input pin. Primary power supply                                                                                                                                   |
| PBI  | 2      | Р                  | Power supply backup input pin                                                                                                                                             |
| VC4  | 3      | IA                 | Sense voltage input pin for the most positive cell, balance current input for the most positive cell, and battery stack measurement input                                 |
| VC3  | 4      | IA                 | Sense voltage input pin for the third most positive cell, balance current input for the third most positive cell, and return balance current for the most positive cell   |
| VC2  | 5      | IA                 | Sense voltage input pin for the second most positive cell, balance current input for the second most positive cell, and return balance current for the most positive cell |
| VC1  | 6      | IA                 | Sense voltage input pin for the least positive cell, balance current input for the least positive cell, and return balance current for the second most positive cell      |
| SRN  | 7      | IA                 | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP and SRN, where SRP is the top of the sense resistor.    |
| SRP  | 8      | IA                 | Analog input pin connected to the internal coulomb counter peripheral for integrating a small voltage between SRP and SRN, where SRP is the top of the sense resistor.    |
| VSS  | 9      | Р                  | Device ground                                                                                                                                                             |

(1) P = Power Connection, O = Digital Output, IA = Analog Input, I = Digital Input, I/OD = Digital Input/Output



# Pin Functions (continued)

|         | PIN    |                    | DESCRIPTION                                                          |
|---------|--------|--------------------|----------------------------------------------------------------------|
| NAME    | NUMBER | I/O <sup>(1)</sup> |                                                                      |
| TS1     | 10     | IA                 | Thermistor input for temperature sensor channel 1 (hardware pin RC0) |
| TS2     | 11     | IA                 | Thermistor input for temperature sensor channel 2                    |
| TS3     | 12     | IA                 | Thermistor input for temperature sensor channel 3                    |
| TS4     | 13     | IA                 | Thermistor input for temperature sensor channel 4                    |
| ALERT   | 14     | I/O                | Alert output to host (open drain)                                    |
| SYSPRES | 15     | I/O                | System presence indicator with internal weak pull up                 |
| SMBD    | 16     | I/OD               | SMBus data pin                                                       |
| SMBC    | 17     | I/OD               | SMBus clock pin                                                      |
| VFB     | 18     | IA                 | Feedback sense input for charger control loop                        |
| HSRN    | 19     | IA                 | High sense resistor negative node input                              |
| HSRP    | 20     | IA                 | High sense resistor positive node input                              |
| AFEFUSE | 21     | 0                  | Fuse drive output pin                                                |
| VCC     | 22     | Р                  | Power supply input                                                   |
| REGN    | 23     | 0                  | Charger FET gate drive regulator                                     |
| PGND    | 24     | Р                  | Power ground                                                         |
| LODRV   | 25     | 0                  | Low side charging FET gate control output                            |
| PH      | 26     | I/O                | Charger phase signal input                                           |
| HIDRV   | 27     | 0                  | High side charging FET gate control output                           |
| BTST    | 28     | IA                 | High side bootstrap capacitor input                                  |
| ACFET   | 29     | 0                  | AC FET gate control output                                           |
| DSG     | 30     | 0                  | N-CH FET drive output pin                                            |
| ACP     | 31     | IA                 | Adapter input pin                                                    |
| CHG     | 32     | 0                  | N-CH FET drive output pin                                            |



## 8 Specifications

### 8.1 Absolute Maximum Ratings

Over-operating free-air temperature range (unless otherwise noted) (1)

|                                         |                                 | MIN       | TYP | MAX                         | UNIT |
|-----------------------------------------|---------------------------------|-----------|-----|-----------------------------|------|
|                                         | BAT, VCC, PBI                   | -0.3      |     | 30                          | V    |
|                                         | REGN                            | -0.3      |     | 7                           | V    |
| о л сцрну                               | ACP, SMBC, SMBD, ALERT, SYSPRES | -0.3      |     | 30                          | V    |
|                                         | TS1, TS2, TS3, TS4              | -0.3      |     | V <sub>REG</sub> + 0.3      | V    |
|                                         | SRP, SRN                        | -0.3      |     | 0.3                         | V    |
|                                         | HSRP, HSRN                      | -0.3      |     | 30                          | V    |
|                                         | PH                              | -0.3      |     | 32                          | V    |
|                                         | VFB                             | -0.3      |     | 16                          | V    |
|                                         | VC4                             | VC3 - 0.3 |     | VC3 + 8.5 V,<br>or VSS + 30 | V    |
|                                         | VC3                             | VC2 - 0.3 |     | VC2 + 8.5 V,<br>or VSS + 30 | ٧    |
|                                         | VC2                             | VC1 - 0.3 |     | VC1 + 8.5 V,<br>or VSS + 30 | V    |
|                                         | VC1                             | VSS - 0.3 |     | VSS + 8.5 V,<br>or VSS + 30 | V    |
|                                         | CHG, DSG                        | -0.3      |     | 32                          | V    |
| Output voltage                          | HIDRV, BTST, ACFET              | -0.3      |     | 36                          | V    |
|                                         | LODRV                           | -0.3      |     | 7                           | V    |
|                                         | AFEFUSE                         | -0.3      |     | 30                          | V    |
| laximum VSS current, I <sub>SS</sub> 50 |                                 |           | mA  |                             |      |
| Functional Temperati                    | ure, T <sub>FUNC</sub>          | -40       |     | 110                         | °C   |

Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 8.2 ESD Ratings

|                           |                    | VALUE | UNIT |
|---------------------------|--------------------|-------|------|
| V Dating                  | HBM <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> Rating | CDM <sup>(2)</sup> | ±500  | V    |

## 8.3 Recommended Operating Conditions

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and  $95^{\circ}C$  and 952.2 V to 26 V (unless otherwise noted)

|                         |                             |                                                             | MIN  | NOM  | MAX  | UNIT |
|-------------------------|-----------------------------|-------------------------------------------------------------|------|------|------|------|
|                         |                             | BAT, VCC, PBI                                               | 2.2  |      | 26   | V    |
| $V_{Supply}$            | Supply voltage              | ACFET, BTST                                                 | 0    |      | 35   | V    |
|                         |                             | REGN                                                        | 0    |      | 6.5  | V    |
| V <sub>SHUTDOWN</sub> - | Shutdown voltage            | V <sub>ACP</sub> < V <sub>SHUTDOWN</sub> -                  | 1.8  | 2.0  | 2.2  | V    |
| V <sub>SHUTDOWN+</sub>  | Start-up voltage            | V <sub>ACP</sub> > V <sub>SHUTDOWN</sub> + V <sub>HYS</sub> | 2.05 | 2.25 | 2.45 | V    |
| V <sub>HYS</sub>        | Shutdown voltage hysteresis | V <sub>SHUTDOWN+</sub> - V <sub>SHUTDOWN-</sub>             |      | 250  |      | mV   |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# **Recommended Operating Conditions (continued)**

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                  |                              |                                 | MIN              | NOM MAX              | UNIT |
|------------------|------------------------------|---------------------------------|------------------|----------------------|------|
| V <sub>IN</sub>  |                              | ACP, SMBC, SMBD, ALERT, SYSPRES |                  | 26                   |      |
|                  |                              | TSx                             |                  | $V_{REG}$            |      |
|                  |                              | SRP, SRN                        | -0 .2            | 0.2                  |      |
|                  |                              | HSRP, HSRN                      | -0 .5            | 0.5                  |      |
|                  | Lancet confliction and a man | PH                              | -2               | V <sub>ACP</sub>     |      |
|                  | Input voltage range          | VFB                             | 0                | 14                   | V    |
|                  |                              | VC4                             | V <sub>VC3</sub> | V <sub>VC3</sub> + 5 |      |
|                  |                              | VC3                             | V <sub>VC2</sub> | V <sub>VC2</sub> + 5 |      |
|                  |                              | VC2                             | V <sub>VC1</sub> | V <sub>VC1</sub> + 5 |      |
|                  |                              | VC1                             | V <sub>VSS</sub> | V <sub>VSS</sub> + 5 |      |
|                  |                              | CHG, DSG, AFEFUSE               |                  | 26                   | V    |
| Vo               | Output voltage range         | HIDRV                           |                  | 35                   | V    |
|                  | range                        | LODRV                           | 0                | 6.5                  | V    |
| C <sub>PBI</sub> | External PBI capacitor       |                                 | 2.2              |                      | μF   |
| T <sub>OPR</sub> | Operating temperature        |                                 | -40              | 85                   | °C   |

#### 8.4 Thermal Information

|                          | THERMAL METRIC <sup>(1)</sup>                | bq40z60 | LIAUT |
|--------------------------|----------------------------------------------|---------|-------|
|                          | THERMAL METRIC**                             | RSM     | UNIT  |
| R <sub>θJA, High K</sub> | Junction-to-ambient thermal resistance       | 36      |       |
| $R_{\theta JC(top)}$     | Junction-to-case(top) thermal resistance     | 31.5    |       |
| $R_{\theta JB}$          | Junction-to-board thermal resistance         | 8       | 2004  |
| ΨЈΤ                      | Junction-to-top characterization parameter   | 0.5     | °C/W  |
| ΨЈВ                      | Junction-to-board characterization parameter | 7.9     |       |
| R <sub>θJCbot</sub>      | Junction-to-case(bottom) thermal resistance  | 2.2     |       |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 8.5 Supply Voltage

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                    | PARAMETER                              | TEST CONDITIONS                 | MIN | TYP | MAX  | UNIT |
|--------------------|----------------------------------------|---------------------------------|-----|-----|------|------|
| \/                 | Davisa Operating Bongs                 | Operation with charger enabled  | 4.0 |     | 25   | \/   |
| vcc                | V <sub>CC</sub> Device Operating Range | Operation with charger disabled | 2.5 |     | 25   | V    |
| $V_{\text{CC-UV}}$ | Undervoltage lock out                  | VCC falling                     | 2.2 |     | 2.45 | V    |



### 8.6 Supply Current

| P.A                   | ARAMETER                   | TEST CONDITIONS                                                                                                                                                 | MIN T                                                                                                                                                   | YP MAX  | UNIT     |  |
|-----------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|--|
|                       | NODAM : (1)                |                                                                                                                                                                 | CPU = ACTIVE, HFO = ON, ADC_FILTER = ON, CC_FILTER = ON, LFO = ON, REG18 = ON, CHG = ON, DSG = ON, ADC = ON, CC = ON, Charger Enabled, No Communication | 12      | 250 1850 |  |
| INORMAL               | NORMAL mode <sup>(1)</sup> | CPU = HALT, HFO = ON, ADC_FILTER = ON, CC_FILTER = ON, LFO = ON, REG18 = ON, CHG = ON, DSG = ON, ADC = ON, CC = ON, Charger Disabled, No Communication          | ;                                                                                                                                                       | 310 445 | μΑ       |  |
|                       |                            | CPU = HALT, HFO = ON, ADC_FILTER = OFF, CC_FILTER = OFF, LFO = ON, REG18 = ON, CHG = ON, DSG = ON, ADC = OFF, CC = OFF, Charger Disabled, No Communication      |                                                                                                                                                         | 22 183  |          |  |
| 1                     | SLEEP mode (1)             | CPU = HALT, HFO = OFF, ADC_FILTER = OFF, CC_FILTER = OFF, LFO = ON, REG18 = ON, CHG = ON, DSG = ON, ADC = OFF, CC = OFF, Charger Disabled, No Communication     |                                                                                                                                                         | 92 138  |          |  |
| I <sub>SLEEP</sub>    |                            | CPU = HALT, HFO = ON, ADC_FILTER = OFF, CC_FILTER = OFF, LFO = ON, REG18 = ON, CHG = OFF, DSG = OFF, ADC = OFF, CC = OFF, Charger Disabled, No Communication    |                                                                                                                                                         | 82 128  | μΑ       |  |
|                       |                            | CPU = HALT, HFO = OFF, ADC_FILTER = OFF, CC_FILTER = OFF, LFO = ON, REG18 = ON, CHG = OFF, DSG = OFF, ADC = OFF, CC = OFF, Charger Disabled, No Communication   |                                                                                                                                                         | 52 83   |          |  |
| I <sub>SHUTDOWN</sub> | SHUTDOWN mode              | CPU = HALT, HFO = OFF, ADC_FILTER = OFF, CC_FILTER = OFF, LFO = OFF, REG18 = OFF, CHG = OFF, DSG = OFF, ADC = OFF, CC = OFF, Charger Disabled, No Communication |                                                                                                                                                         | 0.5 2   | μА       |  |

<sup>(1)</sup>  $V_{CC} \le 20 \text{ V}$  when CHG = ON and DSG = ON

# 8.7 Power Supply Control

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PAR                       | AMETER                        | TEST CONDITIONS                                               | MIN | TYP  | MAX | UNIT |
|---------------------------|-------------------------------|---------------------------------------------------------------|-----|------|-----|------|
| V <sub>SWITCHOVER</sub> - | BAT to VCC switchover voltage | V <sub>BAT</sub> < V <sub>SWITCHOVER</sub> -                  | 2.0 | 2.1  | 2.2 | V    |
| V <sub>SWITCHOVER+</sub>  | VCC to BAT switchover voltage | V <sub>BAT</sub> > V <sub>SWITCHOVER</sub> + V <sub>HYS</sub> | 3.0 | 3.1  | 3.2 | V    |
| V <sub>HYS</sub>          | Switchover voltage hysteresis | V <sub>SWITCHOVER+</sub> - V <sub>SWITCHOVER-</sub>           |     | 1000 |     | mV   |
|                           |                               | BAT pin, BAT = 0 V, VCC = 25 V                                |     |      | 1   |      |
| I <sub>LKG</sub>          | Input leakage                 | VCC pin, BAT = 25 V, VCC = 0 V                                |     |      | 1   | μA   |
| LKG                       | current                       | BAT and VCC pins, BAT = 0 V, VCC = 0 V, PBI = 25 V            |     |      | 1   | μ, , |
| R <sub>PD</sub>           | Internal pulldown resistance  | ACP                                                           | 30  | 40   | 50  | kΩ   |

# 8.8 Low-Voltage General Purpose I/O (TSx)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                 | (                   |                                                        |                         |                       |      |
|-----------------|---------------------|--------------------------------------------------------|-------------------------|-----------------------|------|
|                 | PARAMETER           | TEST CONDITIONS                                        | MIN                     | TYP MAX               | UNIT |
| $V_{IH}$        | High-level input    |                                                        | 0.65 × V <sub>REG</sub> |                       | V    |
| $V_{IL}$        | Low-level input     |                                                        |                         | $0.35 \times V_{REG}$ | V    |
| V <sub>OH</sub> | Output voltage high | $I_{OH} = -1.0 \text{ mA}$ $I_{OH} = -10  \mu\text{A}$ | 0.75 × V <sub>REG</sub> |                       | V    |
| $V_{OL}$        | Output voltage low  | I <sub>OL</sub> = 1.0 mA                               |                         | $0.2 \times V_{REG}$  | V    |



# Low-Voltage General Purpose I/O (TSx) (continued)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                 | PARAMETER             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|-----------------------|-----------------|-----|-----|-----|------|
| C <sub>IN</sub> | Input capacitance     |                 |     | 5   |     | pF   |
| $I_{LKG}$       | Input leakage current |                 |     |     | 1   | μΑ   |

## 8.9 High-Voltage General Purpose I/O (ALERT, SYSPRES)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                  | PARAMETER                 | TEST CONDITIONS                                     | MIN | TYP | MAX  | UNIT |
|------------------|---------------------------|-----------------------------------------------------|-----|-----|------|------|
| V <sub>IH</sub>  | High-level input          |                                                     | 1.3 |     |      | V    |
| V <sub>IL</sub>  | Low-level input           |                                                     |     |     | 0.55 | V    |
| \/               | Output voltage            | $V_{BAT} > 5.5 \text{ V}, I_{OH} = -0 \mu A$        | 3.5 |     |      | V    |
| V <sub>OH</sub>  | high                      | $V_{BAT} > 5.5 \text{ V}, I_{OH} = -10 \mu\text{A}$ | 1.8 |     |      | V    |
| V <sub>OL</sub>  | Output voltage low        | I <sub>OL</sub> = 1.5 mA                            |     |     | 0.4  | V    |
| C <sub>IN</sub>  | Input<br>capacitance      |                                                     |     | 5   |      | pF   |
| I <sub>LKG</sub> | Input leakage current     |                                                     |     |     | 1    | μΑ   |
| R <sub>O</sub>   | Output reverse resistance | Between ALERT/SYSPRES and PBI                       | 5   |     |      | kΩ   |

#### 8.10 AFE Power-On Reset

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                    | PARAMETER                    | TEST CONDITIONS                          | MIN  | TYP  | MAX  | UNIT |
|--------------------|------------------------------|------------------------------------------|------|------|------|------|
| V <sub>REGIT</sub> | Negative-going voltage input | V <sub>REG</sub>                         | 1.51 | 1.55 | 1.59 | V    |
| V <sub>HYS</sub>   | Power-on reset hysteresis    | V <sub>REGIT+</sub> – V <sub>REGIT</sub> | 70   | 100  | 130  | mV   |
| t <sub>RST</sub>   | Power-on reset time          |                                          | 200  | 300  | 400  | μs   |

#### 8.11 Internal 1.8-V LDO

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| P                    | ARAMETER                                      | TEST CONDITIONS                                                                                | MIN    | TYP    | MAX  | UNIT |
|----------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------|--------|--------|------|------|
| $V_{REG}$            | Regulator voltage                             |                                                                                                | 1.6    | 1.8    | 2.0  | V    |
| $\Delta V_{O(TEMP)}$ | Regulator output over temperature             | $\Delta V_{REG}/\Delta T_A$ , $I_{REG} = 10 \text{ mA}$                                        |        | ±0.25% |      |      |
| $\Delta V_{O(LINE)}$ | Line regulation                               | $\Delta V_{REG}/\Delta V_{BAT}$ , $V_{BAT} = 10 \text{ mA}$                                    | -0 .6% |        | 0.5% |      |
| $\Delta V_{O(LOAD)}$ | Load regulation                               | $\Delta V_{REG}/\Delta I_{REG}$ , $I_{REG} = 0$ mA to 10 mA                                    | -1.5%  |        | 1.5% |      |
| I <sub>REG</sub>     | Regulator output current limit                | V <sub>REG</sub> = 0.9 × V <sub>REG(NOM)</sub> , V <sub>IN</sub> > 2.2 V                       | 20     |        |      | mA   |
| I <sub>SC</sub>      | Regulator short-<br>circuit current limit     | V <sub>REG</sub> = 0 × V <sub>REG(NOM)</sub>                                                   | 25     | 40     | 50   | mA   |
| PSRR <sub>REG</sub>  | Power supply rejection ratio                  | $\Delta V_{BAT}/\Delta V_{REG}$ , I <sub>REG</sub> = 10 mA ,V <sub>IN</sub> > 2.5 V, f = 10 Hz |        | 40     |      | dB   |
| V <sub>SLEW</sub>    | Slew rate<br>enhancement<br>voltage threshold |                                                                                                | 1.58   | 1.65   |      | V    |



### 8.12 Current Wake Comparator

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PA                                    | RAMETER                                         | TEST CONDITIONS                                     | MIN  | TYP    | MAX  | UNIT |
|---------------------------------------|-------------------------------------------------|-----------------------------------------------------|------|--------|------|------|
|                                       |                                                 | $V_{WAKE} = V_{SRP} - V_{SRN}$                      | ±0.3 | ±0.625 | ±0.9 |      |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Wake voltage                                    | $V_{WAKE} = V_{SRP} - V_{SRN}$                      | ±0.6 | ±1.25  | ±1.8 | mV   |
| V <sub>WAKE</sub>                     | threshold                                       | $V_{\text{WAKE}} = V_{\text{SRP}} - V_{\text{SRN}}$ | ±1.2 | ±2.5   | ±3.6 | IIIV |
|                                       |                                                 | $V_{WAKE} = V_{SRP} - V_{SRN}$                      | ±2.4 | ±5.0   | ±7.2 |      |
| V <sub>WAKE(DRIFT)</sub>              | Temperature drift of V <sub>WAKE</sub> accuracy |                                                     |      | 0.5%   |      | °C   |
| t <sub>WAKE</sub>                     | Time from application of current to wake        |                                                     |      | 0.25   | 0.5  | ms   |
| t <sub>WAKE(SU)</sub>                 | Wake comparator startup time                    |                                                     |      | 500    | 1000 | μs   |

# 8.13 Coulomb Counter<sup>(1)</sup>

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and  $T_A = -40^{\circ}C$ 2.2 V to 26 V (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS                           | MIN                    | TYP   | MAX                   | UNIT               |
|--------------------------------------|-------------------------------------------|------------------------|-------|-----------------------|--------------------|
| Input voltage range                  |                                           | -0.1                   |       | 0.1                   | V                  |
| Full scale range                     |                                           | -V <sub>REF1</sub> /10 |       | V <sub>REF1</sub> /10 | V                  |
| Integral nonlinearity <sup>(2)</sup> | 16-bit, Best fit over input voltage range |                        | ±5.2  | ±22.3                 | LSB                |
| Offset error                         | 16-bit, Post-calibration                  |                        | ±5    | ±10                   | μV                 |
| Offset error drift                   | 15-bit + sign, Post-calibration           |                        | 0.2   | 0.3                   | μV/°C              |
| Gain error                           | 15-bit + sign, Over input voltage range   |                        | ±0.2% | ±0.8%                 | FSR <sup>(3)</sup> |
| Gain error drift                     | 15-bit + sign, Over input voltage range   |                        |       | 150                   | PPM/°C             |
| Effective input resistance           |                                           | 2.5                    |       |                       | ΜΩ                 |

- Coulomb counter electrical specifications are assured when battery charging function is disabled.
- 1 LSB =  $V_{REF1}/(10 \times 2^{N}) = 1.215/(10 \times 2^{15}) = 3.71 \,\mu\text{V}$
- Full-scale reference

### 8.14 CC Digital Filter

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and  $T_A = -40^{\circ}C$ 2.2 V to 26 V (unless otherwise noted)

| PARAMETER            | TEST CONDITIONS   | MIN | TYP MAX | UNIT |
|----------------------|-------------------|-----|---------|------|
| Conversion time      | Single conversion |     | 250     | ms   |
| Effective resolution | Single conversion | 15  |         | Bits |

# 8.15 ADC<sup>(1)</sup>

Over-operating free-air temperature range (unless otherwise noted)

| PARAMETER                   | TEST CONDITIONS                                               | MIN              | TYP | MAX                  | UNIT |
|-----------------------------|---------------------------------------------------------------|------------------|-----|----------------------|------|
| Input voltage range         | Internal reference (V <sub>REF1</sub> )                       | -0.2             |     | 1                    | V    |
| Input voltage range         | External reference (V <sub>REG</sub> )                        | -0.2             |     | $0.8 \times V_{REG}$ | V    |
| Full scale range            | $V_{FS} = V_{REF1}$ or $V_{REG}$                              | -V <sub>FS</sub> |     | $V_{FS}$             | V    |
| Integral popling ority (2)  | 16-bit, Best fit, -0.1 V to 0.8 × V <sub>REF1</sub>           |                  |     | ±6.6                 | LSB  |
| Integral nonlinearity (2)   | 16-bit, Best fit, -0.2 V to -0.1 V                            |                  |     | ±13.1                | LSB  |
| Offset error <sup>(3)</sup> | 16-bit, Post-calibration, V <sub>FS</sub> = V <sub>REF1</sub> |                  | ±67 | ±157                 | μV   |

- ADC electrical specifications are assured when battery charging function is disabled.  $1 \text{ LSB} = V_{\text{REF1}}/(2^N) = 1.225/(2^{15}) = 37.4 \ \mu\text{V} \text{ (when ADCTL[SPEED1, SPEED0]} = 0, 0)$  
  For VC1-VSS, VC2-VC1, VC3-VC2, VC3-VSS, ACP-VSS, and  $V_{\text{REF1}}/2$ , the offset error is multiplied by (1/ADC multiplexer scaling factor (K)).



# ADC<sup>(1)</sup> (continued)

Over-operating free-air temperature range (unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                               | MIN | TYP   | MAX   | UNIT   |
|----------------------------|---------------------------------------------------------------|-----|-------|-------|--------|
| Offset error drift         | 16-bit, Post-calibration, V <sub>FS</sub> = V <sub>REF1</sub> |     | 0.6   | 3     | μV/°C  |
| Gain error                 | 16-bit, -0.1 V to 0.8 × V <sub>FS</sub>                       |     | ±0.2% | ±0.8% | FSR    |
| Gain error drift           | 16-bit, -0.1 V to 0.8 × V <sub>FS</sub>                       |     |       | 150   | PPM/°C |
| Effective input resistance |                                                               | 8   |       |       | ΜΩ     |

### 8.16 ADC Digital Filter

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER            | TEST CONDITIONS                                | MIN | TYP   | MAX | UNIT |
|----------------------|------------------------------------------------|-----|-------|-----|------|
|                      | ADCTL[SPEED1, SPEED0] = 0, 0                   |     | 31.25 |     |      |
| Conversion time      | ADCTL[SPEED1, SPEED0] = 0, 1                   |     | 15.63 |     |      |
|                      | ADCTL[SPEED1, SPEED0] = 1, 0                   |     | 7.81  |     | ms   |
|                      | ADCTL[SPEED1, SPEED0] = 1, 1                   |     | 1.95  |     |      |
| Resolution           | No missing codes, ADCTL[SPEED1, SPEED0] = 0, 0 | 16  |       |     | Bits |
|                      | With sign, ADCTL[SPEED1, SPEED0] = 0, 0        | 14  | 15    |     |      |
| Effective resolution | With sign, ADCTL[SPEED1, SPEED0] = 0, 1        | 13  | 14    |     | Bits |
|                      | With sign, ADCTL[SPEED1, SPEED0] = 1, 0        | 11  | 12    |     |      |
|                      | With sign, ADCTL[SPEED1, SPEED0] = 1, 1        | 9   | 10    |     |      |

### 8.17 ADC Multiplexer

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                  | PARAMETER             | TEST CONDITIONS                                                                        | MIN    | TYP    | MAX                     | UNIT |
|------------------|-----------------------|----------------------------------------------------------------------------------------|--------|--------|-------------------------|------|
|                  |                       | VC1-VSS, VC2-VC1, VC3-VC2, VC4-VC3                                                     | 0.1980 | 0.2000 | 0.2020                  |      |
| K Scaling factor | Capling factor        | VC4-VSS, ACP-VSS                                                                       | 0.049  | 0.050  | 0.051                   |      |
|                  | Scaling factor        | V <sub>REF2</sub>                                                                      | 0.490  | 0.500  | 0.510                   | _    |
|                  |                       | HSRN-VSS                                                                               | 0.049  | 0.050  | 0.051                   |      |
|                  |                       | VC4-VSS, ACP-VSS                                                                       | -0.2   |        | 20                      |      |
| $V_{IN}$         | Input voltage range   | TSx                                                                                    | -0.2   |        | 0.8 × V <sub>REF1</sub> | V    |
|                  |                       | TSx                                                                                    | -0.2   |        | $0.8 \times V_{REG}$    |      |
| I <sub>LKG</sub> | Input leakage current | VC1, VC2, VC3, VC4, cell balancing off, cell detach detection off, ADC multiplexer off |        |        | 1                       | μΑ   |

### 8.18 Cell Balancing Support

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                 | PARAMETER                        | TEST CONDITIONS                                                            | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>CB</sub> | Internal cell balance resistance | R <sub>DS(ON)</sub> for internal FET switch at 2 V < V <sub>DS</sub> < 4 V |     |     | 200 | Ω    |

#### 8.19 Cell Detach Detection

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMET                   | ER | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|---------------------------|----|-------------------|-----|-----|-----|------|
| Internal cell check curre | V  | /Cx > VSS + 0.8 V | 30  | 50  | 70  | μΑ   |



### 8.20 Internal Temperature Sensor

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|       | PARAMETER            | TEST CONDITIONS                                             | MIN   | TYP   | MAX   | UNIT    |
|-------|----------------------|-------------------------------------------------------------|-------|-------|-------|---------|
| \/    | Internal temperature | V <sub>TEMPP</sub>                                          | -1.9  | -2.0  | -2.1  | mV/°C   |
| VTEMP | sensor voltage drift | V <sub>TEMPP</sub> – V <sub>TEMPN</sub> , assured by design | 0.177 | 0.178 | 0.179 | IIIV/°C |

### 8.21 NTC Thermistor Measurement Support (ADCx)

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| P/                      | ARAMETER                          | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT   |
|-------------------------|-----------------------------------|-----------------|------|------|------|--------|
| R <sub>NTC(PU)</sub>    | Internal pullup resistance        |                 | 14.4 | 18   | 21.6 | kΩ     |
| R <sub>NTC(DRIFT)</sub> | Resistance drift over temperature |                 | -360 | -280 | -200 | PPM/°C |

# 8.22 High-Frequency Oscillator

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                       | PARAMETER           | TEST CONDITIONS                                                                          | MIN   | TYP    | MAX  | UNIT |
|-----------------------|---------------------|------------------------------------------------------------------------------------------|-------|--------|------|------|
| f <sub>HFO</sub>      | Operating frequency |                                                                                          |       | 16.78  |      | MHz  |
| f <sub>HFO(ERR)</sub> | Frequency error     | $T_A = -20$ °C to 70°C, includes frequency drift                                         | -2.5% | ±0.25% | 2.5% |      |
|                       |                     | T <sub>A</sub> = -40°C to 85°C, includes frequency drift                                 | -3.5% | ±0.25% | 3.5% |      |
|                       | Charle un time      | $T_A = -20$ °C to 85°C, CLKCTL[HFRAMP] = 1, oscillator frequency within +/-3% of nominal | ator  | 4      | ms   |      |
| <sup>t</sup> HFO(SU)  | Start-up time       | CLKCTL[HFRAMP] = 0, oscillator frequency within +/–3% of nominal                         |       |        | 100  | μs   |

#### 8.23 Low-Frequency Oscillator

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| F                      | PARAMETER                   | TEST CONDITIONS                                  | MIN   | TYP     | MAX  | UNIT |
|------------------------|-----------------------------|--------------------------------------------------|-------|---------|------|------|
| $f_{LFO}$              | Operating frequency         |                                                  |       | 262.144 |      | kHz  |
| f <sub>LFO(ERR)</sub>  | Frequency error             | $T_A = -20$ °C to 70°C, includes frequency drift | -1.5% | ±0.25%  | 1.5% |      |
|                        |                             | $T_A = -40$ °C to 85°C, includes frequency drift | -2.5  | ±0.25   | 2.5  |      |
| f <sub>LFO(FAIL)</sub> | Failure detection frequency |                                                  | 30    | 80      | 100  | kHz  |

#### 8.24 Voltage Reference 1

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                           | <b>\</b>                                 | ,                                        |      |       |      |         |
|---------------------------|------------------------------------------|------------------------------------------|------|-------|------|---------|
| PA                        | RAMETER                                  | TEST CONDITIONS                          | MIN  | TYP   | MAX  | UNIT    |
| V <sub>REF1</sub>         | Internal reference voltage               | T <sub>A</sub> = 25°C, after trim        | 1.21 | 1.215 | 1.22 | V       |
| V                         | Internal reference (DRIFT) voltage drift | T <sub>A</sub> = 0°C to 60°C, after trim |      | ±50   |      | PPM/°C  |
| V <sub>REF1</sub> (DRIFT) |                                          | $T_A = -40$ °C to 85°C, after trim       |      | ±80   |      | PPIVI/C |



## 8.25 Voltage Reference 2

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PA                | RAMETER                    | TEST CONDITIONS                          | MIN  | TYP   | MAX  | UNIT     |
|-------------------|----------------------------|------------------------------------------|------|-------|------|----------|
| V <sub>REF2</sub> | Internal reference voltage | T <sub>A</sub> = 25°C, after trim        | 1.22 | 1.225 | 1.23 | ٧        |
|                   | Internal reference         | T <sub>A</sub> = 0°C to 60°C, after trim |      | ±50   |      | PPM/°C   |
| VREF2(DRIFT)      | voltage drift              | $T_A = -40$ °C to 85°C, after trim       |      | ±80   |      | PPIVI/°C |

#### 8.26 Instruction Flash

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER               |                                | TEST CONDITIONS                                    | MIN  | TYP | MAX | UNIT   |
|-------------------------|--------------------------------|----------------------------------------------------|------|-----|-----|--------|
|                         | Data retention                 |                                                    | 10   |     |     | Years  |
|                         | Flash programming write cycles |                                                    | 1000 |     |     | Cycles |
| t <sub>PROGWORD</sub>   | Word programming time          | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ |      |     | 40  | μs     |
| t <sub>MASSERASE</sub>  | Mass-erase time                | $T_A = -40$ °C to 85°C                             |      |     | 40  | ms     |
| t <sub>PAGEERASE</sub>  | Page-erase time                | $T_A = -40$ °C to 85°C                             |      |     | 40  | ms     |
| I <sub>FLASHREAD</sub>  | Flash-read current             | $T_A = -40$ °C to 85°C                             |      |     | 2   | mA     |
| I <sub>FLASHWRITE</sub> | Flash-write current            | $T_A = -40$ °C to 85°C                             |      |     | 5   | mA     |
| I <sub>FLASHERASE</sub> | Flash-erase current            | $T_A = -40$ °C to 85°C                             |      |     | 15  | mA     |

#### 8.27 Data Flash

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PA                      | RAMETER                        | TEST CONDITIONS                              | MIN   | TYP | MAX | UNIT   |
|-------------------------|--------------------------------|----------------------------------------------|-------|-----|-----|--------|
|                         | Data retention                 |                                              | 10    |     |     | Years  |
|                         | Flash programming write cycles |                                              | 20000 |     |     | Cycles |
| tprogword               | Word programming time          | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ |       |     | 40  | μs     |
| t <sub>MASSERASE</sub>  | Mass-erase time                | $T_A = -40$ °C to 85°C                       |       |     | 40  | ms     |
| t <sub>PAGEERASE</sub>  | Page-erase time                | $T_A = -40$ °C to 85°C                       |       |     | 40  | ms     |
| I <sub>FLASHREAD</sub>  | Flash-read current             | $T_A = -40$ °C to 85°C                       |       |     | 1   | mA     |
| I <sub>FLASHWRITE</sub> | Flash-write current            | $T_A = -40$ °C to 85°C                       |       |     | 5   | mA     |
| I <sub>FLASHERASE</sub> | Flash-erase current            | $T_A = -40$ °C to 85°C                       |       |     | 15  | mA     |

### 8.28 Current Protection Thresholds

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                   | PARAMETER                             | TEST CONDITIONS                                                                       | MIN   | TYP   | MAX         | UNIT |
|-------------------|---------------------------------------|---------------------------------------------------------------------------------------|-------|-------|-------------|------|
| V <sub>OCD</sub>  | OCD detection threshold voltage range | V <sub>OCD</sub> = V <sub>SRP</sub> – V <sub>SRN</sub> , PROTECTION_CONTROL[RSNS] = 1 | -16.6 |       | -100        |      |
|                   |                                       | $V_{OCD} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                          | -8.3  |       | <b>-</b> 50 | mV   |
| ΔV <sub>OCD</sub> | OCD detection                         | V <sub>OCD</sub> = V <sub>SRP</sub> – V <sub>SRN</sub> , PROTECTION_CONTROL[RSNS] = 1 |       | -5.56 |             |      |
|                   | threshold voltage<br>program step     | $V_{OCD} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                          |       | -2.78 |             | mV   |
|                   | SCC detection                         | V <sub>SCC</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , PROTECTION_CONTROL[RSNS] = 1 | 44.4  |       | 200         |      |
| V <sub>SCC</sub>  | threshold voltage range               | $V_{SCC} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                          | 22.2  |       | 100         | mV   |



## **Current Protection Thresholds (continued)**

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| F                   | PARAMETER                         | TEST CONDITIONS                                                                        | MIN   | TYP   | MAX  | UNIT   |
|---------------------|-----------------------------------|----------------------------------------------------------------------------------------|-------|-------|------|--------|
|                     | SCC detection                     | $V_{SCC} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 1                           |       | 22.2  |      |        |
| $\Delta V_{SCC}$    | threshold voltage<br>program step | $V_{SCC} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                           |       | 11.1  |      | mV     |
|                     | SCD1 detection                    | V <sub>SCD1</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , PROTECTION_CONTROL[RSNS] = 1 | -44.4 |       | -200 |        |
| V <sub>SCD1</sub>   | threshold voltage<br>range        | $V_{SCD1} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                          | -22.2 |       | -100 | 100 mV |
|                     | SCD1 detection                    | V <sub>SCD1</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , PROTECTION_CONTROL[RSNS] = 1 |       | -22.2 | m) / |        |
| $\Delta V_{SCD1}$   | threshold voltage<br>program step | $V_{SCD1} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                          |       | -11.1 |      | mV     |
|                     | SCD2 detection                    | V <sub>SCD2</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , PROTECTION_CONTROL[RSNS] = 1 | -44.4 |       | -200 |        |
| V <sub>SCD2</sub>   | threshold voltage<br>range        | $V_{SCD2} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                          | -22.2 |       | -100 | mV     |
|                     | SCD2 detection                    | V <sub>SCD2</sub> = V <sub>SRP</sub> - V <sub>SRN</sub> , PROTECTION_CONTROL[RSNS] = 1 |       | -22.2 |      |        |
| $\Delta V_{SCD2}$   | threshold voltage<br>program step | $V_{SCD2} = V_{SRP} - V_{SRN}$ , PROTECTION_CONTROL[RSNS] = 0                          |       | -11.1 |      | mV     |
| V <sub>OFFSET</sub> | OCD, SCC, and SCDx offset error   | Post-trim                                                                              | -2.5  |       | 2.5  | mV     |
| OCD, SCC, and       | OCD, SCC, and                     | No trim                                                                                | -10%  |       | 10%  |        |
| V <sub>SCALE</sub>  | SCDx scale error                  | Post-trim                                                                              | -5%   |       | 5%   |        |

# 8.29 N-CH FET Drive (CHG, DSG)

Typical values stated where  $T_A$  = 25°C and VCC = 10.8 V, Min/Max values stated where  $T_A$  = -40°C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                       | PARAMETER               | TEST CONDITIONS                                                                                                                                                              | MIN   | TYP   | MAX   | UNIT |
|-----------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
|                       |                         | Ratio DSG = $(V_{DSG} - V_{BAT})/V_{BAT}$ , 2.2 V < $V_{BAT}$ < 4.07 V, 10 M $\Omega$ between HSRN and DSG                                                                   | 2.133 | 2.333 | 2.533 |      |
|                       | Output voltage ratio    | Ratio <sub>CHG</sub> = (V <sub>CHG</sub> $-$ V <sub>BAT</sub> )/V <sub>BAT</sub> , 2.2 V $<$ V <sub>BAT</sub> $<$ 4.07 V, 10 M $\Omega$ between BAT and CHG                  | 2.133 | 2.333 | 2.533 | _    |
|                       |                         | Ratio <sub>ACFET</sub> = ( $V_{ACFET} - V_{BAT}$ )/ $V_{BAT}$ , 2.2 V < $V_{BAT}$ < 4.07 V, 10 M $\Omega$ between ACP and ACFET                                              | 2.133 | 2.333 | 2.533 |      |
|                       | Output voltage, CHG and | $V_{\rm DSG(ON)} = V_{\rm DSG} - V_{\rm BAT}, V_{\rm BAT} \ge 4.07 \text{ V}, 10 \text{ M}\Omega$ between $V_{\rm HSRN}$ and DSG, $V_{\rm BAT} = 18 \text{ V}$               | 9.0   | 9.5   | 10    |      |
| V <sub>(FETON)</sub>  | DSG on                  | $V_{\rm CHG(ON)} = V_{\rm CHG} - V_{\rm BAT}, V_{\rm BAT} \ge 4.07 \ \rm V, \ 10 \ M\Omega$ between BAT and CHG, $V_{\rm BAT} = 18 \ \rm V$                                  | 9.0   | 9.5   | 10    | V    |
|                       | ACFET                   | $V_{ACFET(ON)} = V_{ACFET} - V_{BAT}, V_{BAT} \ge 4.07 \text{ V}, 10$<br>MΩ between ACP and ACFET, $V_{BAT} = 18 \text{ V}$                                                  | 9.0   | 9.5   | 10    |      |
|                       | Output voltage, CHG and | $V_{DSG(OFF)}$ = $V_{DSG}$ – $V_{ACP}$ , 10 MΩ between HSRN and DSG                                                                                                          | -0.4  |       | 0.4   |      |
| V <sub>(FETOFF)</sub> | DSG off                 | $V_{\text{CHG(OFF)}}$ = $V_{\text{CHG}}$ – $V_{\text{BAT}}$ , 10 M $\Omega$ between BAT and CHG                                                                              | -0.4  |       | 0.4   | V    |
|                       | ACFET                   | $V_{ACFET(OFF)} = V_{ACFET} - V_{ACP}, V_{BAT} \ge 4.07 \text{ V}, 10$<br>MΩ between ACP and ACFET, $V_{BAT} = 18 \text{ V}$                                                 | -0.4  |       | 0.4   |      |
|                       |                         | $V_{DSG}$ from 0% to 35% $V_{DSG(ON)(TYP)}$ , $V_{ACP}$ ≥ 2.2 V, $C_L$ = 4.7 nF between DSG and $V_{HSRN}$ , 5.1 kΩ between DSG and $C_L$ , 10 MΩ between $V_{HSRN}$ and DSG |       | 200   | 500   |      |
| t <sub>R</sub>        | Rise time               | $V_{CHG}$ from 0% to 35% $V_{CHG(ON)(TYP)}$ , $V_{ACP}$ ≥ 2.2 V, $C_L$ = 4.7 nF between CHG and BAT, 5.1 kΩ between CHG and $C_L$ , 10 MΩ between BAT and CHG                |       | 200   | 500   | μs   |
|                       |                         | $V_{ACFET}$ from 0% to 35% $V_{ACFET(ON)(TYP)}$ , $V_{ACP}$ ≥ 2.2 V, $C_L$ = 4.7 nF between ACFET and ACP, 5.1 kΩ between CHG and $C_L$ , 10 MΩ between ACP and ACFET        |       | 200   | 500   |      |

Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



# N-CH FET Drive (CHG, DSG) (continued)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                          | PARAMETER                                                                                                                                                                            | TEST CONDITIONS                                                                                                                                           | MIN | TYP | MAX | UNIT |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>F</sub> Fall time |                                                                                                                                                                                      | $V_{DSG}$ from $V_{DSG(ON)(TYP)}$ to 1 V, $V_{ACP}$ ≥ 2.2 V, $C_L$ = 4.7 nF between DSG and ACP, 5.1 kΩ between DSG and $C_L$ , 10 MΩ between ACP and DSG |     | 40  | 300 |      |
|                          | Fall time                                                                                                                                                                            | $V_{CHG}$ from $V_{CHG(ON)(TYP)}$ to 1 V, $V_{ACP}$ ≥ 2.2 V, $C_L$ = 4.7 nF between CHG and BAT, 5.1 kΩ between CHG and $C_L$ , 10 MΩ between BAT and CHG |     | 40  | 200 | μs   |
|                          | $V_{ACFET}$ from $V_{ACFET(ON)(TYP)}$ to 1 V, $V_{ACP} \geq 2.2$ V, $C_L = 4.7$ nF between ACFET and ACP, 5.1 k $\Omega$ between CHG and $C_L$ , 10 M $\Omega$ between ACP and ACFET |                                                                                                                                                           | 40  | 200 |     |      |

## 8.30 FUSE Drive (AFEFUSE)

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                          | PARAMETER                 | TEST CONDITIONS                                                               | MIN                    | TYP | MAX       | UNIT |
|--------------------------|---------------------------|-------------------------------------------------------------------------------|------------------------|-----|-----------|------|
| $V_{OH}$                 | Output valtage high       | $V_{BAT} \ge 8 \text{ V, } C_L = 1 \text{ nF, } I_{AFEFUSE} = 0  \mu\text{A}$ | 6                      | 7   | 8.65      | V    |
|                          | Output voltage high       | $V_{BAT}$ < 8 V, $C_L$ = 1 nF, $I_{AFEFUSE}$ = 0 $\mu$ A                      | V <sub>BAT</sub> – 0.1 |     | $V_{BAT}$ | V    |
| V <sub>IH</sub>          | High-level input          |                                                                               | 1.5                    | 2.0 | 2.5       | V    |
| I <sub>AFEFUSE(PU)</sub> | Internal pullup current   | V <sub>BAT</sub> ≥ 8 V, V <sub>AFEFUSE</sub> = VSS                            |                        | 150 | 330       | nA   |
| R <sub>AFEFUSE</sub>     | Output impedance          |                                                                               | 2                      | 2.6 | 3.2       | kΩ   |
| C <sub>IN</sub>          | Input capacitance         |                                                                               |                        | 5   |           | рF   |
| t <sub>DELAY</sub>       | Fuse trip detection delay |                                                                               | 128                    |     | 256       | μs   |
| t <sub>RISE</sub>        | Fuse output rise time     | $V_{BAT} \ge 8 \text{ V, } C_L = 1 \text{ nF, } V_{OH} = 0 \text{ V to 5 V}$  |                        | 5   | 20        | μs   |

# 8.31 Battery Charger Voltage Regulation (VFB)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                        | PARAMETER                             | TEST CONDITIONS                         | MIN  | TYP | MAX  | UNIT |
|------------------------|---------------------------------------|-----------------------------------------|------|-----|------|------|
| $V_{FB}$               | Regulation range                      | Based on internal DAC reference setting | 0.61 |     | 1.22 | V    |
| V <sub>FBACC</sub>     | Voltage feedback accuracy             | V <sub>FB</sub> = 1.22 V                | -2%  |     | 2%   |      |
| V <sub>FB(STEPS)</sub> | Programmable regulation steps         |                                         |      | 2.5 |      | mV   |
| R <sub>VFB</sub>       | Total feedback resistor divider range |                                         |      | 500 | 700  | kΩ   |

## 8.32 Battery Charger Current Sense (HSRP, HSRN)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                               | PARAMETER                | TEST CONDITIONS                                                       | MIN         | TYP MAX | UNIT |
|-------------------------------|--------------------------|-----------------------------------------------------------------------|-------------|---------|------|
| V <sub>IN(Normal</sub> range) | Differential Input range | DAC range for current measurement                                     | 2           | 100     | mV   |
| $V_{ACC}$                     | Measurement accuracy     | $V_{HSRP} - V_{HSRN} = 50 \text{ mV}, R_{Sense} = 10 \text{ m}\Omega$ | <b>-</b> 5% | 5%      |      |



### 8.33 Battery Charger Precharge Current Sense (HSRP, HSRN)

Typical values stated where  $T_A = 25^{\circ}$ C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}$ C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                               | PARAMETER                | TEST CONDITIONS                                                                                      | MIN  | TYP MAX | UNIT |
|-------------------------------|--------------------------|------------------------------------------------------------------------------------------------------|------|---------|------|
| V <sub>IN(Normal</sub> range) | Differential Input range | DAC range for current measurement                                                                    | 2    | 20      | mV   |
| V <sub>ACC</sub>              | Measurement accuracy     | $V_{HSRP} - V_{HSRN} = 2 \text{ mV}, R_{Sense} = 10 \text{ m}\Omega$<br>$(V_{HSRN} > 2.3 \text{ V})$ | -70% | 70%     |      |

### 8.34 AC Adapter Fault Detect (HSRN, VCC)

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                         | PARAMETER                     | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|-------------------------|-------------------------------|--------------------------------------|-----|-----|-----|------|
| V <sub>HSRN – VCC</sub> | AC adapter input fault detect | Battery > AC adapter input (Falling) | 150 | 225 | 300 | mV   |
| $V_{Hys}$               | Recovery hysteresis           | AC adapter input > Battery (Rising)  | 50  | 100 | 150 | mV   |

### 8.35 Battery Charger Overcurrent Detection (V)<sub>HSRP</sub>, (V)<sub>HSRN</sub>

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                      | PARAMETER                     | TEST CONDITIONS                                             | MIN | TYP | MAX | UNIT |
|----------------------|-------------------------------|-------------------------------------------------------------|-----|-----|-----|------|
| I <sub>OC(max)</sub> | Charger overcurrent threshold | Charging current as a percentage of max sense voltage range |     | 180 | 200 | mV   |
| I <sub>OC(min)</sub> | Charger overcurrent threshold | Minimum charging overcurrent detected                       | 45  | 55  |     | mV   |

# 8.36 Battery Charger Undercurrent Detection (V)<sub>HSRP</sub>, (V)<sub>HSRN</sub>

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                            | PARAMETER                                             | TEST CONDITIONS                                                                                        | MIN | TYP | MAX | UNIT |
|----------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>UC(Detect)</sub>    | Detect under current for<br>negative inductor current | V <sub>HSRP</sub> – V <sub>HSRN</sub> < 0 mV, for negative inductor current, V <sub>HSRP</sub> > 2.3 V | 1   | 5   | 16  | mV   |
| I <sub>UC(Non-synch)</sub> | Minimum sense voltage to enter non-synchronous mode   |                                                                                                        |     | 1.7 |     | mV   |

## 8.37 System Operation Detection (V)<sub>HSRN</sub>

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                  | PARAMETER                   | TEST CONDITIONS           | MIN  | TYP  | MAX  | UNIT |
|------------------|-----------------------------|---------------------------|------|------|------|------|
| $V_{HSRN}$       | Input voltage for operation | V <sub>HSRN</sub> Falling | 2.05 | 2.15 | 2.25 | V    |
| V <sub>Hys</sub> | Recovery hysteresis         | V <sub>HSRN</sub> Rising  | 100  | 150  | 200  | mV   |

#### 8.38 Battery Overvoltage Comparator (VFB)

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER                 |                                | TEST CONDITIONS                 | MIN | TYP  | MAX | UNIT |
|---------------------------|--------------------------------|---------------------------------|-----|------|-----|------|
| V <sub>OV(max)</sub>      | Battery over-voltage detection | VFB > Set value (Rising)        |     | 106% |     |      |
| V <sub>OV(Recovery)</sub> | Battery over-voltage recovery  | VFB < V <sub>OV</sub> (Falling) |     | 103% |     |      |



### 8.39 Regulator (REGN)

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                 | PARAMETER                              | TEST CONDITIONS                            | MIN | TYP  | MAX  | UNIT |
|-----------------|----------------------------------------|--------------------------------------------|-----|------|------|------|
| $V_{LODRV}$     | Gate drive for low side<br>charger FET | VCC > 10 V, I <sub>Load</sub> = 0 to 60 mA | 5.7 | 6.0  | 6.3  | V    |
| I <sub>SC</sub> | Short circuit current limit            | V <sub>LODRV</sub> = 0 V                   | 60  |      |      | mA   |
| $V_{REGN}$      | Power good indicator                   | V <sub>REGN</sub> Rising                   | 3.6 | 3.68 | 3.75 | V    |
| $V_{Hys}$       | Hysteresis                             | V <sub>REGN</sub> Falling                  | 240 | 260  | 280  | mV   |

### 8.40 PWM High-Side Driver (HiDRV)

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER        |                            | TEST CONDITIONS                             | MIN | TYP | MAX | UNIT |
|------------------|----------------------------|---------------------------------------------|-----|-----|-----|------|
| R <sub>ON</sub>  | Driver turn ON resistance  | V <sub>BTST</sub> – V <sub>PH</sub> ≥ 5.5 V |     | 6.0 | 8.6 | Ω    |
| R <sub>OFF</sub> | Driver turn OFF resistance | VFB < V <sub>OV</sub> (Falling)             |     | 2.5 | 3.3 | Ω    |
| .,               | Bootstrap refresh          | VCC = 4 V to 6 V                            | 2.6 | 2.9 |     | V    |
| VBOOTSTRAP       | comparator                 | VCC > 6 V                                   | 3.9 | 4.1 |     | V    |

## 8.41 PWM Low-Side Driver (LoDRV)

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER        |                            | TEST CONDITIONS                               | MIN | TYP MAX | UNIT |
|------------------|----------------------------|-----------------------------------------------|-----|---------|------|
| R <sub>ON</sub>  | Driver turn ON resistance  | V <sub>REGN</sub> − V <sub>PGND</sub> ≥ 5.5 V | 5.2 | 7.6     | Ω    |
| R <sub>OFF</sub> | Driver turn OFF resistance | VFB < V <sub>OV</sub> (Falling)               | 1.9 | 2.4     | Ω    |

#### 8.42 PWM Information

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER             |                                              | TEST CONDITIONS | MIN | TYP | MAX   | UNIT |
|-----------------------|----------------------------------------------|-----------------|-----|-----|-------|------|
| t <sub>DEADTIME</sub> | Deadtime between FET driver output switching |                 |     | 30  |       | ns   |
| Duty cycle            |                                              |                 |     |     | 99.5% |      |
| f <sub>SW</sub>       | PWM switching frequency                      |                 | 0.8 | 1.0 | 1.1   | MHz  |

### 8.43 Charger Power-Up Sequence

Typical values stated where  $T_A = 25$ °C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40$ °C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER                  |                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------------|-------------------|-----------------|-----|-----|-----|------|
| t <sub>DELAY</sub>         | Power-up sequence |                 |     | 8   |     | ms   |
| t <sub>SS(STEPS)</sub>     | Soft start steps  |                 |     | 8   |     |      |
| t <sub>SS(STEP TIME)</sub> | Soft start time   |                 |     | 2   |     | ms   |

#### 8.44 THERMAL Shutdown Comparator

Typical values stated where  $T_A = 25^{\circ}$ C and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}$ C to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

| PARAMETER             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------|-----|-----|-----|------|
| T <sub>SHUTDOWN</sub> |                 |     | 135 | 145 | С    |
| T <sub>Hys</sub>      |                 |     | 12  |     | С    |



## 8.45 SMBus High Voltage I/O

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                 | PARAMETER             | TEST CONDITIONS                                                | MIN | TYP | MAX | UNIT |
|-----------------|-----------------------|----------------------------------------------------------------|-----|-----|-----|------|
| $V_{IH}$        | Input voltage high    | SMBC, SMBD, V <sub>REG</sub> = 1.8 V                           | 1.3 |     |     | V    |
| $V_{IL}$        | Input voltage low     | SMBC, SMBD, V <sub>REG</sub> = 1.8 V                           |     |     | 8.0 | V    |
| V <sub>OL</sub> | Output low voltage    | SMBC, SMBD, V <sub>REG</sub> = 1.8 V, I <sub>OL</sub> = 1.5 mA |     |     | 0.4 | V    |
| C <sub>IN</sub> | Input capacitance     |                                                                |     | 5   |     | pF   |
| $I_{LKG}$       | Input leakage current |                                                                |     |     | 1   | μΑ   |
| R <sub>PD</sub> | pulldown resistance   |                                                                | 0.7 | 1.0 | 1.3 | ΜΩ   |

#### 8.46 SMBus

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                        | PARAMETER                               | TEST CONDITIONS                        | MIN | TYP  | MAX  | UNIT |
|------------------------|-----------------------------------------|----------------------------------------|-----|------|------|------|
| f <sub>SMB</sub>       | SMBus operating frequency               | SLAVE mode, SMBC 50% duty cycle        | 10  |      | 100  | kHz  |
| f <sub>MAS</sub>       | SMBus master clock frequency            | MASTER mode, no clock low slave extend |     | 51.2 |      | kHz  |
| t <sub>BUF</sub>       | Bus free time between start and stop    |                                        | 4.7 |      |      | μs   |
| t <sub>HD(START)</sub> | Hold time after (repeated) start        |                                        | 4.0 |      |      | μs   |
| t <sub>SU(START)</sub> | Repeated start setup time               |                                        | 4.7 |      |      | μs   |
| t <sub>SU(STOP)</sub>  | Stop setup time                         |                                        | 4.0 |      |      | μs   |
| t <sub>HD(DATA)</sub>  | Data hold time                          |                                        | 300 |      |      | ns   |
| t <sub>SU(DATA)</sub>  | Data setup time                         |                                        | 250 |      |      | ns   |
| t <sub>TIMEOUT</sub>   | Error signal detect time                |                                        | 25  |      | 35   | ms   |
| t <sub>LOW</sub>       | Clock low period                        |                                        | 4.7 |      |      | μs   |
| t <sub>HIGH</sub>      | Clock high period                       |                                        | 4.0 |      | 50   | μs   |
| t <sub>R</sub>         | Clock rise time                         | 10% to 90%                             |     |      | 1000 | ns   |
| t <sub>F</sub>         | Clock fall time                         | 90% to 10%                             |     |      | 300  | ns   |
| t <sub>LOW(SEXT)</sub> | Cumulative clock low slave extend time  |                                        |     |      | 25   | ms   |
| t <sub>LOW(MEXT)</sub> | Cumulative clock low master extend time |                                        |     |      | 10   | ms   |

## 8.47 SMBus XL

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 14.4 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                        | PARAMETER                            | TEST CONDITIONS | MIN | TYP MAX | UNIT |
|------------------------|--------------------------------------|-----------------|-----|---------|------|
| f <sub>SMBXL</sub>     | SMBus XL operating frequency         | SLAVE mode      | 40  | 400     | kHz  |
| t <sub>BUF</sub>       | Bus free time between start and stop |                 | 4.7 |         | μs   |
| t <sub>HD(START)</sub> | Hold time after (repeated) start     |                 | 4.0 |         | μs   |
| t <sub>SU(START)</sub> | Repeated start setup time            |                 | 4.7 |         | μs   |
| t <sub>SU(STOP)</sub>  | Stop setup time                      |                 | 4.0 |         | μs   |
| t <sub>TIMEOUT</sub>   | Error signal detect time             |                 | 5   | 20      | ms   |
| $t_{LOW}$              | Clock low period                     |                 |     | 20      | μs   |
| t <sub>HIGH</sub>      | Clock high period                    |                 |     | 20      | μs   |



## 8.48 Timing Requirements

Typical values stated where  $T_A = 25^{\circ}C$  and VCC = 10.8 V, Min/Max values stated where  $T_A = -40^{\circ}C$  to 85°C and VCC = 2.2 V to 26 V (unless otherwise noted)

|                     |                                       |                                                                                                   | MIN  | TYP  | MAX  | UNIT |
|---------------------|---------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------|
| CURRENT             | PROTECTION TIMING                     |                                                                                                   |      |      |      |      |
| t <sub>OCD</sub>    | OCD detection delay time              |                                                                                                   | 1    |      | 31   | ms   |
| $\Delta t_{OCD}$    | OCD detection delay time program step |                                                                                                   |      | 2    |      | ms   |
| t <sub>SCC</sub>    | SCC detection delay time              |                                                                                                   | 0    |      | 915  | μs   |
| $\Delta t_{SCC}$    | SCC detection delay time program step |                                                                                                   |      | 61   |      | μs   |
| 4                   | SCD1 detection delay                  | PROTECTION_CONTROL[SCDDx2] = 0                                                                    | 0    |      | 915  |      |
| t <sub>SCD1</sub>   | time                                  | PROTECTION_CONTROL[SCDDx2] = 1                                                                    | 0    |      | 1850 | μs   |
| Λ.                  | SCD1 detection delay                  | PROTECTION_CONTROL[SCDDx2] = 0                                                                    |      | 61   |      |      |
| ∆t <sub>SCD1</sub>  | time program step                     | PROTECTION_CONTROL[SCDDx2] = 1                                                                    |      | 121  |      | μs   |
|                     | SCD2 detection delay                  | PROTECTION_CONTROL[SCDDx2] = 0                                                                    | 0    |      | 458  |      |
| t <sub>SCD2</sub>   | time                                  | PROTECTION_CONTROL[SCDDx2] = 1                                                                    | 0    |      | 915  | μs   |
| Λ.                  | SCD2 detection delay                  | PROTECTION_CONTROL[SCDDx2] = 0                                                                    |      | 30.5 |      |      |
| ∆t <sub>SCD2</sub>  | time program step                     | PROTECTION_CONTROL[SCDDx2] = 1                                                                    |      | 61   |      | μs   |
| t <sub>DETECT</sub> | Current fault detect time             | $V_{SRP} - V_{SRN} = V_T - 3$ mV for OCD, SCD1, and SC2, $V_{SRP} - V_{SRN} = V_T + 3$ mV for SCC |      |      | 160  | μs   |
| t <sub>ACC</sub>    | Current fault delay time accuracy     | Max delay setting                                                                                 | -10% |      | 10%  |      |

# 8.49 Typical Characteristics





## 9 Detailed Description

#### 9.1 Overview

The bq40z60 is a fully integrated battery manager that employs flash-based firmware and integrated hardware protection to provide a complete solution for 2-series to 4-series cell battery stack architectures. The bq40z60 interfaces with a host system via an SBS v1.1-compliant, SMBus interface, and processes instructions and data using a state-of-the-art, ultra-low-power TI bqBMP CPU. High-performance, integrated analog peripherals allow support for a sense resistor down to 3 m $\Omega$ , battery charge control, and simultaneous current/voltage data conversion for instant power calculations.

The bq40z60 controls the cell charging profile based on user-programmed data flash parameters for charging current and voltage based on temperature and cell voltage. The gas gauge provides the cell voltage and charging information to the battery charging through an internal communication bus. The charger function is controlled based on cell voltage measurements both on individual cell and total series stack readings.

The analog front end provides this voltage-based information to the charging circuit to set the profiles preprogrammed in the data flash settings, which are useful for zero voltage and PRECHARGE mode operation. The following sections detail all of the major component blocks in the bq40z60 device.



### 9.2 Functional Block Diagram





#### 9.3 Feature Description

The bq40z60 consists of an integrated analog front end, charge controller, and fuel gauge. The following sections provide an overview of the device features. For additional details, refer to the *bq40z60 Technical Reference Manual* (SLUUA04).

#### 9.3.1 Safety Features

The bq40z60 provides support for primary safety, including:

- Cell Over/Undervoltage Protection
- Charge and Discharge Overcurrent
- · Short Circuit Protection
- Charge and Discharge Overtemperature

The secondary safety features of the bq40z60 can be used to indicate more serious faults via the FUSE pin. This pin can be used to blow an in-line fuse to permanently disable the battery pack from charging or discharging. The secondary safety features provide protection against:

- Safety Over/Undervoltage Permanent Failure
- · Safety Overtemperature Permanent Failure
- Safety FET Overtemperature Permanent Failure
- Qmax Imbalance Permanent Failure
- Impedance Imbalance Permanent Failure
- Capacity Degradation Permanent Failure
- · Cell Balancing Permanent Failure
- · Fuse Failure Permanent Failure
- Voltage Imbalance at Rest Permanent Failure
- Voltage Imbalance Active Permanent Failure
- Charge/Discharge FET Permanent Failure
- Second Level Protector Permanent Failure
- Instruction Flash Checksum Permanent Failure
- Open Cell Connection Permanent Failure
- Data Flash Permanent Failure
- Open Thermistor Permanent Failure

#### 9.3.2 Analog Front End (AFE) Details

The analog front end (AFE) consists of circuits responsible for managing internal power and interfacing to outside components for measuring current, voltage, and temperature. The bq40z60 AFE includes an active-high interrupt output connected internally to the fuel gauge to notify it of important changes in some of the AFE registers.

The bq40z60 manages its supply voltage dynamically according to operating conditions. When  $V_{BAT} > V_{SWITCHOVER-} + V_{HYS}$ , the AFE connects an internal switch to BAT and uses this pin to supply power to its internal 1.8-V LDO, which subsequently powers all device logic and flash operations. Once BAT decreases to  $V_{BAT} < V_{SWITCHOVER-}$ , the AFE disconnects its internal switch from BAT and connects another switch to VCC, allowing sourcing of power from a charger (if present). An external capacitor connected to PBI provides a momentary supply voltage to help guard against system brownouts due to transient short-circuit or overload events that pull VBAT below  $V_{SWITCHOVER-}$ .





Figure 2. Internal Power Source Selection

In the event of a power-cycle, the bq40z60 AFE will hold its internal RESET output pin high for  $t_{RST}$  duration to allow its internal 1.8-V LDO and LFO to stabilize before running the analog gas gauge (AGG). The AFE enters power-on reset when the voltage at  $V_{REG}$  falls below  $V_{REGIT-}$ , and exits reset when  $V_{REG}$  rises above  $V_{REGIT-} + V_{HYS}$  for  $t_{RST}$  time. After  $t_{RST}$ , the bq40z60 AGG writes its trim values to the AFE.



Figure 3. Power-On Reset Operation

The bq40z60 AFE includes a low frequency oscillator (LFO) running at 262.144 kHz. The AFE monitors the LFO frequency and indicates a failure via LATCH\_STATUS[LFO] if the output frequency is much lower than normal.

The bq40z60 AFE provides two internal voltage references:  $V_{REF1}$ , used by the ADC and CC, and  $V_{REF2}$  used by the LDO, LFO, current wake comparator, and over- and short-current protection circuitry.

#### 9.3.2.1 Wake Up Comparator

The internal wake comparator can be used to wake the bq40z60 from a HALT state if a configurable threshold is detected across SRP and SRN.

#### 9.3.2.2 Cell Balancing Support

The integrated cell balancing FETs included in the bq40z60 device allow the AFE to bypass cell current around a given cell or numerous cells to effectively balance the entire battery stack. External series resistors placed between the cell connections and the VCx input pins set the balancing current magnitude. The cell balancing circuitry can be enabled or disabled via the CELL\_BAL\_DET[CB3, CB2, CB1] control register. Series input resistors between 100  $\Omega$  and 1 k $\Omega$  are recommended for effective cell balancing.

Copyright © 2014–2015, Texas Instruments Incorporated





Figure 4. Cell Balancing Configuration

#### 9.3.2.3 FET Drive

The bq40z60 controls two external N-CH MOSFETs in a back-to-back configuration for battery protection. The charge (CHG) and discharge (DSG) FETs are automatically disabled if a safety fault is detected and can also be manually turned off using AFE\_CONTROL[CHGEN, DSGEN] = 0, 0. When the gate drive is disabled, an internal circuit discharges CHG to BAT and DSG to HSRN.

The AC FET (N-CH MOSFET) controls power input from the AC adaptor to the battery charging system by monitoring the voltage at the VCC pin, and turning ON the ACFET if the voltage exceeds the  $V_{HSRN}$  voltage. The following register command sets the AC FET gate drive output control, AFE\_STATUS register (0x01) ACFET (Pin 2): Setting this pin to 1 allows the AC FET gate drive to be on if other conditions are satisfied.

#### 9.3.2.4 Fuse Drive

The bq40z60 AFE has the ability to blow an external fuse in the event of a permanent failure. The fuse drive itself is supplied from the BAT input pin and its state can be monitored using the AFE\_STATUS[FUSE\_RAW] register. If AFE\_STATUS[FUSE\_RAW] = 1 for  $t_{DELAY}$  duration, then LATCH\_STATUS[FUSE] is set to 1, and after an additional 500 ms, the CHG and DSG FET drive outputs will be disabled if LATCH\_STATUS[FUSE] has not been cleared by then. If the AFEFUSE output is not used, it should be connected to VSS. When AFEFUSE is in the low state, it uses an internal weak pullup to enable detection of disconnection between the AFEFUSE pin and the fuse drive circuitry.



#### 9.3.3 Charge Controller Details

The charge controller, under control from the fuel gauge's processor, provides autonomous control over the charging of the battery pack. The controller uses a 1-MHz buck architecture using external FETs driven by internal gate drivers. The charge voltage and current can be adjusted via data flash values to account for the temperature and voltage of the battery cells, allowing for a JEITA type charge profile. The voltage and current may also be directly written to the charge controller from an external host, allowing for a user-defined charging profile. The charger runs in Narrow Voltage DC, that is, the output voltage of the charger will only exceed the battery voltage by a small amount; by contrast, a charger that does not run in Narrow Voltage DC mode will output the adapter voltage to the system.

The charger is designed to enable the system to continue to run while the battery is charged. If the system requires more current than the charger is able to provide, the battery supplements the current to the system. The charger can support an external precharge FET, allowing the VSYS to remain above a minimum voltage needed for the system to operate.

The charger supports precharge, constant current/constant voltage, and termination, as shown below. The voltage and current thresholds for precharge and termination are controlled by data flash values. Refer to the bq40z60 Technical Reference Manual (SLUUA04) for more information.



Figure 5. Normal Charge Profile



The charger maintains a cycle-by-cycle current limit by sensing across a resistor in series with the inductor (shown in Figure 6 as  $R_{CHG}$ ). In precharge and constant voltage, the DC current is regulated by sensing the current across the sense resistor at the bottom on of the cell stack. When the charger is enabled, the initial current is set for either the Precharge or Constant Current/Constant Voltage (CC/CV) value, based on the minimum cell voltage. Once the charger enters CONSTANT CURRENT mode, the temperature and maximum cell voltage-adjusted–charging current is set, and the voltage output of the charger is automatically regulated to maintain the current across RCHG. Once the temperature-adjusted voltage is reached by the charger output, the current starts to taper.

Throughout the charge cycle, the current available from the charger is limited by the *ChargingCurrent()* value. The system draws more current, however, with the battery supplementing the difference. Once battery charging is terminated, the charger is capable of supplying all of the current defined by the *Advanced Charge Algorithm:Maximum Current* Register value. Refer to the *bq40z60 Technical Reference Manual* (SLUUA04) for more information.

Figure 6 shows the system power path with the adaptor current and battery current overlaid. Further information is available in *Application and Implementation*.



Figure 6. Power Path Overview

### 9.3.3.1 Precharge Modes

The charge controller is designed to allow for both internal precharge control and external precharge control. The device can operate in precharge with external FETs and a current limiting resistor. (Refer to the *bq40z60 Technical Reference Manual* (SLUUA04) for more information.)

#### 9.3.3.2 Zero-Volt Charge Support

This mode of operation is similar to PRECHARGE mode switched charging, but with the charge FET operation in the saturation region. The NVDC out is connected to the CHG gate drive output internally to allow for precharge current from the charger through the CHG FET. This current is limited based on the value of the external  $R_{\text{sense}}$  (10-m $\Omega$  resistor the lowest precharge current = 200 mA). This will increase the power dissipation of the charge FET and will require thermal heat management and protection to ensure correct operation.

#### 9.3.3.3 Charge Termination

Once the highest cell voltage reaches the value specified in the data flash, the charger output voltage will no longer increase and the current will start to taper. Once the highest cell voltage is within the **Charge Term Voltage** window and the measured current is below **Charge Term Taper Current** for 40 s or more, the charger will terminate by disabling the CHG FET and setting the appropriate flags. (Refer to the *bq40z60 Technical Reference Manual* (SLUUA04) for more information.)



The system can still provide load current from the battery pack if the adaptor current cannot support the system load. The diode of the CHG FET starts to conduct as the system voltage decreases to a point where the pack voltage is greater than the system regulation voltage  $-V_{diode}$ . If the average discharge current is high, the system can turn ON the CHG FET for improved efficiency and minimized line losses during the discharge phase.

#### 9.3.4 Fuel Gauge and Control Details

The bq40z60 uses the Impedance Track™ algorithm to measure and calculate the available capacity in battery cells. The bq40z60 accumulates a measure of charge and discharge currents and compensates the charge current measurement for the temperature and state-of-charge of the battery. The bq40z60 estimates selfdischarge of the battery and also adjusts the self-discharge estimation based on temperature. The device also has TURBO BOOST mode support, which enables the bq40z60 to provide the necessary data for the MCU to determine what level of peak power consumption can be applied without causing a system reset or a transient battery voltage level spike to trigger termination flags. (See the bq40z60 Technical Reference Manual (SLUUA04) for further details.)

### 9.3.4.1 Battery Trip Point (BTP)

Required for WIN8 OS, the Battery Trip Point (BTP) feature indicates when the RSOC of a battery pack has depleted to a certain value set in a DF register. This feature allows a host to program two capacity-based thresholds that govern triggering a BTP interrupt on the BTP\_INT pin, and setting or clearing the OperationStatus[BTP\_INT] on the basis of RemainingCapacity().

An internal weak pullup is applied when the BTP feature is active. Depending on the system design, an external pullup may be required to put on the BTP\_INT pin. See High-Voltage General Purpose I/O (ALERT, SYSPRES) for details.

### 9.3.4.2 Lifetime Data Logging Features

The bq40z60 offers lifetime data logging for several critical battery parameters. The following parameters are updated every 10 hours if a difference is detected between values in RAM and data flash:

- Maximum and Minimum Cell Voltages
- Maximum Delta Cell Voltage
- Maximum Charge Current
- Maximum Discharge Current
- Maximum Average Discharge Current
- Maximum Average Discharge Power
- Maximum and Minimum Cell Temperature
- Maximum Delta Cell Temperature
- Maximum and Minimum Internal Sensor Temperature
- Maximum FET Temperature
- Number of Safety Events Occurrences and the Last Cycle of the Occurrence
- Number of Valid Charge Termination and the Last Cycle of the Valid Charge Termination
- Number of Qmax and Ra Updates and the Last Cycle of the Qmax and Ra Updates
- Number of Shutdown Events
- Cell Balancing Time for Each Cell

Copyright © 2014-2015, Texas Instruments Incorporated

- (This data is updated every 2 hours if a difference is detected.)
- Total FW Runtime and Time Spent in Each Temperature Range (This data is updated every 2 hours if a difference is detected.)

#### 9.3.5 Authentication

The bq40z60 supports authentication by the host using SHA-1. More information about the algorithm can be found in the bq40z60 Technical Reference Manual (SLUUA04).



#### 9.3.6 LED Display

The bq40z60 can drive a 4-segment LED display for remaining capacity indication and/or a permanent fail (PF) error code indication.

#### 9.3.7 Internal Temperature Sensor

An internal temperature sensor is available on the bq40z60 to reduce the cost, power, and size of the external components necessary to measure temperature. It is available for connection to the ADC using the multiplexer, and is ideal for determining pack temperature during storage and IC temperature during normal operation.

### 9.3.8 External Temperature Sensor Support

Each of the TSx input pins can be enabled with an 18-k $\Omega$  (Typ.) linearization pullup resistor to support using a 10 k $\Omega$  (25°C) NTC external thermistor, such as the Semitec 103AT–2. One or more thermistors can be connected between VSS and the individual RCx pin. The analog measurement is then taken via the ADC through its input multiplexer. If a different thermistor type is required, then changes to the external support components may be required.



Figure 7. Thermistor Pin Configuration

#### 9.3.9 High Frequency Oscillator

The bq40z60 includes a high frequency oscillator (HFO) running at 16.78 MHz. It is synthesized from the LFO output and scaled down to 8.388 MHz with 50% duty cycle. There is no need for external oscillator components.

#### 9.3.10 Communications

The bq40z60 uses SMBus v1.1 with MASTER mode and packet error checking (PEC) options per the SBS specification.

#### 9.3.10.1 SMBus On and Off State

The bq40z60 detects an SMBus off state when SMBC and SMBD are low for two or more seconds. Clearing this state requires that either SMBC or SMBD transition high. The communication bus will resume activity within 1 ms.



# 9.3.10.2 SBS Commands

The *ManufacturerAccess()* Command List shows the supported Manufacturer Access and SBS commands. See the *bq40z60 Technical Reference Manual* (SLUUA04) for further details.

Copyright © 2014–2015, Texas Instruments Incorporated



# Table 1. ManufacturerAccess() Command List

| FUNCTION                    | MANUFACTURER<br>ACCESS<br>COMMAND | SBS<br>COMMAND | ACCESS | FORMAT | DATA READ ON<br>0x44 OR 0x23 | AVAILABLE IN<br>SEALED MODE |
|-----------------------------|-----------------------------------|----------------|--------|--------|------------------------------|-----------------------------|
| DeviceType                  | 0x0001                            |                | R      | Block  | Yes                          | Yes                         |
| FirmwareVersion             | 0x0002                            |                | R      | Block  | Yes                          | Yes                         |
| HardwareVersion             | 0x0003                            |                | R      | Block  | Yes                          | Yes                         |
| IFChecksum                  | 0x0004                            |                | R      | Block  | Yes                          | Yes                         |
| StaticDFSignature           | 0x0005                            |                | R      | Block  | Yes                          | Yes                         |
| ChemID                      | 0x0006                            |                | R      | Block  | Yes                          | Yes                         |
| StaticChemDFSignature       | 0x0008                            |                | R      | Block  | Yes                          | Yes                         |
| AllDFSignature              | 0x0009                            |                | R      | Block  | Yes                          | Yes                         |
| ShutdownMode                | 0x0010                            |                | W      | _      | _                            | Yes                         |
| SleepMode                   | 0x0011                            |                | W      | _      | _                            | _                           |
| AutoCCOfset                 | 0x0013                            |                | W      | _      | _                            | _                           |
| FuseToggle                  | 0x001D                            |                | W      | _      | _                            | _                           |
| PrechargeFET                | 0x001E                            |                | W      | _      | _                            | _                           |
| ChargeFET                   | 0x001F                            |                | W      | _      | _                            | _                           |
| DischargeFET                | 0x0020                            |                | W      | _      | _                            | _                           |
| Gauging                     | 0x0021                            |                | W      | _      | _                            | _                           |
| FETControl                  | 0x0021                            |                | W      | _      | _                            | _                           |
| LifetimeDataCollection      | 0x0023                            |                | W      | _      | _                            | _                           |
| PermanentFailure            | 0x0024                            |                | W      | _      | _                            | _                           |
| BlackBoxRecorder            | 0x0025                            |                | W      | _      | _                            | _                           |
| Fuse                        | 0x0026                            |                | W      | _      | _                            | _                           |
| LifetimeDataReset           | 0x0028                            |                | W      | _      | _                            | _                           |
| PermanentFailureData Reset  | 0x0029                            |                | W      | _      | _                            | _                           |
| LifetimeDataFlush           | 0x002E                            |                | W      | _      | _                            | _                           |
| LifetimeDataSpeedUp<br>Mode | 0x002F                            |                | W      | _      | _                            | _                           |
| BlackBoxRecorderReset       | 0x002A                            |                | W      | _      | _                            | _                           |
| CalibrationMode             | 0x002D                            |                | W      | _      | _                            | _                           |
| SealDevice                  | 0x0030                            |                | W      | _      | _                            | _                           |
| SecurityKeys                | 0x0035                            |                | R/W    | Block  | Yes                          | _                           |
| AuthenticationKey           | 0x0037                            |                | R/W    | Block  | _                            | _                           |
| DeviceReset                 | 0x0041                            |                | W      | _      | _                            | _                           |
| SafetyAlert                 | 0x0050                            | 0x50           | R      | Block  | Yes                          | Yes                         |
| SafetyStatus                | 0x0051                            | 0x51           | R      | Block  | Yes                          | Yes                         |
| PFAlert                     | 0x0052                            | 0x52           | R      | Block  | Yes                          | Yes                         |
| PFStatus                    | 0x0053                            | 0x53           | R      | Block  | Yes                          | Yes                         |
| OperationStatus             | 0x0054                            | 0x54           | R      | Block  | Yes                          | Yes                         |
| ChargingStatus              | 0x0055                            | 0x55           | R      | Block  | Yes                          | Yes                         |
| GaugingStatus               | 0x0056                            | 0x56           | R      | Block  | Yes                          | Yes                         |
| ManufacturingStatus         | 0x0057                            | 0x57           | R      | Block  | Yes                          | Yes                         |
| AFERegister                 | 0x0058                            | 0x58           | R      | Block  | Yes                          | Yes                         |
| LifetimeDataBlock1          | 0x0060                            | 0x60           | R      | Block  | Yes                          | Yes                         |
| LifetimeDataBlock2          | 0x0061                            | 0x61           | R      | Block  | Yes                          | Yes                         |
| LifetimeDataBlock3          | 0x0062                            | 0x62           | R      | Block  | Yes                          | Yes                         |
| ManufacturerInfo            | 0x0070                            | 0x70           | R      | Block  | Yes                          | Yes                         |
| DAStatus1                   | 0x0071                            | 0x71           | R      | Block  | Yes                          | Yes                         |
| DAStatus2                   | 0x0072                            | 0x72           | R      | Block  | Yes                          | Yes                         |
| GaugeStatus1                | 0x0073                            | 0x73           | R      | Block  | Yes                          | Yes                         |

Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



# Table 1. ManufacturerAccess() Command List (continued)

| FUNCTION                                | MANUFACTURER<br>ACCESS<br>COMMAND | SBS<br>COMMAND | ACCESS | FORMAT | DATA READ ON<br>0x44 OR 0x23 | AVAILABLE IN<br>SEALED MODE |
|-----------------------------------------|-----------------------------------|----------------|--------|--------|------------------------------|-----------------------------|
| GaugeStatus2                            | 0x0074                            | 0x74           | R      | Block  | Yes                          | Yes                         |
| GaugeStatus3                            | 0x0075                            | 0x75           | R      | Block  | Yes                          | Yes                         |
| StateofHealth                           | 0x0077                            |                | R      | Block  | Yes                          | Yes                         |
| CHGR_EN                                 | 0x00C0                            |                | W      | _      | _                            | No                          |
| CVRD_ARM                                | 0x00C1                            |                | W      | _      | _                            | Yes                         |
| ACFETEST                                | 0x00C2                            |                | W      | _      | _                            | No                          |
| CHGONTEST                               | 0x00C3                            |                | W      | _      | _                            | No                          |
| ROMMode                                 | 0x0F00                            |                | W      | _      | _                            | _                           |
| ExitCalibrationOutput                   | 0xF080                            |                | R/W    | Block  | Yes                          | _                           |
| OutputCCandADCfor<br>Calibration        | 0xF081                            |                | R/W    | Block  | Yes                          | _                           |
| OutputShortedCCand<br>ADCforCalibration | 0xF082                            |                | R/W    | Block  | Yes                          | _                           |

Copyright © 2014–2015, Texas Instruments Incorporated

Submit Do



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The bq40z60 is a monolithic charger and gas gauge solution for multi-cell battery packs. By integrating these devices, software control can be handed off from the host microcontroller to the gas gauge controller, providing for potential energy savings that correlate to runtime.

## 10.2 Typical Applications



In 2 s to 3 s; bg2945xv is an option for second level protection.

The feedback resistor to VFB from charging output will have different values based on the number of series cells configured for the charging the pack. 4-s Cells, R1 = 332k, R2 = 26.1k
3-s Cells, R1 = 332k, R2 35.63k

2-s Cells R1 = 332k R2 = 56 13k

The 0.1-µF capacitors at the SRP and SRN inputs may NOT be required based on the applications, specifically, load conditions and the transition of load profiles.

Figure 8. Typical Application Schematic

#### NOTE

The feedback resistor to VFB from charging output will have different values based on the number of series cells configured for charging the pack.



### Typical Applications (continued)

#### 10.2.1 Design Requirements

For this design example, use the parameters listed in Table 2 as the input parameters.

**Table 2. Design Parameters** 

| Design Parameter             | Example Value |
|------------------------------|---------------|
| Input Voltage Range          | 15–22 V       |
| 3-Cell Battery Voltage Range | 9 V–12.6 V    |
| 4-Cell Battery Voltage Range | 12 V–16.8 V   |
| Operating Frequency          | 1000 kHz      |

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Inductor Selection

The bq40z60 has a 1000-kHz switching frequency to allow the use of small inductor and capacitor values. Inductor saturation current should be higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ):

$$I_{SAT} \ge I_{CHG} + (1/2)I_{RIPPLE}$$
 (1)

The inductor ripple current depends on input voltage  $(V_{IN})$ , duty cycle  $(D = V_{OUT}/V_{IN})$ , switching frequency  $(f_s)$  and inductance (L):

$$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{f_{S} \times L}$$
 (2)

The maximum inductor ripple current happens with D = 0.5 or close to 0.5. For example, the battery charging voltage range is from 9 V to 12.6 V for a 3-cell battery pack. For 20-V adaptor voltage, 10-V battery voltage gives the maximum inductor ripple current. Another example is a 4-cell battery: The battery voltage range is from 12 V to 16.8 V, and 12-V battery voltage gives the maximum inductor ripple current.

Usually inductor ripple is designed in the range of (20%–40%) maximum charging current as a trade-off between inductor size and efficiency for a practical design.

The bq40z60 has cycle-by-cycle charge undercurrent protection (UCP) by monitoring the charging-current sensing resistor to prevent negative inductor current. The typical UCP threshold is 5-mV falling edge corresponding to 0.5-A falling edge for a  $10\text{-m}\Omega$  charging-current sensing resistor.

#### 10.2.2.2 Input Capacitor

The input capacitor should have enough ripple-current rating to absorb input switching ripple current. The worst-case RMS ripple current is half of the charging current when the duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst-case capacitor RMS current I<sub>CIN</sub> occurs where the duty cycle is closest to 50% and can be estimated using the following equation:

$$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$
(3)

A low-ESR ceramic capacitor such as X7R or X5R is preferred for the input-decoupling capacitor and should be placed to the drain of the high-side MOSFET and source of the low-side MOSFET as close as possible. The voltage rating of the capacitor must be higher than the normal input voltage level. A 25-V or higher-rating capacitor is preferred for 20-V input voltage.  $10-\mu F$  to  $20-\mu F$  capacitance is suggested for typical of 3-A to 4-A charging current.

#### 10.2.2.3 Output Capacitor

Output capacitor also should have enough ripple-current rating to absorb the output switching ripple current. The output capacitor RMS current I<sub>COUT</sub> is given:

$$I_{\text{COUT}} = \frac{I_{\text{RIPPLE}}}{2 \times \sqrt{3}} \approx 0.29 \times I_{\text{RIPPLE}}$$
 (4)

The output capacitor voltage ripple can be calculated as follows:



$$\Delta V_{o} = \frac{1}{8LCf_{s}^{2}} \left( V_{BAT} - \frac{V_{BAT}^{2}}{V_{IN}} \right)$$
 (5)

At a certain input/output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC. The bq40z60 has an internal loop compensator. To get good loop stability, the resonant frequency of the output inductor and output capacitor should be designed between 21 kHz and 27 kHz. The preferred ceramic capacitor has a 25-V or higher rating, X7R or X5R for a 4-cell application.

#### 10.2.2.4 Power MOSFETs Selection

Two external N-CH MOSFETs are used for a synchronous switching battery charger. The gate drivers are internally integrated into the IC with 6 V of gate drive voltage. 30-V or higher voltage rating MOSFETs are preferred for 20-V input voltage, and 40 V or higher-rating MOSFETs are preferred for 20-V to 28-V input voltage.

Figure-of-merit (FOM) is usually used for selecting the proper MOSFET based on a tradeoff between the conduction loss and switching loss. For a top-side MOSFET, FOM is defined as the product of the MOSFET on-resistance,  $r_{DS(on)}$ , and the gate-to-drain charge,  $Q_{GD}$ . For a bottom-side MOSFET, FOM is defined as the product of the MOSFET on-resistance,  $r_{DS(on)}$ , and the total gate charge,  $Q_{G}$ .

$$FOM_{top} = R_{DS(on)} \times Q_{GD} \qquad FOM_{bottom} = R_{DS(on)} \times Q_{G}$$
(6)

The lower the FOM value, the lower the total power loss. Usually a lower r<sub>DS(on)</sub> has a higher cost with the same package size.

The top-side MOSFET loss includes conduction loss and switching loss. It is a function of duty cycle (D =  $V_{OUT}/V_{IN}$ ), charging current ( $I_{CHG}$ ), the MOSFET on-resistance  $t_{DS(on)}$ ), input voltage ( $V_{IN}$ ), switching frequency ( $f_S$ ), turn-on time ( $t_{on}$ ), and turn-off time ( $t_{off}$ ):

$$P_{top} = D \times I_{CHG}^{2} \times R_{DS(on)} + \frac{1}{2} \times V_{IN} \times I_{CHG} \times (t_{on} + t_{off}) \times f_{S}$$
(7)

The first item represents the conduction loss. Usually MOSFET  $r_{DS(on)}$  increases by 50% with 100°C junction temperature rise. The second term represents the switching loss. The MOSFET turn-on and turn-off times are given by:

$$t_{on} = \frac{Q_{SW}}{I_{on}}, t_{off} = \frac{Q_{SW}}{I_{off}}$$
(8)

where  $Q_{sw}$  is the switching charge,  $I_{on}$  is the turn-on gate-driving current, and  $I_{off}$  is the turn-off gate driving current. If the switching charge is not given in the MOSFET data sheet, it can be estimated by gate-to-drain charge ( $Q_{GD}$ ) and gate-to-source charge ( $Q_{GS}$ ):

$$Q_{SW} = Q_{GD} + \frac{1}{2} \times Q_{GS}$$
 (9)

Total gate-driving current can be estimated by the REGN voltage ( $V_{REGN}$ ), MOSFET plateau voltage ( $V_{plt}$ ), total turn-on gate resistance ( $R_{on}$ ), and turn-off gate resistance ( $R_{off}$ ) of the gate driver:

$$I_{on} = \frac{V_{REGN} - V_{plt}}{R_{on}}, I_{off} = \frac{V_{plt}}{R_{off}}$$
(10)

The conduction loss of the bottom-side MOSFET is calculated with the following equation when it operates in synchronous continuous-conduction mode:

$$P_{\text{bottom}} = (1 - D) \times I_{\text{CHG}}^2 \times R_{\text{DS(on)}}$$
(11)

If the HSRP–HSRN voltage decreases below 5 mV (the charger is also forced into non-synchronous mode when the average HSRP–HSRN voltage is lower than 1.7 mV), the low-side FET is turned off for the remainder of the switching cycle to prevent negative inductor current. As a result, all the freewheeling current goes through the body diode of the bottom-side MOSFET. The maximum charging current in non-synchronous mode can be up to 1.6 A (0.5 A typ) for a 10-m $\Omega$  charging-current sensing resistor, considering IC tolerance. Choose the bottom-side MOSFET with either an internal Schottky or body diode capable of carrying the maximum non-synchronous mode charging current.

Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



MOSFET gate-driver power loss contributes to the dominant losses on the controller IC when the buck converter is switching. The combined high side and low side MOSFET gate charge,  $Q_{g\_total}$ , is proportional to the power dissipation of the IC, as shown in Equation 12:

$$P_{ICLoss\_driver} = V_{IN} \cdot Q_{g\_total} \cdot f_{s}$$
(12)

Choosing FETs with a lower  $Q_{g\_total}$  will reduce power loss.

## 10.2.2.5 Input Filter Design

During adaptor hot plug-in, the parasitic inductance and input capacitor from the adaptor cable form a secondorder system. The voltage spike at the VCC pin may be beyond the IC maximum voltage rating and damage the IC. The input filter must be carefully designed and tested to prevent an overvoltage event on the VCC pin.

There are several methods for damping or limiting the overvoltage spike during adaptor hot plug-in. An electrolytic capacitor with high ESR as an input capacitor can damp the overvoltage spike well below the IC maximum pin voltage rating. A high-current-capability TVS Zener diode can also limit the overvoltage level to an IC safe level. However, these two solutions may not have low cost or small size.

Figure 9 shows a cost-effective and small size solution. The R1 and C1 are composed of a damping RC network to damp the hot plug-in oscillation. As a result, the overvoltage spike is limited to a safe level. D1 is used for reverse voltage protection for the VCC pin (it can be the body diode of input ACFET). C2 is a VCC pindecoupling capacitor and it should be placed as close as possible to the VCC pin. R2 and C2 form a damping RC network to further protect the IC from high dv/dt and high-voltage spike. The C2 value should be less than the C1 value so R1 can be dominant over the ESR of C1 to get enough of a damping effect for hot plug-in. The R1 and R2 packages must be sized to handle inrush-current power loss according to the resistor manufacturer's datasheet. The filter component values always must be verified with the real application, and minor adjustments may be needed to fit in the real application circuit.



Figure 9. Input Filter



# 10.2.3 Application Curves





## 11 Power Supply Recommendations

The bq40z60 is designed to operate from a well-regulated input voltage supply range between 4.0 V and 25 V; however, with a multi-cell pack, the input voltage should be a minimum of 1 V above the maximum stack voltage. If the input supply is more than a few inches from the bq40z60, additional bulk capacitance in the form of a 47- $\mu$ F electrolytic capacitor should be used.

Submit Documentation Feedback



## 12 Layout

### 12.1 Layout Guidelines

The following information is related to external component selection and guidelines for PCB layout.

### 12.1.1 PCB Layout

The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high-frequency current-path loop (see Figure 12) is important to prevent electrical and magnetic field radiation and high-frequency resonant problems. The following is a PCB layout priority list for proper layout. Layout of the PCB according to this specific order is essential.

- 1. Place the input capacitor as close as possible to the switching MOSFET supply and ground connections and use the shortest possible copper trace connection. The capacitors should be placed on the same layer as the FETs instead of using vias to connect the capacitor and the FETs. Additionally, any vias connecting the input capacitor to the adaptor node should not be placed between the capacitor and the FETs; the capacitor should have a solid copper path to the FET.
- 2. The IC should be placed close to the switching MOSFET gate pins to keep the gate-drive signal traces short for a clean MOSFET drive. The IC can be placed on the other side of the PCB from the switching MOSFETs.
- 3. Place the inductor input pin as close as possible to the switching MOSFET output pin. Minimize the copper area of this trace to lower electrical and magnetic field radiation, but make the trace wide enough to carry the charging current. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane.
- 4. The charging-current sensing resistor should be placed right next to the inductor output. Route the sense leads connected across the sensing resistor back to the IC in same layer, close to each other (minimize loop area) and do not route the sense leads through a high-current path (see Figure 13 for Kelvin connection for best current accuracy). Place the decoupling capacitor on these traces next to the IC.
- 5. Place the output capacitor next to the sensing resistor output and ground.
- 6. Output capacitor ground connections must be tied to the same copper that connects to the input capacitor ground before connecting to system ground.
- 7. Place the sense resistor and filter components, R1, C2, and C3, as close as possible to the IC and directly adjacent to the decoupling capacitor between HSRN and HSRP.
- 8. Route the analog ground separately from the power ground and use a single ground connection to tie the charger power ground to the charger analog ground. Just beneath the IC, use the copper-pour for analog ground, but avoid power pins to reduce inductive and capacitive noise coupling. Connect analog ground to GND. Connect analog ground and power ground together using the thermal pad as the single ground connection point. Or use a 0-Ω resistor to tie analog ground to power ground (thermal pad should tie to analog ground in this case). A star connection under the thermal pad is highly recommended.
- 9. It is critical that the exposed thermal pad on the back side of the IC package be soldered to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC connecting to the ground plane on the other layers.
- 10. Place decoupling capacitors next to the IC pins and make the trace connection as short as possible.
- 11. Size and number of all vias should be enough for a given current path.



Figure 12. High-Frequency Current Path

tation Feedback Copyright © 2014–2015, Texas Instruments Incorporated

Product Folder Links: bq40z60



## **Layout Guidelines (continued)**



Figure 13. Sensing Resistor PCB Layout

For the recommended component placement with trace and via locations, see the bq40z60EVM SBS 1.1 Impedance Track™ Technology Enabled Battery Management Solution Evaluation Module User's Guide (SLUUB71).

For the QFN information, see the Quad Flatpack No-Lead Logic Packages Application Note (SCBA017) and the QFN/SON PCB Attachment Application Note (SLUA271).

Submit Documentation Feedback

Product Folder Links: bq40z60



## 12.2 Layout Example



Figure 14. Board Layout Example

Submit Documentation Feedback



## 13 Device and Documentation Support

#### 13.1 Related Documentation

For related documentation, see the bq40z60 Technical Reference Manual (SLUUA04).

## 13.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

Impedance Track, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### 13.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: bq40z60



## PACKAGE OPTION ADDENDUM

18-Feb-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| BQ40Z60RHBR      | ACTIVE | VQFN         | RHB                | 32   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ40Z60              | Samples |
| BQ40Z60RHBT      | ACTIVE | VQFN         | RHB                | 32   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ40Z60              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

18-Feb-2015

| n no event shall TI's liability arisir | ng out of such information exceed the total | purchase price of the TI part(s) a | at issue in this document sold by | / TI to Customer on an annual basis. |
|----------------------------------------|---------------------------------------------|------------------------------------|-----------------------------------|--------------------------------------|
|                                        |                                             |                                    |                                   |                                      |

## PACKAGE MATERIALS INFORMATION

www.ti.com 18-Feb-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| 7 til dilliononono aro momina |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ40Z60RHBR                   | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| BQ40Z60RHBT                   | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 18-Feb-2015



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| BQ40Z60RHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |  |
| BQ40Z60RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |  |

# RHB (S-PVQFN-N32)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



## RHB (S-PVQFN-N32)

## PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters



# RHB (S-PVQFN-N32)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for any larger diameter vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity