

### DECODER

- •A decoder is a logic circuit that accepts a set of inputs that represents a binary number and activates only the output that corresponds to the input number.
- •In other words, a decoder circuit looks at its inputs, determines which binary number is present there, and activates the one output that corresponds to that number; all other outputs remain inactive

### **DECODER**

In its general form, a decoder has N input lines to handle N bits and form one to 2 N output lines to indicate the presence of one or more N-bit combinations.

### The basic binary function

 An AND gate can be used as the basic decoding element because it produces a HIGH output only when all inputs are HIGH

Refer next slide for example

### General decoder diagram



# There are  $2^N$  possible input combinations, from  $A_0$  to  $A_{N-1}$ .

For each of these input combinations only one of the M outputs will be active HIGH (1), all the other outputs are LOW (0).



### **DECODER**

- If an active-LOW output (74138, one of the output will low and the rest will be high) is required for each decoded number, the entire decoder can be implemented with
  - 1. NAND gates
  - 2. Inverters
- If an active-HIGH output (74139, one of the output will high and the rest will be low) is required for each decoded number, the entire decoder can be implemented with
  - AND gates
  - Inverters



# 2-to-4-Line Decoder (with Enable input)-Active LOW output (2)

- The circuit operates with complemented outputs and a complement enable input. The decoder is enabled when E is equal to 0.
- Only one output can be equal to 0 at any given time, all other outputs are equal to 1.
- The output whose value is equal to 0 represents the minterm selected by inputs A and B
- The circuit is disabled when E is equal to 1.



### 3-8 line decoder (active-HIGH)

- •This decoder can be referred to in several ways. It can be called a 3-line-to- 8-line decoder, because it has three input lines and eight output lines.
- •It could also be called a binary-octal decoder or converters because it takes a three bit binary input code and activates the one of the eight outputs corresponding to that code.
- •It is also referred to as a 1-of-8 decoder, because only 1 of the 8 outputs is activated at one time.



| Tourse |                           |                  |       |         |       |                  |                  |                  |                  |                  |                  |                  |                  |  |
|--------|---------------------------|------------------|-------|---------|-------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|
|        |                           | Inp              | outs  |         |       |                  |                  |                  | Out              | puts             |                  |                  |                  |  |
| I      | Enables $2^2$ $2^1$ $2^0$ |                  |       |         |       | Active–LOW       |                  |                  |                  |                  |                  |                  |                  |  |
| $E_3$  | $\overline{E}_1$          | $\overline{E}_2$ | $A_2$ | $A_{I}$ | $A_0$ | $\overline{O}_7$ | $\overline{O}_6$ | $\overline{O}_5$ | $\overline{O}_4$ | $\overline{O}_3$ | $\overline{O}_2$ | $\overline{O}_1$ | $\overline{O}_0$ |  |
| Х      | Х                         | Н                | Х     | Х       | Х     | Н                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |  |
| X      | Н                         | Χ                | Χ     | X       | X     | Н                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |  |
| L      | X                         | Χ                | Χ     | X       | X     | Н                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |  |
| Н      | L                         | L                | L     | L       | L     | Н                | Н                | Н                | Н                | Н                | Н                | Н                | $\mathbf{L}$     |  |
| Н      | L                         | L                | L     | L       | Н     | Н                | Н                | Н                | Н                | Н                | Н                | L                | Н                |  |
| Н      | L                         | L                | L     | Н       | L     | Н                | Н                | Н                | Н                | Н                | L                | Н                | Н                |  |
| Н      | L                         | L                | L     | Н       | Н     | Н                | Н                | Н                | Н                | L                | Н                | Н                | Н                |  |
| Н      | L                         | L                | Н     | L       | L     | Н                | Н                | Н                | L                | Н                | Н                | Н                | Н                |  |
| Н      | L                         | L                | Н     | L       | Н     | Н                | Н                | L                | Н                | Н                | Н                | Н                | Н                |  |
| Н      | L                         | L                | Н     | Н       | L     | Н                | L                | Н                | Н                | Н                | Н                | Н                | Н                |  |
| Н      | L                         | L                | Н     | Н       | Н     | L                | Н                | Н                | Н                | Н                | Н                | Н                | Н                |  |

### 74138 (Example of a 3–8 Bit Decoder)

- There is an enable function on this device, a LOW level on each input  $E'_1$ , and  $E'_2$ , and a HIGH level on input  $E_3$ , is required in order to make the enable gate output HIGH.
- The enable is connected to an input of each NAND gate in the decoder, so it must be HIGH for the NAND gate to be enabled.
- If the enable gate is not activated then all eight decoder outputs will be HIGH regardless of the states of the three input variables  $A_0$ ,  $A_1$ , and  $A_2$ .







# 4-line-to-16 line Decoder constructed with two 3-line-to-8 line decoders (2)

- When w=0, the top decoder is enabled and the other is disabled.
- The bottom decoder outputs are all 0's, and the top eight outputs generate min-terms 0000 to 0111.
- When w=1, the enable conditions are reversed.
- The bottom decoder outputs generate min-terms 1000 to 1111, while the outputs of the top decoder are all 0's.



### **Application example**

- •Decoders are used in many types of applications. One example is in computers for I/O selection as in previous slide
- •Computer must communicate with a variety of external devices called peripherals by sending and/or receiving data through what is known as input/output (I/O) ports
- Each I/O port has a number, called an address, which uniquely identifies it.
- •When the computer wants to communicate with a particular device, it issues the appropriate address code for the I/O port to which that particular device is connected .
- •The binary port address is decoded and appropriate decoder output is activated to enable the I/O port
- Binary data are transferred within the computer on a data bus, which is a set of parallel lines

### **BCD**-to- Decimal decoders

- •The BCD- to-decimal decoder converts each BCD code into one of Ten Positionable decimal digit indications.
- •It is frequently referred as a 4-line -to- 10 line decoder
- •The method of implementation is that only ten decoding gates are required because the BCD code represents only the ten decimal digits 0 through 9.
- Each of these decoding functions is implemented with NAND gates to provide active -LOW outputs.
- •If an active HIGH output is required, AND gates are used for decoding

| A | В | С | D | Q0     | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 | Q7 | Q8 | Q9 |
|---|---|---|---|--------|----|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 0 | 1<br>0 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 0 | 0      | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 1 | 0      | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 0 | 0      | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 1 | 0      | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 0 | 1 | 1 | 0 | 0      | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 0 | 1 | 1 | 1 | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 0 | 0 | 0 | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 0 | 0 | 1 | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |







### **BCD-7segment decoders/drivers**



- Most digital equipment has some means for displaying information in a form that can be understood by the user.
- This information is often numerical data but also be alphanumeric.
- One of the simplest and most popular methods for displaying numerical digits uses a 7segment configuration to form digital characters 0 to 9 and some times the hex characters A to F

### **BCD-7segment decoders/drivers**

- One common arrangements uses light-emitting diodes (LED's) for each segment.
- By controlling the current thru each LED, some segments will be light and others will be dark so that desired character pattern will be generated

Figure shows the segment pattern that are used to display the various digits. For example, to display a "6" the segments a,c,d,e,f and g are made bright while segment b is dark



### 7-segment decoder

- •A BCD-7 segment decoder/driver is used to take four-bit BCD input and provide the outputs that will pass current through the appropriate segments to display the decimal digit.
- •The logic for this decoder is more complicated than the logic of decoders of earlier case, because each output is activated for more than one combination of inputs.



# BCD input BCD input BCD-to 7-Segment Decoder/ Driver • Electronic decoders are available in IC form. • This decoder translates from BCD to decimal. • Decimals are shown on an 7-segment LED display.

• This IC also drives the 7-segment LED display.

7-segment display

- There are two types of 7-segment LED displays;
- · common anode
- common cathode

### **Common Anode**

In common-anode, the anode of all of the LEDs are tied together to positive of the power supply ( $V_{cc}$ ) as shown





Common-anode 7-segment LED display.

### **Common Cathode**

• In common–cathode, the cathode of all of the LEDs are tied together to ground as shown.





Common-cathode 7-segment LED display.

### Combinational Logic Circuit Implementation using a Decoder

 Any combinational logic circuit with n inputs and m outputs can be implemented with an n-to-2n-line decoder and m OR gates.

### Procedure:

- Express the given Boolean function in sum of min-terms
- Choose a decoder to generate all the min-terms of the input variables.
- Select the inputs to each OR gate from the decoder outputs according to the list of min-term for each function.

# Combinational Logic Circuit Implementation using a Decoder - An example (1)

**Example:** From the truth table of the full adder, design the circuit with a decoder

| х | у | Z | С | S |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 |

the functions can be expressed in sum of min-terms.

$$S(x,y,z) = \Sigma m(1,2,4,7)$$

 $C(x,y,z) = \Sigma m(3,5,6,7)$ 

where  $\boldsymbol{\Sigma}$  indicates sum, m indicates min-term and the number in brackets indicate the decimal equivalent

## Combinational Logic Circuit Implementation using a Decoder - An example (2)

Since there are three inputs and a total of eight min-terms, we need a 3-to-8 line decoder.

- The decoder generates the eight min-terms for x,y,z
- The OR gate for output S forms the logical sum of minterms 1,2,4, and 7.
- The OR gates for output C forms the logical sum of minterms 3,5,6, and 7



### **Encoders**

- An encoder is a combinational logic circuit that essentially performs a "reverse" of decoder functions.
- •An encoder accepts an active level on one of its inputs, representing digit, such as a decimal or octal digits, and converts it to a coded output such as BCD or binary.
- Encoders can also be devised to encode various symbols and alphabetic characters.
- •The process of converting from familiar symbols or numbers to a coded format is called *encoding*.

### **Encoders**

- •Most decoders accept an input code and produce a HIGH(or a LOW) at one and only one output line.
- •In other words, a decoder identifies, recognizes, or detects a particular code.
- •The opposite of this decoding process is called encoding and is performed by a logic circuit called an <u>encoder</u>.
- •An encoder has a number of input lines, only one of which input is activated at a given time and produces an N-bit output code, depending on which input is activated.



### **Encoders**

An **encoder** accepts an active logic level on one of its inputs and converts it to a coded output, such as BCD or binary.

- The decimal to BCD is an encoder with an input for each of the ten decimal digits and four outputs that represent the BCD code for the active digit.
- The basic logic diagram is shown. There is no zero input because the outputs are all LOW when the input is zero.





### Truth table for octal-to binary encoder [8-line- 3-line]

|    |                |             |                | C           | utputs             | 3             |                |    |    |    |
|----|----------------|-------------|----------------|-------------|--------------------|---------------|----------------|----|----|----|
| Āo | Ā <sub>1</sub> | $\bar{A}_2$ | Ā <sub>3</sub> | $\bar{A}_4$ | $\overline{A}_{5}$ | $\bar{A}_{6}$ | Ā <sub>7</sub> | 02 | 01 | 00 |
| X  | 1              | 1           | 1              | 1           | 1                  | 1             | 1              | 0  | 0  | 0  |
| X  | 0              | 1           | 1              | 1           | 1                  | 1             | 1              | 0  | 0  | 1  |
| X  | 1              | 0           | 1              | 1           | 1                  | 1             | 1              | 0  | 1  | 0  |
| X  | 1              | 1           | 0              | 1           | 1                  | 1             | 1              | 0  | 1  | 1  |
| X  | 1              | 1           | 1              | 0           | 1                  | 1             | 1              | 1  | 0  | 0  |
| X  | 1              | 1           | 1              | 1           | 0                  | 1             | 1              | 1  | 0  | 1  |
| X  | 1              | 1           | 1              | 1           | 1                  | 0             | 1              | 1  | 1  | 0  |
| X  | 1              | 1           | 1              | 1           | 1                  | 1             | 0              | 1  | 1  | 1  |

A low at any single input will produce the output binary code corresponding to that input. For instance , a low at  $A_3$ ' will produce  $O_2$  =0,  $O_1$ =1 and  $O_0$  =1, which is binary code for 3.  $A_0$ ' is not connected to the logic gates because the encoder outputs always be normally at 0000 when none of the inputs is LOW









### **Code Converters**

There are various code converters that change one code to another. Two examples are the four bit binary-to-Gray converter and the Gray-to-binary converter.

# **Example Colution**

Show the conversion of binary 0111 to Gray and back.





### **Code Converters**

Design a BCD to 7 Segment Display Code Converter

| Decimal | A | В | C | D | a | b | С | d | e | f | g |
|---------|---|---|---|---|---|---|---|---|---|---|---|
| 0       | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1       | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 2       | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 3       | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 4       | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 5       | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 6       | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| 7       | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 8       | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 9       | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |





### **Code Converters**

**Example:** Design a code converter to convert BCD numbers to Excess-three code.

### Solution:

- i- Create the truth table.
- ii- Creat the Karnaugh Map for the truth table.
- iii- Group Karnaugh map and derive the boolean functions
- iv- Draw the circuit for the functions







