# **Hex Inverter**

# With LSTTL-Compatible Inputs High-Performance Silicon-Gate CMOS

The MC74HCT04A may be used as a level converter for interfacing TTL or NMOS outputs to High–Speed CMOS inputs.

The HCT04A is identical in pinout to the LS04.

- Output Drive Capability: 10 LSTTL Loads
- TTL/NMOS-Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 4.5 to 5.5V
- Low Input Current: 1µA
- In Compliance With the JEDEC Standard No. 7A Requirements
- Chip Complexity: 48 FETs or 12 Equivalent Gates

### LOGIC DIAGRAM



Pinout: 14-Lead Packages (Top View)





http://onsemi.com



A = Assembly Location
WL or L = Wafer Lot
YY or Y = Year

WW or W = Work Week

### **FUNCTION TABLE**

| Inputs | Outputs |
|--------|---------|
| Α      | Υ       |
| L      | Н       |
| Н      | L       |

### ORDERING INFORMATION

|                | _        | _           |
|----------------|----------|-------------|
| Device         | Package  | Shipping    |
| MC74HCT04AN    | PDIP-14  | 2000 / Box  |
| MC74HCT04AD    | SOIC-14  | 55 / Rail   |
| MC74HCT04ADR2  | SOIC-14  | 2500 / Reel |
| MC74HCT04ADT   | TSSOP-14 | 96 / Rail   |
| MC74HCT04ADTR2 | TSSOP-14 | 2500 / Reel |

### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                             | Value                          | Unit |
|------------------|---------------------------------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                                                 | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                  | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                 | - 0.5 to V <sub>CC</sub> + 0.5 | V    |
| lin              | DC Input Current, per Pin                                                             | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                            | ± 25                           | mA   |
| ICC              | DC Supply Current, V <sub>CC</sub> and GND Pins                                       | ± 50                           | mA   |
| PD               | Power Dissipation in Still Air Plastic DIP† SOIC Package† TSSOP Package†              | 750<br>500<br>450              | mW   |
| T <sub>stg</sub> | Storage Temperature Range                                                             | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>Plastic DIP, SOIC or TSSOP Package | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

 $\label{problem} \mbox{Functional operation should be restricted to the Recommended Operating Conditions}.$ 

SOIC Package: - 7 mW/°C from 65° to 125°C

TSSOP Package: - 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                            | Min  | Max   | Unit |
|------------------------------------|------------------------------------------------------|------|-------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                | 4.5  | 5.5   | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0    | Vcc   | V    |
| TA                                 | Operating Temperature Range, All Package Types       | - 55 | + 125 | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise/Fall Time (Figure 1)                      | 0    | 500   | ns   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur.

<sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

### DC CHARACTERISTICS (Voltages Referenced to GND)

|                 | l v                                               |                                                                    | vcc        | Guara           | nteed Lin  |            |      |
|-----------------|---------------------------------------------------|--------------------------------------------------------------------|------------|-----------------|------------|------------|------|
| Symbol          | Parameter                                         | Condition                                                          | V          | –55 to 25°C     | ≤85°C      | ≤125°C     | Unit |
| VIH             | Minimum High–Level Input<br>Voltage               | $V_{Out} = 0.1V$<br>$ I_{Out}  \le 20\mu A$                        | 4.5<br>5.5 | 2.0<br>2.0      | 2.0<br>2.0 | 2.0<br>2.0 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage                | $V_{Out} = V_{CC} - 0.1V$ $ I_{Out}  \le 20\mu A$                  | 4.5<br>5.5 | 0.8<br>0.8      | 0.8<br>0.8 | 0.8<br>0.8 | V    |
| VOH             | Minimum High-Level Output<br>Voltage              | $V_{in} = V_{IL}$<br>$ I_{out}  \le 20\mu A$                       | 4.5<br>5.5 | 4.4<br>5.4      | 4.4<br>5.4 | 4.4<br>5.4 | V    |
|                 |                                                   | $V_{in} = V_{IL}$ $ I_{out}  \le 4.0 \text{mA}$                    | 4.5        | 3.98            | 3.84       | 3.70       |      |
| VOL             | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{iH}$<br>$ I_{out}  \le 20\mu A$                       | 4.5<br>5.5 | 0.1<br>0.1      | 0.1<br>0.1 | 0.1<br>0.1 | V    |
|                 |                                                   | $V_{in} = V_{IH}$ $ I_{out}  \le 4.0 \text{mA}$                    | 4.5        | 0.26            | 0.33       | 0.40       |      |
| l <sub>in</sub> | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                           | 5.5        | ±0.1            | ±1.0       | ±1.0       | μΑ   |
| lcc             | Maximum Quiescent Supply<br>Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>l <sub>out</sub> = 0μA | 5.5        | 1               | 10         | 40         | μА   |
| ΔlCC            | Additional Quiescent Supply Current               | V <sub>in</sub> = 2.4V, Any One Input                              |            | ≥ <b>–55</b> °C | 25 to 1    | 25°C       |      |
|                 | Current                                           | $V_{in} = V_{CC}$ or GND, Other Inputs $I_{out} = 0\mu A$          | 5.5        | 2.9             | 2.         | 4          | mA   |

<sup>1.</sup> Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

### AC CHARACTERISTICS ( $V_{CC} = 5.0V \pm 10\%$ , $C_L = 50pF$ , Input $t_f = t_f = 6ns$ )

|                                        |                                                                  | Guaranteed Limit |          |          |      |
|----------------------------------------|------------------------------------------------------------------|------------------|----------|----------|------|
| Symbol                                 | Parameter                                                        | –55 to 25°C      | ≤85°C    | ≤125°C   | Unit |
| tPLH,<br>tPHL                          | Maximum Propagation Delay, Input A to Output Y (Figures 1 and 2) | 15<br>17         | 19<br>21 | 22<br>26 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 2)     | 15               | 19       | 22       | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                        | 10               | 10       | 10       | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|          |                                               | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    | l |
|----------|-----------------------------------------------|-----------------------------------------|----|---|
| $C_{PD}$ | Power Dissipation Capacitance (Per Inverter)* | 22                                      | pF |   |

<sup>\*</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ . For load considerations, see Chapter 2 of the ON Semiconductor High–Speed CMOS Data Book (DL129/D).

<sup>2.</sup> Total Supply Current =  $I_{CC} + \Sigma \Delta I_{CC}$ .



Figure 1. Switching Waveforms



\*Includes all probe and jig capacitance

Figure 2. Test Circuit



Figure 3. Expanded Logic Diagram (1/6 of the Device Shown)

### **PACKAGE DIMENSIONS**

### PDIP-14 **N SUFFIX** CASE 646-06 ISSUE L





- NOTES:
  1. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE
  POSITION AT SEATING PLANE AT MAXIMUM
  MATERIAL CONDITION.
  2. DIMENSION L TO CENTER OF LEADS WHEN
  FORMED PARALLEL.
  3. DIMENSION B DOES NOT INCLUDE MOLD

  - FLASH.
    4. ROUNDED CORNERS OPTIONAL

|     | INC   | HES   | MILLIMETERS |       |  |
|-----|-------|-------|-------------|-------|--|
| DIM | MIN   | MAX   | MIN         | MAX   |  |
| Α   | 0.715 | 0.770 | 18.16       | 19.56 |  |
| В   | 0.240 | 0.260 | 6.10        | 6.60  |  |
| С   | 0.145 | 0.185 | 3.69        | 4.69  |  |
| D   | 0.015 | 0.021 | 0.38        | 0.53  |  |
| F   | 0.040 | 0.070 | 1.02        | 1.78  |  |
| G   | 0.100 | BSC   | 2.54 BSC    |       |  |
| Н   | 0.052 | 0.095 | 1.32        | 2.41  |  |
| J   | 0.008 | 0.015 | 0.20        | 0.38  |  |
| K   | 0.115 | 0.135 | 2.92        | 3.43  |  |
| L   | 0.300 | BSC   | 7.62 BSC    |       |  |
| M   | 0°    | 10°   | 0°          | 10°   |  |
| N   | 0.015 | 0.039 | 0.39        | 1 01  |  |

### SOIC-14 **D SUFFIX** CASE 751A-03 ISSUE F



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI 1. DIMENSIONING AND TOLERANCING PER ANS Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWARD F. DAMBAR.

- PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | METERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 8.55   | 8.75   | 0.337     | 0.344 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0 °    | 7°     | 0 °       | 7°    |  |
| Р   | 5.80   | 6.20   | 0.228     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

### **PACKAGE DIMENSIONS**

TSSOP-14 **DT SUFFIX** CASE 948G-01 **ISSUE O** 



- IES:
  DIMENSIONING AND TOLERANCING PER ANSI
  Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD FLASH,
  PROTRUSIONS OR GATE BURRS. MOLD FLASH
  OR GATE BURRS SHALL NOT EXCEED 0.15
- OR GATE BURRS SHALL NOT EXCEED 0.15
  (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD
  FLASH OR PROTRUSION. INTERLEAD FLASH OR
  PROTRUSION SHALL NOT EXCEED
  0.25 (0.010) PER SIDE.
  DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM
  MATERIAL CONDITION. MATERIAL CONDITION.
  TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.90   | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |  |
| С   |        | 1.20   |           | 0.047 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50   | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| Н   | 0.50   | 0.60   | 0.020     | 0.024 |  |
| J   | 0.09   | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09   | 0.16   | 0.004     | 0.006 |  |
| Κ   | 0.19   | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19   | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40   |        | 0.252 BSC |       |  |
| M   | 0°     | 8°     | 0°        | 8°    |  |

# **Notes**

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

### **PUBLICATION ORDERING INFORMATION**

### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

**German Phone**: (+1) 303–308–7140 (M–F 1:00pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

French Phone: (+1) 303–308–7141 (M–F 1:00pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

 $\textbf{English \ Phone} \hbox{:}\ (+1)\ 303-308-7142\ (M-F\ 12:00pm\ to\ 5:00pm\ UK\ Time)$ 

Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, England, Ireland

### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–8549

**Phone**: 81–3–5740–2745 **Email**: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.



**Press Room** Sales & Distribution

**About Us** Quality

**Trade Shows** 

**Investor Relations** 

**Employment** 



Product Catalog **New Products ON/Cherry Products** Documentation On-line Ordering Models Reliability Data **PCN** Samples FAQ Part Nomenclature

### **Tech Support**









### **Associated Documents**

Item **Short Desc** Size

**Data Sheet** Hex Inverter 126 kB PDF

### **Device MC74HCT04A**

**Hex Inverter with LSTTL Compliant Input** 

With LSTTL-Compatible Inputs High-Performance Silicon-Gate CMOS

The MC74HCT04A may be used as a level converter for interfacing TTL or NMOS outputs to High-Speed CMOS inputs.

The HCT04A is identical in pinout to the LS04.

### Features:

- Output Drive Capability: 10 LSTTL Loads
- TTL/NMOS-Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 4.5 to 5.5V
- Low Input Current: 1μA
- In Compliance With the JEDEC Standard No. 7A Requirements
- Chip Complexity: 48 FETs or 12 Equivalent Gates

### **Orderable Parts**

| Action | Orderable Part | Short<br>Desc.              | Package<br>Desc. | Pin<br>Count | Case<br>Outline | <u>Status</u> | Price/Unit | Pack Qty |
|--------|----------------|-----------------------------|------------------|--------------|-----------------|---------------|------------|----------|
| N/A    | MC74HCT04AD    | Hex<br>Inverter<br>with TTL | SOIC             | 14           | 751A-03         | Active        | \$0.160    | 55       |

|     |                | Compilant<br>Input                                |              |    |                |          |         |      |
|-----|----------------|---------------------------------------------------|--------------|----|----------------|----------|---------|------|
| N/A | MC74HCT04ADR2  | Tape and<br>Reel                                  | SOIC         | 14 | <u>751A-03</u> | Active   | \$0.160 | 2500 |
| N/A | MC74HCT04AFEL  | Tape and<br>Reel                                  | SOIC<br>EIAJ | 14 | 940A-03        | Active   | \$0.160 | 2000 |
| N/A | MC74HCT04AFL1  | Tape and<br>Reel                                  | SOIC<br>EIAJ | 14 | 940A-03        | LifeTime |         |      |
| N/A | MC74HCT04ADT   | Hex<br>Inverter<br>with TTL<br>Compliant<br>Input | TSSOP        | 14 | 948G-01        | Active   | \$0.200 | 96   |
| N/A | MC74HCT04ADTR2 | Tape and<br>Reel                                  | TSSOP        | 14 | 948G-01        | Active   | \$0.200 | 2500 |
| N/A | MC74HCT04AF    | Hex<br>Inverter<br>with TTL<br>Compliant<br>Input | SOIC<br>EIAJ | 14 | <u>940A-03</u> | Active   | \$0.160 | 50   |
| N/A | MC74HCT04AN    | Hex<br>Inverter<br>with TTL<br>Compliant<br>Input | PDIP         | 14 | 646-06         | Active   | \$0.160 | 500  |

Register | Site Index | Contact Us | Home | China Site

Products | Press Room | Sales | About | Investor | Employment

© Semiconductor Components Industries, L.L.C., 1999, 2000. All rights reserved. Terms of use.