| **INPUT Ports**                                         |                               |                  |
|---------------------------------------------------------|-------------------------------|------------------|
| $core\_clk\_in[0] \ 0b0\overline{0}00\overline{0}$ ( 0) |                               |                  |
| core_clk_in[1]<br>0b00001 ( 1)                          |                               |                  |
| core_clk_in[2]<br>0b00010 ( 2)                          |                               |                  |
| core_clk_in[3]<br>0b00011 ( 3)                          |                               |                  |
| $core\_clk\_in[4] \ 0b00100$ ( 4)                       | MUX                           | **OUTPUT Ports** |
| core_clk_in[5]<br>0b00101 ( 5)                          |                               |                  |
| core_clk_in[6]<br>0b00110 ( 6)                          |                               |                  |
| core_clk_in[7]<br>0b00111 ( 7)                          |                               |                  |
| core_clk_in[8]<br>0b01000 ( 8)                          |                               |                  |
| core_clk_in[9]<br>0b01001 ( 9)                          |                               |                  |
| core_clk_in[10]<br>0b01010 (10)                         |                               |                  |
| core_clk_in[11]<br>0b01011 (11)                         |                               |                  |
| core_clk_in[12]<br>0b01100 (12)                         |                               |                  |
| core_clk_in[13]<br>0b01101 (13)                         |                               |                  |
| core_clk_in[14]<br>0b01110 (14)                         | CORE_CLK_ROOT_SEL_A - 5bit(s) | core_clk[0]      |
| core_clk_in[15]<br>0b01111 (15)                         |                               | _                |
| core_clk_in[16]<br>0b10000 (16)                         |                               |                  |
| core_clk_in[17]<br>0b10001 (17)                         |                               |                  |
| core_clk_in[18]<br>0b10010 (18)                         |                               |                  |
| core_clk_in[19]<br>0b10011 (19)                         |                               |                  |

\*\*INPUT Ports\*\*

core\_clk\_in[39:0]

cdr\_clk\_in[39:0]

| **INPUT Ports**                 | MUX                           | **OUTPUT Ports**                     |
|---------------------------------|-------------------------------|--------------------------------------|
| core_clk_in[20]<br>0b00000 ( 0) |                               |                                      |
| core_clk_in[21]<br>0b00001 (1)  |                               |                                      |
| core_clk_in[22]<br>0b00010 ( 2) |                               |                                      |
| core_clk_in[23]<br>0b00011 (3)  |                               |                                      |
| core_clk_in[24]<br>0b00100 (4)  |                               |                                      |
| core_clk_in[25]<br>0b00101 ( 5) |                               |                                      |
| core_clk_in[26]<br>0b00110 ( 6) |                               |                                      |
| core_clk_in[27]<br>0b00111 ( 7) |                               |                                      |
| core_clk_in[28]<br>0b01000 (8)  |                               |                                      |
| core_clk_in[29]<br>0b01001 ( 9) |                               |                                      |
| core_clk_in[30]<br>0b01010 (10) | CORE_CLK_ROOT_SEL_B - 5bit(s) | CLK_ROOT_SEL_B - 5bit(s) core_clk[1] |
| core_clk_in[31]<br>0b01011 (11) |                               |                                      |
| core_clk_in[32]<br>0b01100 (12) |                               |                                      |
| core_clk_in[33]<br>0b01101 (13) |                               |                                      |
| core_clk_in[34]<br>0b01110 (14) |                               |                                      |
| core_clk_in[35]<br>0b01111 (15) |                               |                                      |
| core_clk_in[36]<br>0b10000 (16) |                               |                                      |
| core_clk_in[37]<br>0b10001 (17) |                               |                                      |
| core_clk_in[38]<br>0b10010 (18) |                               |                                      |
| core_clk_in[39]<br>0b10011 (19) |                               |                                      |

| **INPUT Ports**                |                              |                  |
|--------------------------------|------------------------------|------------------|
| cdr_clk_in[0]<br>0b00000 ( 0)  | MUX                          | **OUTPUT Ports** |
| cdr_clk_in[1]<br>0b00001 (1)   |                              |                  |
| cdr_clk_in[2]<br>0b00010 ( 2)  |                              |                  |
| cdr_clk_in[3]<br>0b00011 (3)   |                              |                  |
| cdr_clk_in[4]<br>0b00100 (4)   |                              |                  |
| cdr_clk_in[5]<br>0b00101 ( 5)  |                              |                  |
| cdr_clk_in[6]<br>0b00110 ( 6)  |                              |                  |
| cdr_clk_in[7]<br>0b00111 ( 7)  |                              |                  |
| cdr_clk_in[8]<br>0b01000 (8)   |                              |                  |
| cdr_clk_in[9]<br>0b01001 ( 9)  |                              |                  |
| cdr_clk_in[10]<br>0b01010 (10) | CDR_CLK_ROOT_SEL_A - 5bit(s) | cdr_clk[0]       |
| cdr_clk_in[11]<br>0b01011 (11) |                              |                  |
| cdr_clk_in[12]<br>0b01100 (12) |                              |                  |
| cdr_clk_in[13]<br>0b01101 (13) |                              |                  |
| cdr_clk_in[14]<br>0b01110 (14) |                              |                  |
| cdr_clk_in[15]<br>0b01111 (15) |                              |                  |
| cdr_clk_in[16]<br>0b10000 (16) |                              |                  |
| cdr_clk_in[17]<br>0b10001 (17) |                              |                  |
| cdr_clk_in[18]<br>0b10010 (18) |                              |                  |
| cdr_clk_in[19]<br>0b10011 (19) |                              |                  |

| MUX | **OUTPUT Ports** |  |            |                              |  |
|-----|------------------|--|------------|------------------------------|--|
|     |                  |  |            |                              |  |
|     |                  |  | cdr_clk[1] |                              |  |
|     |                  |  |            |                              |  |
|     |                  |  |            | CDR_CLK_ROOT_SEL_B - 5bit(s) |  |
|     |                  |  |            |                              |  |
|     |                  |  |            |                              |  |

\*\*OUTPUT Ports\*\*

core\_clk[1:0]

cdr\_clk[1:0]