

## **Description: -**

The top module that instantiates the address controller ( DLY\_ADDR\_CNTR) and the mux (20to1) and the decoder (1to20) as well. The controller is responsible for generating the addresses for the locations of the I\_DELAYs and O\_DELAYs corresponding to where they are connected defined by the DELAY\_LOC parameter. This address controller also makes use of the above mentioned mux and decoder to form this address as well as the delay\_tap\_output.

There are two more modules instantiated inside the GJC47 top module. These are named **one\_hot\_to\_output** and **slice\_assignment\_with\_addr**. The "one\_hot\_to\_output" is responsible for taking the 20 bit one-hot encoded bus input and generating an output bus whose width is equal to the number of I\_DELAYs and O\_DELAYs together so it can be connected directly to these modules carrying the correct addresses. Now the delay\_tap outputs from these \*\_DELAY modules is appended onto adjacent bits on the bus, whereas we require this output to be on the slices governed by the address generated by the address controller. This is where the "slice\_assignment\_with\_addr" comes into play. This module takes input and then reshuffles all the bits in it and place them at slices governed by the address generated and the sel\_dly input from the top level.

Keeping in mind that the mux and decoder work as one-hot encoded, so the address output from the address controller has to be converted into one-hot encoded values as select lines to the mux and decoder.

DELAY\_LOC parameter tells the addresses where the \*\_DELAYs are to be connected. These addresses are find out in the address\_controller and then passed on to the muxes and decoders in their one-hot encoded format. Since the bus width from the mux and decoder is 20 bits at least, there could be less number of \*\_DELAYs, hence these are mapped onto smaller width buses via the use of **one hot to output** and **slice assignment with addr** modules.

The DELAY parameter is loaded onto the specified \*\_DELAY module. This is selected on the basis of the value of sel\_dly input. sel\_dly input specifies which of the \*\_DELAYs connected at the specific addresses should be loaded. The dly\_ld signal is kept high for 2 clock cycles for the value to be loaded. dly\_adj and dly\_incdec inputs are responsible for incrementing and decrementing the loaded value. Finally the outputs from these \*\_DELAYs are driven through a mux, of which the select line is the one-hot encoded address from the address controller. The output is fed back to the address controller through which, the final output comes out based on the values of the input dly\_ld, dly\_adj and dly\_incdec signals.