# **Application Note**



# **PHY Selection Guide**

Requirements to Ethernet PHYs used for EtherCAT Ethernet PHY Examples

Version 1.5

Date: 2009-07-16



#### **DOCUMENT HISTORY**

| Version | Comment                                                                                                                                                                                                                                                                                                    |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1pre  | First preliminary release                                                                                                                                                                                                                                                                                  |
| 1.2     | <ul> <li>Ethernet PHY requirements revised (e.g., link loss reaction time)</li> <li>Added Micrel KSZ8001L</li> <li>Added National Semiconductor DP83848, DP83849, and DP83640</li> <li>Editorial changes</li> </ul>                                                                                        |
| 1.3     | <ul> <li>Added restriction to enhanced link configuration: RX_ER has to be asserted outside of frames (IEEE802 optional feature)</li> <li>Removed National Semiconductor DP83848 and DP83849 temporarily for further examination</li> </ul>                                                                |
| 1.4     | <ul> <li>Updated/clarified PHY requirements, PHY link loss reaction time is mandatory</li> <li>Added National Semiconductor DP83848, DP83849 with comments</li> <li>Added PHYs which require Enhanced Link detection to be activated</li> <li>Editorial changes</li> </ul>                                 |
| 1.5     | <ul> <li>PHY startup should not rely on MDC clocking</li> <li>Added Micrel KSZ8041NL/TL Rev. A4 to list of example Ethernet PHYs for EtherCAT with Enhanced Link Detection requirement</li> <li>ESD tolerance and baseline wander compensation recommendations added</li> <li>Editorial changes</li> </ul> |

#### Trademarks

Beckhoff®, TwinCAT®, EtherCAT®, Safety over EtherCAT®, TwinSAFE® and XFC® are registered trademarks of and licensed by Beckhoff Automation GmbH. Other designations used in this publication may be trademarks whose use by third parties for their own purposes could violate the rights of the owners.

#### Patent Pending

The EtherCAT Technology is covered, including but not limited to the following German patent applications and patents: DE10304637, DE102004044764, DE102005009224, DE102007017835 with corresponding applications or registrations in various other countries

#### Disclaimer

The documentation has been prepared with care. The products described are, however, constantly under development. For that reason the documentation is not in every case checked for consistency with performance data, standards or other characteristics. In the event that it contains technical or editorial errors, we retain the right to make alterations at any time and without warning. No claims for the modification of products that have already been supplied may be made on the basis of the data, diagrams and descriptions in this documentation.

#### Copyright

© Beckhoff Automation GmbH 07/2009.

The reproduction, distribution and utilization of this document as well as the communication of its contents to others without express authorization are prohibited. Offenders will be held liable for the payment of damages. All rights reserved in the event of the grant of a patent, utility model or design.

#### 1 Overview

An EtherCAT Slave Controller (ESC) takes care of the EtherCAT communication as an interface between the EtherCAT fieldbus (Ethernet) and the slave application.

EtherCAT uses standard Fast Ethernet. Transmission speed for EtherCAT is fixed to 100 Mbit/s with Full Duplex communication. EtherCAT Slave Controllers process Ethernet frames on the fly.

This application note provides an overview of the requirements to Ethernet PHYs used for EtherCAT devices. An example list of Ethernet PHYs currently expected to be suitable for EtherCAT is also provided.

This application note applies to the following Beckhoff EtherCAT Slave Controllers:

- ET1200
- ET1100
- EtherCAT IP Core for Altera/Xilinx FPGAs
- ESC10/20

Refer to the ESC data sheets for further information. The ESC data sheets are available from the Beckhoff homepage (<a href="http://www.beckhoff.com">http://www.beckhoff.com</a>).



Figure 1: EtherCAT Segment

# 2 Ethernet PHY Requirements

ESCs which support Ethernet Physical Layer use MII interfaces, some do also support the RMII interface. Since RMII PHYs include TX FIFOs, they increase the forwarding delay of an EtherCAT slave device as well as the jitter. RMII is not recommended due to these reasons.

EtherCAT and Beckhoff ESCs have some general requirements to Ethernet PHYs, which are typically fulfilled by state-of-the-art Ethernet PHYs.



The MII interfaces of Beckhoff ESCs are optimized for low processing/forwarding delays by **omitting a transmit FIFO**. To allow this, the Beckhoff ESCs have additional requirements to Ethernet PHYs, which are easily accomplished by several PHY vendors.

Refer to Section III of the ESC documentation for ESC specific information about supported features.

## Requirements to Ethernet PHYs used for EtherCAT:

- The PHYs have to comply with IEEE 802.3 100BaseTX or 100BaseFX.
- The PHYs have to support 100 Mbit/s Full Duplex links.
- The PHYs have to provide an MII (or RMII<sup>1</sup>) interface.
- The PHYs have to use autonegotiation.
- The PHYs have to support the MII management interface.
- The PHYs have to support MDI/MDI-X auto-crossover.
- PHY **link loss reaction time** (link loss to link signal/LED output change) has to be faster than 15 μs to enable redundancy operation<sup>2</sup>.
- The PHYs must not modify the preamble length.

# Additional requirements to Ethernet PHYs used with Beckhoff ESCs:

- The PHYs have to provide a **signal indicating a 100 Mbit/s (Full Duplex) link**<sup>3</sup>, typically a configurable LED output. The signal polarity is active low or configurable for some ESCs.
- The **PHY addresses** should be equivalent to the **logical port number (0-3)**. Some ESCs also support a fixed offset (e.g. offset 16, PHY addresses are logical port number plus 16: 16-19), or even an arbitrary offset. If none of these possibilities can be used, the PHY address should be configured to logical port number plus 1 (1-4), although some features (e.g., Enhanced Link Detection) can not be used in this case, because apart from the optional configurable PHY address offset, the PHY addresses are hard-coded inside the ESCs.
- PHY configuration must not rely on configuration via the MII management interface, i.e., required
  features have to be enabled after power-on, e.g., by default or by **strapping options**. PHY startup
  should not rely on MII management interaction, i.e., MDC clocking, since many ESCs do not
  communicate with the PHY via management interface unless the EtherCAT master requests this
  (only the EtherCAT IP Core with MI Link detection and configuration will communicate without
  master interaction).

# Additional requirements to Ethernet PHYs used with Beckhoff ESCs using the MII Interface:

- All PHYs connected to one ESC and the ESC itself must share the same clock source. This can
  be achieved by sourcing the PHYs from an ESC clock output or by sourcing the PHYs and the
  ESC from the same quartz oscillator. The ESC10/20 uses TX\_CLK as a clock source, both PHYs
  have to share the same quartz oscillator.
- The **TX\_CLK** signals of the PHYs must have a **fixed phase relation to the clock input** of the PHYs with a tolerance of ±5 ns, because a TX FIFO is omitted. During operation the phase

<sup>&</sup>lt;sup>1</sup> RMII is only supported by the EtherCAT IP Core

<sup>&</sup>lt;sup>2</sup> This can either be achieved by a PHY with such a link loss reaction time or by activating Enhanced link detection if the PHY asserts RX\_ER both inside and outside of frames for each invalid symbol. Enhanced link detection requires proper PHY address configuration. Devices with one or more EBUS ports which do not support port-wise configuration can not be configured to use Enhanced link detection without sacrificing compatibility to older ESCs.

<sup>&</sup>lt;sup>3</sup> If a combined signal (100 MBit/s link with Full Duplex) is not available, a signal indicating 100 Mbit/s speed might be used. Take care that the speed signal is inactive (10 Mbit/s) in case of no link. If only a Link signal is available, this might be used. Never use (combined) activity signals.

relation can not change since the PHYs and the ESC have to share the same clock source. The phase offset is compensated inside the ESC either manually by configuration or automatic: **Manual TX Shift compensation**: ET1100, ET1200, and IP Core provide a TX Shift configuration option (configurable TX\_EN/TXD signal delay by 0/10/20/30 ns) which is used for all MII ports. Thus, all PHYs connected to one ESC must have the same fixed phase relation between TX\_CLK and their clock input. This is typically true if the same PHY model is used for all ports. The phase relation has to be the same each time the PHYs are powered on. As the ESC10/20 use TX\_CLK as device clock source, configuration is not necessary, but the requirements for manual TX Shift compensation have to be fulfilled anyway.

**Automatic TX Shift compensation**: The IP Core supports automatic TX Shift compensation individually for each port. With automatic TX Shift compensation, the PHYs are not required to have the same fixed phase relation each time they are powered on.

# Recommendations to Ethernet PHYs used for EtherCAT:

- Receive and transmit delays should be deterministic.
- Maximum cable length should be ≥ 120 m to maintain a safety margin if the standard maximum cable length of 100 m is used.
- ESD tolerance should be as high as possible (4kV or better)
- Baseline wander should be compensated (even at maximum cable length)
- MDC should not incorporate pull-up/pull-down resistors, as this signal is used as a configuration input signal by some ESCs.
- Restriction of Autonegotiation advertisement to 100 Mbit/s / Full Duplex is desirable (configured by hardware strapping options).
- Power consumption should be as low as possible.
- I/O voltage: 3.3V should be supported for current ASIC and FPGA ESCs, additional 2.5V I/O support is recommended for recent FPGA ESCs.
- Single power supply according to I/O voltage (3.3V or 2.5V).
- The PHY should use a 25 MHz clock source (quartz oscillator or ESC output).
- Industrial temperature range should be supported.

NOTE: The following requirements defined by IEEE802.3 have to be observed: a) The preamble length should be maintained. Accumulating preamble reduction below 2 bytes including Start-of-Frame-Delimiter/SFD (0x55 5D) must not occur for single or cascaded ESCs. ESCs can not regenerate preambles to 8 bytes including SFD because of the on-the-fly processing, received and transmitted preamble length is identical. b) Receive and transmit delays should comply with the standard (RX delay should be below ~320 ns, TX delay below ~140 ns).

#### 3 PHY Connection

Figure 2 shows the principle connection between ESC<sup>4</sup> and PHY. The clock source of Ethernet PHYs and ESC has to be the same quartz or quartz oscillator. TX\_CLK is usually not connected unless automatic TX Shift compensation is used, because the ESCs do not incorporate a TX FIFO. The TX signals can be delayed inside the ESC for TX\_CLK phase shift compensation. LINK\_STATUS is an LED output indicating a 100 Mbit/s (Full Duplex) link.

Refer to ESC data sheet Section III for details about Ethernet PHY connection of a specific ESC.



**Figure 2: PHY Connection** 

<sup>&</sup>lt;sup>4</sup> ESC10/20 uses TX\_CLK of a PHY as the clock source of the ESC. FPGAs with IP Core only support the quartz oscillator alternative.

# 4 Example Ethernet PHYs

In this chapter, some example Ethernet PHYs which are assumed to fulfill the EtherCAT requirements are presented, as well as an overview of Ethernet PHYs which are assumed to not fulfill these requirements. These lists represent a current collection of information from data sheets, vendors, and basic hardware tests for some devices, and they represent the best of current knowledge. These lists do not imply any kind of certification for EtherCAT, since none of these PHYs has been tested thoroughly and step-by-step to fulfill each EtherCAT and IEEE802.3 requirement. These lists are only meant as a guide for developers seeking for information about Ethernet PHYs for EtherCAT.

The Ethernet PHYs were either judged by a **brief** overview of their data sheets or by additional **basic** hardware tests. Ethernet PHYs which have been tested in hardware are indicated.

The example Ethernet PHYs for EtherCAT shown in the following tables are sorted alphabetically by vendor name, not by preference. The selection of Ethernet PHYs was restricted to 1-4 port 10/100 Mbit/s Ethernet PHYs. These tables are incomplete in terms of Ethernet PHY vendors and Ethernet PHY devices – they just give some examples, and it is likely that other devices and devices from different vendors meet the requirements as well.

It can not be guaranteed that the mentioned Ethernet PHYs, future revisions of them, or product changes are or will be fully EtherCAT compatible or not, nor that they are compatible with all types of ESCs – because of ESC specific options (e.g., configurable link polarity, supported PHY address offsets, Enhanced Link detection, automatic TX Shift compensation). As far as known, restrictions and features of the PHYs impacting their EtherCAT usage are added to the tables.

#### 4.1 **Example Ethernet PHYs**

Table 1: Example Ethernet PHYs assumed to fulfill EtherCAT requirements

| Vendor /<br>Device     | Ports | HW<br>tested <sup>5</sup> | TX_CLK fixed phase <sup>6</sup> | PHY addr. <sup>7</sup> | PHY<br>addr.<br>offset <sup>8</sup> | Link loss reaction time | Comments                                                          |  |  |
|------------------------|-------|---------------------------|---------------------------------|------------------------|-------------------------------------|-------------------------|-------------------------------------------------------------------|--|--|
| Broadcom               |       |                           |                                 |                        |                                     |                         |                                                                   |  |  |
| BCM5221                | 1     | no                        | Data sheet <sup>9</sup>         | 0-31                   | 0                                   | 1.3 µs                  | Quartz oscillator required. Internal pull-down at MDC.            |  |  |
| BCM5222                | 2     | no                        | Data sheet                      | 0-31                   | 0                                   | 1.3 µs                  | Quartz oscillator required. Internal pull-down at MDC.            |  |  |
| BCM5241                | 1     | yes                       | Data sheet                      | 0-7, 8,<br>16, 24      | 0                                   | 1.3 µs                  | Quartz oscillator required. Internal pull-up at MDC. XTALI ≤ 1.8V |  |  |
| Micrel                 |       |                           |                                 |                        |                                     |                         |                                                                   |  |  |
| KSZ8001L               | 1     | no                        | Vendor                          | 1-31                   | 16                                  | ms                      | PHY addr. 0 = Broadcast                                           |  |  |
| KSZ8721B<br>KSZ8721BT  | 1     | yes (BT)                  | Vendor                          | 0-31                   | 0                                   | 6 µs                    | Internal pull-up at MDC                                           |  |  |
| KSZ8721BL<br>KSZ8721SL | 1     | yes (BL)                  | Vendor                          | 0-31                   | 0                                   | 6 µs                    | Internal pull-up at MDC                                           |  |  |
| KSZ8721CL              | 1     | no                        | Vendor                          | 0-31                   | 0                                   | 6 µs                    | Internal pull-up at MDC                                           |  |  |

<sup>&</sup>lt;sup>5</sup> The following requirements were not part of the basic hardware test: MDI/MDI-X auto-crossover, MII management interface, TX clock phase relation, and preamble length maintenance. The first three requirements are assumed to be fulfilled either according to the data sheet or vendor notice. The last requirement is only approved by Micrel for KS8721 and KS8001L. The other devices have not been tested.

6 Information about fixed phase shift between TX\_CLK and PHY clock source from data sheet or from vendor

<sup>&</sup>lt;sup>7</sup> PHY address range supported by PHY. Special PHY addresses are excluded (Broadcast/Isolate).

<sup>&</sup>lt;sup>8</sup> Suggested PHY address offset. ET1100 and ET1200 only support a PHY address offset of 0 or 16, otherwise Enhanced link detection has to be deactivated. A PHY address offset of 0 means PHY addresses 0-3 are used, an offset of 16 means PHY addresses 16-19 are used, etc.. 

Only for XTALI, not approved for REF\_CLK. According to Broadcom, a quartz oscillator can be connected to

XTALI as well.

# 4.2 Example Ethernet PHYs: Enhanced Link Detection required

The following Ethernet PHYs require **Enhanced Link Detection** to be activated in order to achieve sufficient link loss reaction times. Please notice that Enhanced Link detection can not be activated if the ESC has one or more EBUS ports, because EBUS Enhanced Link detection is incompatible with some older ESCs.

Table 2: Example Ethernet PHYs assumed to fulfill EtherCAT requirements if Enhanced Link detection is activated

| Vendor /<br>Device                                                               | Ports | HW<br>tested <sup>5</sup> | TX_CLK fixed phase <sup>6</sup> | PHY addr. <sup>7</sup> | PHY<br>addr.<br>offset <sup>8</sup> | Link loss reaction time         | Comments                                                                               |  |  |  |
|----------------------------------------------------------------------------------|-------|---------------------------|---------------------------------|------------------------|-------------------------------------|---------------------------------|----------------------------------------------------------------------------------------|--|--|--|
| Restriction: Enhanced Link detection has to be activated for the following PHYs: |       |                           |                                 |                        |                                     |                                 |                                                                                        |  |  |  |
| Micrel                                                                           |       |                           |                                 |                        |                                     |                                 |                                                                                        |  |  |  |
| KSZ8041TL<br>Rev. A4<br>KSZ8041NL<br>Rev. A4                                     | 1     | no                        | Vendor                          | 1-7                    | 1                                   | up to 1 ms                      | PHY addr. 0 = Broadcast<br>Enable 8 byte preamble<br>with CONFIG[2:0]=100              |  |  |  |
| National Semiconductor                                                           |       |                           |                                 |                        |                                     |                                 |                                                                                        |  |  |  |
| DP83848                                                                          | 1     | yes                       | Vendor                          | 1-31                   | 16                                  | 250 μs                          | PHY addr. 0 = Isolate,<br>use LED_LINK for link<br>detection                           |  |  |  |
| DP83849                                                                          | 2     | no                        | Vendor                          | 0-31                   | 0                                   | 250 μs                          | do not use SCMII mode,<br>use LED_LINK for link<br>detection                           |  |  |  |
| DP83640                                                                          | 1     | no                        | Vendor                          | 1-31                   | 16                                  | 250 μs<br>(conf. to<br>~1.3 μs) | PHY addr. 0 = Isolate,<br>do not use SCMII mode,<br>use LED_LINK for link<br>detection |  |  |  |

# 4.3 Examples of Ethernet PHYs assumed to be incompatible with EtherCAT requirements

The following Ethernet PHYs are currently assumed or known to be **incompatible** with EtherCAT – because they do not support MDI/MDIX-auto-crossover which became state-of-the-art for many recent PHYs:

AMD
 Am79C874, Am79C875 (datasheet: no MDI/MDIX-auto-

crossover)

Broadcom
 BCM5208R (datasheet: no MDI/MDIX-auto-crossover)
 Cortina Systems (formerly Intel)
 LXT970A, LXT971A, LXT972A, LXT972M, LXT974, LXT975

(datasheet: no MDI/MDIX-auto-crossover)

Davicom Semiconductor
 DM9761 (datasheet: no MDI/MDIX-auto-crossover)

Micrel KSZ8041 Rev. A3 (hardware test: no preamble maintenance)

and maybe previous revisions

SMSC
 STMicroelectronics
 Teridian (formerly TDK)
 LAN83C185 (datasheet: no MDI/MDIX-auto-crossover)
 STE100P (datasheet: no MDI/MDIX-auto-crossover)
 78Q2120C (datasheet: no MDI/MDIX-auto-crossover)

VIA Technology
 VT6103F, VT6303L (datasheet: no MDI/MDIX-auto-crossover)

# 5 Appendix

# 5.1 Support and Service

Beckhoff and their partners around the world offer comprehensive support and service, making available fast and competent assistance with all questions related to Beckhoff products and system solutions.

## 5.1.1 Beckhoff's branch offices and representatives

Please contact your Beckhoff branch office or representative for local support and service on Beckhoff products!

The addresses of Beckhoff's branch offices and representatives round the world can be found on her internet pages: http://www.beckhoff.com

You will also find further documentation for Beckhoff components there.

# 5.2 Beckhoff Headquarters

Beckhoff Automation GmbH Eiserstr. 5 33415 Verl Germany

phone: + 49 (0) 5246/963-0 fax: + 49 (0) 5246/963-198

e-mail: <a href="mailto:info@beckhoff.com">info@beckhoff.com</a>
web: <a href="mailto:www.beckhoff.com">www.beckhoff.com</a>

### **Beckhoff Support**

Support offers you comprehensive technical assistance, helping you not only with the application of individual Beckhoff products, but also with other, wide-ranging services:

- world-wide support
- · design, programming and commissioning of complex automation systems
- · and extensive training program for Beckhoff system components

hotline: + 49 (0) 5246/963-157 fax: + 49 (0) 5246/963-9157 e-mail: support@beckhoff.com

#### **Beckhoff Service**

The Beckhoff Service Center supports you in all matters of after-sales service:

- on-site service
- repair service
- spare parts service
- hotline service

hotline: + 49 (0) 5246/963-460 fax: + 49 (0) 5246/963-479 e-mail: service@beckhoff.com