









## FPGA I/O Banks







| Note 1: | Use | shorting block in VCC3V3 position for 100 Mhz |  |
|---------|-----|-----------------------------------------------|--|
|         | Use | no shortina block for 50Mhz                   |  |
|         | Use | shorting block in GND position for 25Mhz      |  |

| Basys, Basic System Board |          |            |           |    |  |  |  |  |
|---------------------------|----------|------------|-----------|----|--|--|--|--|
| Copyright 2006, Digilent  | Engineer | : NEA      |           |    |  |  |  |  |
| SHEET: FPGA I/O Banks     | Author:  | NEA        |           |    |  |  |  |  |
| TITLE: Basys              | Rev:     | Е          |           |    |  |  |  |  |
| Doc#: 500-107             | Date:    | 10/24/2006 | Sheet: 6/ | ′8 |  |  |  |  |

## FPGA I/O Banks



| Basys, Basic System Board |           |            |          |   |  |  |  |
|---------------------------|-----------|------------|----------|---|--|--|--|
| Copyright 2006, Digilent  | Engineer: | NEA        |          |   |  |  |  |
| SHEET: FPGA I/O Banks     | Author:   | NEA        |          |   |  |  |  |
| TITLE: Basys              | Rev:      | E          |          |   |  |  |  |
| Doc#: 500-107             | Date:     | 10/24/2006 | Sheet:7/ | 8 |  |  |  |





| Basys, Basic System Board |                  |           |  |  |  |  |  |
|---------------------------|------------------|-----------|--|--|--|--|--|
| Copyright 2006, Digilent  | Engineer: NEA    |           |  |  |  |  |  |
| SHEET: FPGA Power Supply  | Author: NEA      |           |  |  |  |  |  |
| TITLE: Basys              | Rev: E           |           |  |  |  |  |  |
| Doc#: 500-107             | Date: 10/24/2006 | Sheet:8/8 |  |  |  |  |  |