### Disclaimer.

Since the explanation of the problem of the contest seems very vague to me, I took some time and explain my thought and problem approach. In case some readers are not familiar with the concept.

This is not an academic paper by any means, this should not be cited as peer-reviewed article, because it is not. I am not a compiler engineer, never was and probably never will be. Following information is just the result of messing with LLVM for two weekends.

### Problem introduction.

In ancient times when computers were made of stone with primitive tools by cavepeople CPUs ran operations within concrete order: CPU fetches an instruction, fetches operands if they are available, pass the instruction with operands to execution unit, execute the instruction and write result of the instruction to register file.

There is a problem introduced by condition within the cycle -if operands are available. If they are not CPU stalls until it is possible to fetch those.

One of the solutions to stall problem was introduction of out-of-order CPU pipelines and speculative execution<sup>1</sup>.

The key idea of speculative execution is CPU calculate other instructions ahead of time and, whenever the time of their execution has come, pretend they were executed just now and pull results from under the carpet in order introduced to machine in first place.

In general, the out-of-order execution is more broad than that. Some of basic operations (including memory operations such as store and load) could be reordered by

<sup>&</sup>lt;sup>1</sup> Obviously more famous not for the execution performance boost, but for "Spectre" and "Meltdown" vulnerabilities. Almost T.J. Kaczynski reference in «Digit Reversal Without Apology» by Lara Pudwell: «Better known for his other work».

CPU in order to improve performance. This approach introduces us a memory ordering concept.

Depending on underlying hardware (and toolchain on that matter) we can expect certain memory ordering approaches from the system. From strictest to less strict they go as follows: sequential consistency, total store ordering, weak memory model with data dependency and notoriously weak memory model<sup>2</sup>. If you are not familiar, please go read a link in a footnote, I will wait here.

There are plenty of servers that currently runs with ARM CPUs with a weak memory model. This may cause problems in multithreaded environment. Let us start with classical example.

| CPU1  | CPU2  |
|-------|-------|
| x = 1 | y = 1 |
| a = y | b = x |

Suppose we have a multithreaded program with two global variables: a and b, initially set to 0 (a = 0, b = 0). Each CPU puts a value of 1 to variables x and y.

No matter what CPU executes first - CPU1 or CPU2 we, as a sane person, expect to have a == 1 OR b == 1 OR both if we got lucky. We can have some execution races, but the assigning x and y value of one should go first, right? Not really.

Due to weak memory model CPU can reorder instructions within execution of the single-threaded domain if the reordering does not change the execution flow. This means CPU1 can reorder instructions for its thread, the CPU2 can do the same and as a result programmer (or and user) end up with two variables a == b == 0.

<sup>&</sup>lt;sup>2</sup> For further reading refer to: <a href="https://preshing.com/20120930/weak-vs-strong-memory-models/">https://preshing.com/20120930/weak-vs-strong-memory-models/</a>. Also, read about Alpha AXP memory model, this is hilarious.

Since that example seems quite synthetic, please, let me introduce real-life example of such program $^{34}$  (see Figure 1).

```
#include <assert.h>
volatile unsigned __attribute__((aligned (256))) a = 1;
volatile unsigned __attribute__((aligned (256))) b = 1;
void * update(void *vargp) {
   a++;
    b++;
void * read(void *vargp) {
 unsigned al, bl;
   bl = b;
    al = a;
    assert(bl <= al);</pre>
  } while (bl);
int main() {
 pthread t thread id1;
 pthread t thread id2;
 pthread create(&thread id1, NULL, update, NULL);
 pthread create(&thread id2, NULL, read, NULL);
 pthread join(thread id1, NULL);
  pthread join(thread id2, NULL);
```

Figure 1. Multithreaded example for relaxed/strict MM

Here we have program with two separate threads, one to update the values and other to read them. We expect code to be executed in strict order, so the assert on line 21 will never hit. If you compile and run it on some Intel CPU it will do so and run until you pull the plug without any problems. That happens because Intel utilize TSO

<sup>&</sup>lt;sup>3</sup> This is slightly modified program, originally written by Viktor Mustlya for Konstantin Vladimirov's Intel C++ course. All props to them.

<sup>&</sup>lt;sup>4</sup> In order to have some consistency within paper all code will be in images, but I will provide link to repository separately, with instructions how to compile.

memory model. Pretty much any ARM CPU will cause assertion due to reordering of stores and loads.

#### Problem statement.

The problem to solve is not quite clear described, so I decided to think a bit and rephrase initial statement as below.

I think many companies have a huge codebase that written with some concurrency safety in mind. The code runs well, but they are not expecting change of paradigm with running programs on weak memory model microprocessors. It is probably not feasible to rewrite it due to cost/resources issues. Can we do something without rewriting the multimillion lines-of-code projects?

# Problem approach.

Probably. In order to make programs run in certain order, CPU manufacturers introduced an instruction type - fence (or barrier). Fence marks the place in program that splits execution flow to before and after and guaranties that all instructions before fence will be executed prior to that fence and instructions after fence - will be executed after it. The CPU can reorder instructions before fence, can reorder them after, but fence marks a border for out-of-order execution that CPU reordering should consider.

If we modify the initial example as follows:

| CPU1  | CPU2  |
|-------|-------|
| x = 1 | y = 1 |
| fence | fence |
| a = y | b = x |

we ensure that instruction "x = 1" will ran strictly before "a = y", same applies to "y = 1" and "b = x".

ARM architecture has different fence instructions:

- DSB or Data synchronization barrier, completes when all instructions before this instruction complete;
- DMB or Data memory barrier, ensures that all explicit memory accesses before the DMB instruction complete before any explicit memory accesses after the DMB instruction start;
- ISB or Instruction Synchronization Barrier, flushes the pipeline in the processor, so that all instructions following the ISB are fetched from cache or memory, after the ISB has been completed.

In a real program we can place fences by hand, using \_asm\_ or using some locks and atomics. We can use fence instruction to make the execution flow of the program stricter (see Figure 2). After adding fence, the assert would not be hit.

I investigated for a while and unfortunately could not find any non-academical solution to putting fences in code. Obviously, people who trying to fix concurrency in weak memory models are smart but 99 times out of 100 you cannot just pick their solution from the shelf and introduce it to the development process. Almost any tool I could find works on small snippets of Assembly code and strange input formats<sup>5</sup>. Almost none of them were updated for eternity.

Since I have a computer security background I though of major security instrumentalization, such as stack canaries and Meltdown/Spectre fixes and decided to use same approach to the instrumentalization of memory instructions at the compilation stage.

We can automatically put fences around load and store instructions and thus fix some of the issues of weak memory model. For the cost of performance, of course.

-

<sup>&</sup>lt;sup>5</sup> Also, probably a sacrifice of the first-born if you are not carefully reading modified MIT license

```
#include <pthread.h>
   #include <assert.h>
 3 volatile unsigned __attribute__((aligned (256))) a = 1;
4 volatile unsigned __attribute__((aligned (256))) b = 1;
  void * update(void *vargp) {
    while (a) {
       a++;
         asm __volatile ("dmb ishst\n" : : "memory");
       b++;
16 void * read(void *varqp) {
    unsigned al, bl;
      bl = b;
      \overline{al} = \overline{a};
      assert(bl <= al);</pre>
    } while (bl);
 7 int main() {
    pthread t thread id1;
    pthread t thread id2;
   pthread create(&thread id1, NULL, update, NULL);
   pthread create(&thread id2, NULL, read, NULL);
    pthread_join(thread id\overline{1}, NULL);
    pthread join(thread id2, NULL);
```

Figure 2. Same example, but with fences

# Instrumentalization module, actual submission.

Modern compilers, such as LLVM have modular structure. LLVM compiler has front ends for different languages, back ends to architecture-dependent code and modules that works on intermediate representation level (LLVM IR). Front end parses parses and lexes the source code generating an intermediate language representation and the second layer converts the intermediate representation to actual assembly machine code optimized for different processor architectures.

LLVM compiler introduces passes - modules that can make certain changes to IR. Passes are usually used for optimizations, instrumentalization and IR modification in general.



Figure 3. LLVM Frontend-Backend Compiler Architecture<sup>6</sup>

As a submission I introduce the LLVM-module that does two things:

- It inspects module and finds all functions that being run concurrently. For the sake of prototyping we only search for pthread functions;
- Instrumenting all load and store instructions on spoken functions.

I will walk through all module to explain how it works. Let us look at the callback inside the LLVM pass (see Figure 4).

It creates a StringMap structure FunctionListMap. This structure saves all functions that being run with pthread-create function.

<sup>&</sup>lt;sup>6</sup> Source of image and LLVM explanations: <a href="https://medium.com/@JMangia/swift-c-llvm-compiler-optimization-842012568bb7">https://medium.com/@JMangia/swift-c-llvm-compiler-optimization-842012568bb7</a>

```
bool LegacyBarrierInject::runOnModule(llvm::Module &Module) {
    llvm::StringMap<unsigned> FunctionListMap;
    FunctionListMap = Impl.findThreadingFunctions(Module);
    printStringMap(FunctionListMap);
    llvm::errs() << "barrier" << "\n";
    insertBarrierToBB(Module, FunctionListMap);
    return false;
}</pre>
```

Figure 4. runOnModule callback

The map with these instructions being passed to next fence inject routine - insertBarrierToBB.

Source code for the findThreadingFunction function introduced on the figure (see Figure 5).

Figure 5. findThreadingFunction

This module iterates through function and opcodes of module. We are looking for opcode "call" and acquiring its operands. If one of the operands is "pthread\_create" we decide to add the function threaded to return StringMapStructure. This will work for pretty much any threading routines except esoteric ones. Why we do so? Because we should not instrumentalize code that runs on a single thread. We will put a lot of fences and achieve

nothing since single-threaded programs should run correctly within the domain.

The function insertBarrierToBB is self-explanatory. We are looking for store and load opcodes (store is commented out on screenshot for test purposes, so we are instrumenting only loads) and if we found one, we add a fence instruction right before it.

Figure 6. insertBarrierToBB function

After running this LLVM pass on the module we will get LLVM IR with instrumentalized routines.

### How it can be used.

- 1) Apply patches obtained from my repository (see <a href="https://github.com/outofhere/Research/tree/master/2">https://github.com/outofhere/Research/tree/master/2</a>
  <a href="mailto:020/weak memory model llmv pass">020/weak memory model llmv pass</a>) to your freshly llvm-10 repository and compile it;
- 2) Get yourself a nice failing program (see Figure 7 and Figure 8) and compile it to bitcode for ARM:

```
$LLVM_DIR/bin/clang-10 -S -emit-llvm --
target=aarch64-arm-none-eabi threadingrace.cc -o
threadingrace.ll
```

3) Make sure we don't have fence instructions in bitcode yet (see Figure 9);

4) Run custom llvm-pass as follows (see Figure 10):

```
$LLVM_DIR/bin/opt -load LLVMBarrierInject.so -
barrier-inject threadingrace.ll >
threadingrace_out.bc
```

- 5) Compile bitcode to \*.S file (see Figure 11):
  - \$LLVM DIR/bin/llc threadingrace out.bc
- 6) At this point we already have an assembly code, so we can ensure that there are fences put (see Figure 11), but in order to do everything safe and sound let's compile it to the end with aarch64 compiler (see Figure 13).

```
$ 1s
threadingrace.cc
$ cat threadingrace.cc
#include <pthread.h>
#include <assert.h>
volatile unsigned __attribute__((aligned (256))) a = 1;
volatile unsigned _attribute ((aligned (256))) b = 1;
extern "C"
void * update(void *vargp) {
  while (a) {
   a++;
    b++;
void * read(void *vargp) {
  unsigned al, bl;
  do {
   bl = b;
    al = a;
    assert(bl <= al);</pre>
  } while (bl);
 pthread_t thread_id1;
  pthread_t thread_id2;
 pthread_create(&thread_id1, NULL, update, NULL);
 pthread_create(&thread_id2, NULL, read, NULL);
 pthread_join(thread_id1, NULL);
  pthread join(thread id2, NULL);
  return 0;
```

Figure 7. Code of the program without fences

Figure 8. Compilation process

Figure 9. LLVM IR without barriers

Figure 10. Running pass on the LLVM IR

Figure 11. Bitcode after pass to \*.S

```
description
d
```

Figure 12. Expanded instructions before LDR instructions

```
S /usr/bin/aarch64-linux-gnu-gcc -pthread -static threadingrace_out.s -o race_manual_barrier.bin

5 file race_manual_barrier.bin
race_manual_barrier.bin: ELF 64-bit LSB executable, ARM aarch64, version 1 (GNU/Linux), statically linked, for GNU/Linux 3.7.0, BuildID[sha1]=cbafc24a8df4432
421543fd87le49bf905500ee3, with debug_info, not stripped

5 6
```

Figure 13. End of compilation and linking process

# Wrap up.

The current implementation of fence insertion pass is quite crude and non-efficient. For reference, see manually put fence versus automated (see Figure 14).

Figure 14. Manual fence on the left, only loads pass on the right

Fence instructions may require hundreds of cycles which often we cannot afford on productive systems.

If we want instrumentalize all store and load instructions, we end up with 7 DMB instructions in total for a small snippet of code. If we put fences only before loads, we will have 3 DMBs for a same snippet and non-zero chance that we still have races. This still will work for the simple code I presented, but probably will not in large-scaled systems.

In order to full implement this approach we should utilize some of the academic paper and write a good analytical pass which decides if we require fence between memory instructions. This is feasible and was made for some of the academic papers I stumbled upon during research.

What happens if we instrumentalize a code already written with atomics? We can use some of the optimizations described in EuroLLVM's presentation "Efficient code generation for weakly ordered architectures": <a href="https://llvm.org/devmtg/2014-04/PDFs/Talks/Reinoud-EuroLLVM.pdf">https://llvm.org/devmtg/2014-04/PDFs/Talks/Reinoud-EuroLLVM.pdf</a>

It describes how we can get rid of some of repeating fence instructions and how to optimize fencing with loops.

I strongly believe that automatic instrumentalization is a way to go for this problem, however it is not feasible to write somewhat decent analytical pass in the period of two weeks with a team of one person. If you want to PM some of your thoughts on the issue - feel free to do so, I left an e-mail at the end of the paper.