### **CMPE-160 DSD1**

# **Laboratory Exercise 8**

# **Analysis and Simulation of Sequential Circuits**

By submitting this report, I attest that its contents are wholly my individual writing about this exercise and that they reflect the submitted code. I further acknowledge that permitted collaboration for this exercise consists only of discussions of concepts with course staff and fellow students. Other than code provided by the instructor for this exercise, all code was developed by me.

> Oliver Vinneras 16 March 2022

> > Lab Section: 3

Instructor: Mr. Lange

Henry Bang TA:

**Harrison Barnes** 

Ian Chasse

Shubhang Mehrotra

Lecture Section: 1

Lecture Instructor: Mr. Cliver

#### **Abstract**

The purpose of this exercise was to analyze and simulate a 4 bit register to observe how sequential circuits work. This was done by modeling and simulating both a 4 bit shift register and a 4 bit shift register using multiplexers. After analyzing both the functionality and the implementation of both of these 4 bit shift registers, the waveforms aligned with each other and produced the same results as what was found in a function table for a 4 bit shift register.

### **Design Methodology**

A 4 bit shift register was designed and implemented by filling out a table based on a specific sequence of operations. This function table, Table 1, was used to design the 4 bit shift register used. As this 4 bit shift register had a reset active low, whenever the rising edge of the clock was triggered and the reset was at 0, the outputs, QA QB QC and QD were all set to 0.

Table 1: Function table for a reset active low 4 bit shift register

| clk       | rst | SL | SIN | A | В | C | D | QA  | QB | QC | QD |
|-----------|-----|----|-----|---|---|---|---|-----|----|----|----|
| otherwise | 1   | X  | X   | X | X | X | X | QA  | QB | QC | QD |
| X         | 0   | X  | X   | X | X | X | X | 0   | 0  | 0  | 0  |
| 1         | 1   | 1  | X   | Α | В | С | D | A   | В  | С  | D  |
| 1         | 1   | 0  | SIN | X | X | X | X | SIN | QA | QB | QC |

When the SL, shift load, was 1, the input was loaded as the output. It was only possible to reach this state when reset was 1 and the clock was at a rising edge. If SL was 0, the values of QA, QB, QC, and QD were shifted to the right, with SIN being the new QA.

The Table 1 shown above was used to create a circuit diagram for the 4 bit shift register. This is shown in Figure 1. Using 4 D flip flops, a 4 bit shift register was created. This gives an output of 4 bits, each using the previous output as an input and shifting bits depending on the status of the SL.



Figure 1: 4 bit shift register

The implementation of the 4 bit shift register, Figure 1, was modeled and tested depending on the values in Table 1. This is also the case for the 4 bit shift register shown in Figure 2. This shift register uses tri-state buffers as multiplexers instead of basic gates.



Figure 2: 4 bit shift register using multiplexers

As Figure 1 and Figure 2 had the exact same functionality, they were tested against each other and the results aligned. Using multiplexers instead of basic AOI logic gates can reduce clutter and the amount of gates used.

## **Results and Analysis**

When both Figure 1 and Figure 2 were simulated, the results were shown in Figure 3. This simulation also aligned with Table 1 and the logic behind a 4 bit shift register.



Figure 3: Simulation for the 4 bit shift register

Following the waveforms in Figure 3, they can be used to trace through any part of the implementation of the 4 bit shift register in Figure 1 and Figure 2.

$$Tmin = tco + tpd + ts$$
  
 $8.767ns = 6.078ns + 0ns + 2.689ns$   
 $1/8.767ns = 0.114 \times 10^3 = 114MHz$  (1)

The timing analysis shown in Equation (1) demonstrates the minimum clock period that the circuit can operate at, Tmin = 8.767ns, and the maximum clock frequency to be 114MHz. tco is the Clock to Output time, tpd is the propagation delay in this circuit, assumed to be 0ns, and ts is the setup time.

#### **Conclusion**

This exercise was successful as a table, Table 1, was created as a function table for a 4 bit shift register and when compared to the final simulation of the modeled 4 bit shift register, all values and outputs aligned. This means that the correct relationship was found between the implementation, modeling, and simulation.

#### Questions

- 1. The binary value is divided by 2.
- 2. The binary value is multiplied by 2.
- 3. As there is a delay between when the signal from the rising edge of the clock reaches the flip flop, the signal from the input might reach the flip flop before the rising edge of the clock does.