# A Sub-500fJ/bit 3D Direct Bond Silicon Photonic Transceiver in 12nm FinFET

Po-Hsuan Chang\*<sup>1</sup>, Anirban Samanta\*<sup>2</sup>, Peng Yan<sup>1</sup>, Mingye Fu<sup>2</sup>, Yu Zhang<sup>2</sup>, Mehmet Berkay On<sup>2</sup>, Ankur Kumar<sup>1</sup>, Hyungryul Kang<sup>1</sup>, Il-Min Yi<sup>1</sup>, Dedeepya Annabattuni<sup>1</sup>, David Scott<sup>3</sup>, Robert Patti<sup>4</sup>, Yang-Hang Fan<sup>1</sup>, Yuanming Zhu<sup>1</sup>, S. J. Ben Yoo<sup>2</sup>, and Samuel Palermo<sup>1</sup>

<sup>1</sup>Texas A&M University, College Station, TX, <sup>2</sup>University of California, Davis, Davis, CA, <sup>3</sup>Optelligent, Costa Mesa, CA, <sup>4</sup>Nhanced Semiconductors, Batavia, IL, pchang0628@tamu.edu, \*These authors contribute equally

# **Abstract**

This paper presents an energy-efficient electronic-photonic co-designed transceiver heterogeneously 3D-integrated with high-density, low-parasitic direct bond interconnect (DBI®) featuring 32-channel silicon photonic microdisk modulator/filter based optical transceivers in 12nm FinFET for wavelength division multiplexing (WDM). The transmitter has 1.2V<sub>ppd</sub> electrical modulation swing and 7dB extinction ratio. The receiver achieves an OMA sensitivity of -18.82dBm at 18Gb/s. The transceiver pair at 18Gb/s achieves 496fJ/bit energy efficiency. The receiver can further operate at 25Gb/s with -16.9dBm OMA and 227fJ/bit efficiency.

#### Introduction

Silicon photonic (SiP) wavelength-division multiplexing (WDM), driven by the demand for bandwidth capacity of optical link, allows multiple wavelength interconnect via a single fiber/waveguide. Microdisk resonator, with its compact footprint and high Q factor, is a competitive candidate for WDM with multiple microdisk modulators and filters integrated onto a single waveguide with high density. The direct bond interconnect (DBI®), a 3D direct bond technology that directly merges the top metal and dielectric of two wafers, has the potential advantage in terms of bandwidth, OMA sensitivity, and power efficiency realized by its high pad density, low-parasitic 3D integration. This paper is a significantly improved demonstration and analysis of [1] and presents a sub-500fJ/bit 12nm FinFET optical transceiver that is co-designed with microdisk resonators and co-optimized with direct bond interconnect at the pitch of 20um to enable 32-channel energy efficient optical interconnects on a compact chip footprint with significantly improved OMA sensitivity.

## **Transceiver Architecture**

Fig. 1 shows the optical transceiver circuit schematics. The optical transmitter, shown on the left side, begins with an 8-to-4 serializer driven by a 1/8-rate clock divided from 4-phase quarter-rate clocks. The injection-locked oscillator (ILO) generates 4 quadrature-spaced quarter-rate clocks that are phase and duty cycle calibrated via quadrature error correction (QEC) and duty cycle correction (DCC) circuits to ensure uniform eye width at the TX output. The DFF-based retimer and NAND/NOR based dynamic tri-state logic generates 1UI data bits that control 4 high impedance MUX segments for 4to-1 serialization without the need for clocks beyond quarterrate. The serialized full-rate data is buffered by parallel inverter chains to differentially drive the output. An on-chip bias-tee defines the common mode of the 1.2V<sub>ppd</sub> output electrical swing and ensures the depletion mode modulator's PN junction is reverse-biased driven with optimal bandwidth. The 8-bit parallel input can be multiplexed between 8-bit outputs from a FIFO from electrical interface receivers or an on-chip PRBS-15 generator or programmed as 8-bit clock pattern to serve as a forwarded-clock channel.

The optical receiver, shown on the right side of Fig. 1, has a transimpedance amplifier (TIA) front-end co-designed with

3D direct bond packaging for optimal OMA sensitivity and bandwidth. The TIA includes programmable inverter-based active inductor banks to calibrate for the input node bandwidth variations. A current-mode OTA-based offset calibration loop optimizes the sampler's input common mode, which is affected by the input optical swing. The bandwidth is further optimized by a shunted inverter-based active inductance prior to the sampler. The 4 low-voltage quarter-rate samplers, driven by the per-channel ILO with clock deskew capability, output the 4-bit sampled data that is further deserialized into 8-bit parallel data. The forward clock receiver has an identical analog frontend, but with single-to-differential conversion circuit replacing the sampler and deserializer to drive the clock distribution network.

As shown in the Fig. 2 EIC micrograph, the EIC receives parallel 8-bit 1/8 rate data from FPGA/GPU/ASIC via electrical receiver (ERX). A group of 8 optical transmitters (OTX) serialize the parallel data into full-rate data stream and modulates the laser via microdisk modulator. A group of 8 optical receivers (ORX) deserialize the received optical data back to 1/8 rate parallel 8-bits and send the data to a group of 8 electrical transmitters (ETX) and interface with external FPGA/GPU/ASIC. An on-chip PLL supplies the quarter-rate differential clock to all the optical transmitters and electrical receivers. The 32 optical transmitters are arranged into 4 groups. Each group, with 8 channels, are bundle-clocked by an ILO. The electrical receiver has a full-rate phase interpolatorbased CDR, continuous-time linear equalizer (CTLE) frontend with 4.5dB peaking, and directly receives the quarter-rate clock from the distribution network. The 31 optical data receivers are clocked by the distribution network launched from the forward optical clock receiver channel. The electrical transmitters are direct source-series termination (SST) drivers that require no clocking. The SST drivers are designed to bridge with the low-voltage differential signaling (LVDS) termination of FPGA.

# **Experimental Results**

The 12nm EIC micrograph is shown in the left of Fig. 3 with 32-channel optical and electrical transceivers labelled. The layout dimension of single optical transmitter and receiver are 67um by 20um and 80um by 20um, respectively. The 3D direct-bond scheme via DBI and the final packaged, fiber aligned and attached transceiver module are shown on the right side of Fig. 2. The 12Gb/s and 18Gb/s transmitter optical eye is shown on the left side of Fig. 3. The ISI seen on the 18Gb/s eye is due to the parasitic resistance between microdisk modulator's PN junction and the resonance wavelength tuning p-doped diffusion resistor that induces leakage current path, causing IR-drop across the TX output driver's bias-tee resistor and offsets the reverse bias modulation into forward bias region. An equivalent model based on the device layout of [2] and the simulated bandwidth-limited eye diagram which overlaps on the measure 18Gb/s eye are also shown on the left of Fig. 3. The right side of Fig.3 shows the optical RX timing

margin and OMA sensitivity measurements. At 12Gb/s, the OMA sensitivity is -20.3dBm and the timing margin is 12% UI and with -18.82dBm and 5.4% UI at 18Gb/s. The RX power efficiency at 18Gb/s is 339fJ/bit. The RX can operate at 25Gb/s achieving -16.9dBm OMA sensitivity, 6.7% UI, 227fJ/bit power efficiency and 94fJ/bit when excluding the per-channel injection-locked oscillator power consumption. The left of Fig. 4 shows the power breakdown of just the transceiver circuitry and the estimated overall optical interconnect system efficiency. The transceiver circuitry energy efficiency at 18Gb/s is 496fJ/bit. The overall link efficiency at 18Gb/s, including the microdisk resonance tuning power and laser

power due to the package/PIC correlated -19.8dB optical loss contributes from the microdisk through/insertion loss, the PIC edge coupler loss, waveguide loss, the 3dB system power margin, and the estimated 30% laser wall-plug efficiency, is 1.261pJ/bit. The right of Fig.5 shows the comparison tables with prior arts and summarize the transceiver performance at both 18Gb/s and 25Gb/s.

### Reference

[1] A. Samanta, *OFC*, 2023 [2] E. Timurdogan, *CLEO*, 2013. [3] J. F. Buckwalter, *JSSC*, 2012, pp.1309. [4] C. Li, *JSSC*, 2014, pp. 1419. [5] H. Li, *JSSC*, 2015, pp.3145. [6] C. Sun, JSSC, 2015, pp. 828. [7] K. Yu, *JSSC*, 2016, pp.2129. [8] Y. Chen, *ISSCC*, 2015. [9] I. Ozkaya, *JSSC*, 2017, pp.3458.



Fig. 2 12nm EIC micrograph, compact optical transceiver layout, 3D direct bond interconnect, and packaged transceiver module.



Fig. 4 Optical transceiver power breakdown, optical interconnect efficiency estimation, and TX (left) and RX (right) comparison tables.