# $8-\lambda \times 50$ Gbps/ $\lambda$ Heterogeneously Integrated Si-Ph DWDM Transmitter

Cooper S. Levy<sup>®</sup>, *Member, IEEE*, Zhe Xuan<sup>®</sup>, *Member, IEEE*, Jahnavi Sharma, *Member, IEEE*, Duanni Huang, *Member, IEEE*, Ranjeet Kumar<sup>®</sup>, *Member, IEEE*, Chaoxuan Ma, *Member, IEEE*, Guan-Lin Su, *Member, IEEE*, Songtao Liu, *Member, IEEE*, Jinyong Kim<sup>®</sup>, *Member, IEEE*, Xinru Wu, *Member, IEEE*, Tolga Acikalin, *Member, IEEE*, Haisheng Rong<sup>®</sup>, *Fellow, IEEE*, Ganesh Balamurugan, *Member, IEEE*, and James E. Jaussi, *Member, IEEE* 

Abstract—We demonstrate a 3-D heterogeneously integrated dense wavelength-division multiplexing (DWDM) silicon-photonic transmitter simultaneously modulating eight 200-GHz spaced wavelengths at 50 Gbps/ $\lambda$  each, to deliver an aggregate per-fiber bandwidth of 400 Gbps. All necessary O-band optical components are fully integrated on the photonic integrated circuit (PIC), including an eight-wavelength laser array, a broadband semiconductor optical amplifier (SOA), and eight microring modulators (MRMs). Eight 50-Gbps non-return-to-zero (NRZ) modulator drivers, capable of delivering 2-V<sub>pp</sub> modulation voltage, are integrated in a 28-nm CMOS electronic IC (EIC). The EIC also includes a thermal control unit (TCU) to align the eight MRMs to the eight laser wavelengths by appropriately tuning integrated MRM heaters. The measured energy efficiency at 50 Gb/s of the high-speed electronics, including serializer overhead, is 1.17 p.J/bit.

Index Terms—CMOS, co-packaged optics, microring modulator (MRM), non-return-to-zero (NRZ), O-band, optical transmitter, silicon photonics, wavelength-division multiplexing (WDM).

### I. Introduction

S APPLICATIONS running in datacenters have evolved, the requirements for compute, memory, storage, and interconnect within the data center have also changed. Artificial intelligence (AI), machine learning (ML), and other high-performance computing (HPC) workloads use significantly more data per compute operation than many traditional workloads and often parallelize computation across multiple nodes. This shift—and the continued scale-out driven by increasing size and complexity of AI/ML models—has led to rethinking the way we architect datacenter systems [1], [2], [3], [4], [5]. Two key bottlenecks in existing systems are

Manuscript received 20 July 2023; revised 3 October 2023; accepted 4 December 2023. Date of publication 19 January 2024; date of current version 27 February 2024. This article was approved by Associate Editor Yan Lu. (Corresponding author: Cooper S. Levy.)

Cooper S. Levy, Zhe Xuan, Jahnavi Sharma, Jinyong Kim, Ganesh Balamurugan, and James E. Jaussi are with Intel Labs, Hillsboro, OR 97124 USA (e-mail: cooper.levy@intel.com).

Duanni Huang, Ranjeet Kumar, Chaoxuan Ma, Guan-Lin Su, Songtao Liu, Xinru Wu, Tolga Acikalin, and Haisheng Rong are with Intel Labs, Santa Clara, CA 95054 USA.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/JSSC.2023.3344072.

Digital Object Identifier 10.1109/JSSC.2023.3344072



Fig. 1. (a) Typical datacenter network with hierarchical switches and (b) flattened network topology with pooled resources, enabled by OCI.

latency between compute nodes connected through hierarchical network switches and limited available per-node memory [Fig. 1(a)]. One way to improve latency is to flatten the network hierarchy by reducing or eliminating network switches [Fig. 1(b)] [2], [5]. In this way, nodes can communicate directly with each other, with a low-latency standard such as UCIe or CXL [6], [7].

Improving per-node resource availability and overall resource utilization can be addressed by pooling the available compute, memory, and storage resources. This sharing, combined with a low-latency flexible interconnect fabric, enables optimal configuration and utilization based on specific work-load demands. However, both network flattening and resource disaggregation require a high-bandwidth, low-latency, energy-efficient interconnect solution, which can also deliver the increased reach for AI/ML/HPC scale-out.

Silicon-photonic (Si-Ph) interconnect, with its reach capability (hundreds of meters over single-mode fiber), and high-bandwidth density—enabled by dense wavelength-division multiplexing (DWDM) and small fiber pitch—can enable this vision for computing that is optimized for emerging HPC workloads [2], [8]. By allowing independent modulation of many closely spaced optical wavelengths on a single fiber, DWDM provides a more energy-efficient path to scaling bandwidth density compared to all-electrical links that rely

0018-9200 © 2024 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.

on increasing baud rate and/or package pin count. However, leveraging this increased bandwidth density requires transitioning from the traditional pluggable optical module form factor to optical compute interconnect (OCI), where Si-Ph transceivers [9], [10], [11], [12], [13], [14], [15], [16], [17], [18], [19], [20], [21], [22], [23], [24] are co-packaged with compute die and fiber is coupled to the package, ideally with a detachable optical cable [2]. This eliminates the bandwidth density limitation of pluggable form factor while also eliminating the need for high-speed copper-based SerDes interface between the package and the pluggable module (and the consequent power overhead).

One promising approach to realize the in-package Si-Ph transceiver necessary for OCI is a heterogeneous 3-Dintegrated chiplet consisting of: 1) a silicon-photonic IC (PIC), which includes all critical DWDM optical components (multi- $\lambda$  laser, optical modulators, and optical amplifier); and 2) a CMOS electronic IC (EIC) with the necessary high-speed and control electronics. Heterogeneously integrating EIC and PIC allows the EIC energy efficiency and performance to improve with CMOS process scaling while enabling photonic component enhancements over time on a stable PIC process technology. Recently, we have demonstrated key TX and RX components of such a link [25], [26]. This article expands on [25] by detailing how the system-level link loss budget informs optical TX (OTX) design specifications (Section II), providing more details of TX datapath and MRM thermal control (Section III), and 50-GBaud DWDM measurements demonstrating an aggregate data rate of 400 Gbps (Section IV).

# II. O-BAND SILICON-PHOTONIC COMPONENTS

Fig. 2 shows the architecture of an eight-wavelength DWDM intensity-modulated direct-detection (IMDD) optical link. An integrated multi-wavelength laser (MWL) generates eight optical carriers that are subsequently combined to feed a bank of eight cascaded microring modulators (MRMs). The MRM resonant wavelength can be electrically modulated, resulting in a consequent change in its insertion loss (IL) and thus optical intensity modulation, as shown in Fig. 2 [27]. The resonant nature of MRM enables DWDM though a simple cascading of appropriately tuned devices (without the need for explicit optical multiplexers), a key benefit of MRMs over Mach–Zehnder modulators (MZMs) [28], [29] for DWDM systems. A broadband semiconductor optical amplifier (SOA) can compensate for optical path losses to meet RX sensitivity requirements. Cascaded microring resonators (MRRs) on the RX side implement an optical demultiplexer (DEMUX), enabling separation of modulated signals on each optical carrier. At the drop port of each MRR, an integrated germanium photodiode (Ge-PD) converts the demultiplexed optical signal to a photocurrent, which is then amplified by a trans-impedance amplifier (TIA) in the EIC.

The eight TX and RX MRRs are fabricated with slightly different radii stepped by 8 nm (around a nominal radius of 6  $\mu$ m). This staggers their resonances by  $\sim$ 200 GHz (1.15 nm) over a span that falls within the nominal ring FSR (full spectral range) of 11.3 nm. Each ring's resonance can be tuned thermally through a dedicated heater integrated

in the PIC [30], [32], [33], [34], [35]. The bandwidth of this thermo-optic effect is much lower (~30 kHz) compared to the electro-optic effect used for MRM intensity modulation (~tens of gigahertz). In this prototype, we leverage the thermal tuning mechanism to maintain laser-MRM alignment (detuning) through an always-on (background) closed-loop thermal control unit (TCU) for each channel (as elaborated in Section IV).

The PIC in this work was fabricated in Intel's 300-mm hybrid silicon-photonics platform. The III–V gain medium necessary for the MWL and SOA is wafer-bonded to the rest of the silicon PIC. Next, we present a typical optical link (OTRX) loss budget, describe key *O*-band optical components in the PIC, and explain how these inform the specifications of the MRM driver.

### A. OTRX Link Budget

The performance metrics of interest for the OTX are the optical modulation amplitude (OMA) and extinction ratio (ER) delivered with an SNR adequate for ensuring a target link bit error rate (BER) of  $<10^{-12}$ .

For non-return-to-zero (NRZ) transmission, OMA is the difference in optical power between "1" and "0" levels. As ER is defined to be the ratio of the power of the two levels, the following relationship exists between average optical power  $(P_{\text{avg}})$ , OMA, and ER:

$$OMA = 2P_{avg} \frac{(ER - 1)}{(ER + 1)}.$$
 (1)

To determine the optical power required from the MWL source, we assume that each per-wavelength optical receiver (ORX) has -10-dBm sensitivity at 50 Gbps for a target BER of  $10^{-12}$  [36]. Allocating 3 dB for ORX path loss (from ring DEMUX, taps, waveguide loss, and so on), we need -7-dBm/ $\lambda$  OMA at the ORX input. To achieve this desired ORX OMA with a reasonable  $P_{\rm avg}$ , we target an ER >4 dB for the link [37]. Note that link ER is unchanged by optical path losses in the link, while OMA experiences the same degradation as  $P_{\rm avg}$  [see (1)]. An ER of 4 dB and OMA sensitivity of -7 dBm/ $\lambda$  correspond to  $P_{\rm avg}$  of -6.3 dBm/ $\lambda$  at the ORX or 2.7 dBm over eight wavelengths.

We assume that fiber coupling losses at the OTX and ORX interfaces add up to 4 dB, and an additional 3-dB loss is budgeted for losses in transmission from optical connectors in the fiber. We further allocate 6-dB IL for MRM (discussed further in Section II-B) and 1 dB for other OTX path losses. This implies that we need a laser power of 7.7 dBm/ $\lambda$  to close the link. While this power can be sourced by our ON-chip laser ([38], see Section II-C), it would lead to sub-optimal overall energy efficiency if the MWL were dedicated to a single  $8-\lambda$  fiber. Sharing the MWL across several fibers (through broadband optical splitters) can enable MWL operation closer to peak efficiency. To make up for the consequent power loss through splitting, we use an on-chip integrated SOA [39] to boost the OMA by  $\sim$ 4 dB so that only 3.7 dBm/ $\lambda$  is needed from the laser for an 8- $\lambda$  DWDM link. Section II-C discusses the laser performance and its ability to source the desired power.



Fig. 2. Optical link-budget and resulting performance specifications on optical transmitter (OTX) for 8-λ DWDM.



Fig. 3. (a) ER and OMA for a driver swing of 1.8  $V_{pp}$  for different MRM ILs and a fixed reverse bias of 1 V. (b) ER available at 6-dB IL for different driver swings with a fixed reverse bias of 1 V.

### B. MRM Performance

The MRMs in the TX-PIC in Fig. 2 have a nominal radius of 6  $\mu$ m and a quality factor of 4300 [40]. As described above, each MRM has a dedicated on-chip heater to tune this resonance across process and temperature variations and align it to the desired laser wavelength. MRM modulation bandwidth improves with higher reverse bias but at the cost of modulation efficiency. We choose a reverse bias of 1 V that is sufficient to deliver an E-to-O modulation bandwidth >50 GHz. This accommodates the bandwidth limitation of the EIC driver to support 50-Gbps/ $\lambda$  NRZ transmission. The OMA (normalized to incident laser power) and ER for a fixed electrical driver swing of 1.8 V are shown in Fig. 3(a) when the ring is biased at 1 V. An ER of 4 dB can be achieved if the MRM resonance is detuned from the incident  $\lambda_{laser}$  such that the IL is 6 dB, which is close to the IL for the maximal OMA condition.

Fig. 3(b) shows the ER achievable at 6-dB IL for a fixed reverse bias of 1 V for different modulation voltage swings. This indicates that  $>1.8~V_{pp}$  swing is necessary to meet the 4-dB minimum ER spec. We cover the implementation details of the electrical 50-Gbps NRZ MRM driver with  $1.8-V_{pp}$  swing and 1-V reverse bias in 28-nm CMOS in Section III.

# C. Integrated Multi-Wavelength Single-Epi DFB Laser Array

We have recently demonstrated an O-band MWL comprised of eight distributed-feedback (DFB) lasers with a channel



Fig. 4. MWL (a) relative spacing and (b) output power across temperature, and (c) output power versus bias current at 80 °C.

spacing of  $\sim$ 200 GHz, integrated in a silicon-photonics platform [38]. This narrow wavelength spacing is possible by leveraging the lithography capabilities available for CMOS IC fabrication to create a high-resolution grating for the DFB laser.

Unlike coarse-WDM with larger wavelength spacing (e.g., FR4 optics), a single III–V epitaxial structure is sufficient to fabricate all eight narrowly spaced DWDM lasers, greatly simplifying the fabrication process. At 200-GHz spacing, all eight channels can be accommodated in the available 11.5-nm FSR without the need for interleaver/de-interleaver stages.

A key consideration with integrated lasers is their performance under thermal stress. Fig. 4 shows measured variation in the integrated MWL performance with temperature. All DFB lasers in the array respond similar to a temperature sweep, and the relative wavelength spacing remains constant to within 20 GHz. The absolute laser wavelength of each channel varies with temperature, as shown in Fig. 4(a). MRMs

that are near the laser also respond similar to temperature variation, though with a slightly lower thermal coefficient. This first-order thermal tracking between MWL and MRMs reduces the range of required MRM thermal tuning (and its power overhead) [8]. The continuous tracking provided by the TCU helps close any remaining gap between the ring resonance and the laser- $\lambda$  to maintain constant detuning for robust link operation.

When the temperature increases from 22 °C to 62 °C, the absolute power reduces by 1.5 dB; however, the power difference between wavelengths remains less than 0.5 dB. Using an integrated laser source also eliminates an additional input fiber to the OTX and the associated coupling loss. Given the high power levels that can be generated from this laser (e.g., 13 dBm/ $\lambda$  at 100 mA and 80 °C), the power can be shared across eight 8- $\lambda$  DWDM links using an 8 × 8 MUX/splitter [8]. The resulting absolute power after splitting can still meet the link budget discussed in Section II-A at 80 °C.

# D. Semiconductor Optical Amplifier

The SOA is a broadband optical amplifier with a 3-dB bandwidth sufficient to accommodate all 8- $\lambda$  channels. The SOA placement is chosen to: 1) prevent back-reflections into the integrated laser; 2) reduce the laser power incident on the MRMs to minimize ring self-heating [32]; and 3) ensure input power levels that allow SOA operation in the linear regime.

In this configuration, preserving linearity over the modulation depth is an important consideration in determining the SOA gain. Higher gain will reduce the laser power needed but compromise linearity due to gain saturation. Kumar et al. [39] reported the measured gain performance of our SOA for varying input power, and 4-dB optical power gain can be achieved with good linearity for the total SOA input power of -1.3 dBm.

Another consideration in choosing SOA gain is its noise contribution. The integrated laser has very low relative intensity noise [41], and thus, the SOA noise due to amplified spontaneous emission (ASE) is the major optical noise contributor for this OTX. The SOA output noise power spectral density ( $S_{\rm ASE}$ ) is given as

$$S_{\text{ASE}}(\nu) = n_{\text{sp}} \cdot (G - 1) \cdot h\nu \tag{2}$$

and it increases with amplifier gain G. Here,  $n_{\rm sp}$  is the spontaneous emission factor and  $h\nu$  is the photon energy. More importantly, the SOA noise is enhanced due to beating with the total power at the receiver photodiode [42]. The receiver photocurrent ( $i_{\rm RX-PD}$ ) can be expressed as

$$i_{\text{RX-PD}} = ||E||^2 \tag{3}$$

where E is the total incident electric field and  $E = \sqrt{G}E_{\rm in}.e^{j\omega t} + E_{ASE}.e^{j\varphi(t)}$ .  $E_{\rm in}$  and  $E_{\rm ASE}$  are the electric fields associated with the optical signal and SOA noise incident on the Ge-PD, respectively. Expanding this yields the following expression for the variance of the effective RX noise current

generated due to ASE noise:

$$\sigma_{i,\text{RX-PD}}^2 = \underbrace{2.(R.GP_{\text{in}}.L^{-1}).(R.S_{\text{ASE}}.\Delta f.L^{-1})}_{\text{noise from beating term only}} \tag{4}$$

where R is the PD responsivity (0.85 A/W),  $P_{\rm in}$  is the signal power into the SOA (-1.3 dBm), L is the loss from the SOA to the PD (3 dB), and  $\Delta f$  is the RX frontend bandwidth (~25 GHz for 50 GBaud NRZ). With an SOA noise figure of 8 dB ( $n_{\rm sp}$  ~3.2) [39], [42] and gain (G) of 4 dB, the noise current from the SOA is 1.2  $\mu$ A<sub>rms</sub>. With 85- $\mu$ A<sub>pp</sub> signal current generated at the PD when operating at -10-dBm sensitivity limit, this magnitude of noise does not pose a significant limitation for achieving a BER of  $10^{-12}$  for NRZ transmission [43].

# III. 28-NM CMOS EIC TX IMPLEMENTATION

The electrical transmitter for each wavelength is designed in 28-nm CMOS to meet the swing requirements that can drive the MRM with an NRZ OMA sufficient for  $10^{-12}$  BER signaling. In this section, we discuss the implementation of the high-speed data path and clocking (Figs. 5–7) followed by circuits for the MRM TCU (Fig. 8). On the data path, an operational and reliability concern with the ac-coupled level shifters used to drive the output stage will be discussed, and a reset circuit to address this concern is described.

### A. High-Speed Signal Path and Clocking

As shown in Fig. 5, a single-ended signal path drives the anode of the MRM. The cathode is held at a constant voltage to provide the desired junction reverse bias, as well as to provide a method for measuring low-frequency MRM photocurrent, used for ring thermal tuning, discussed in Section III-B. To achieve the desired swing of 1.8 V at the MRM junction, a stacked driver operating from a 2-V supply is used. ACcoupled latches drive the high- and low-side pMOS and nMOS devices in the stacked driver with appropriately level-shifted inputs while ensuring reliability and minimizing jitter. A 4:1 serializer driven by four-phase quarter-rate clocking and data from the in-channel pattern generator provides serialized data to the full-rate data path.

A global half-rate differential clock is distributed to the eight transmitter channels. In each channel, the half-rate clock is divided (post duty-cycle correction (DCC) at half-rate) to generate four-phase quarter-rate clocks. This is followed by quarter-rate DCC and buffering to drive the 4:1 serializer. Duty-cycle and quadrature-error detection (DCD/QED) is performed near the serializer inputs to ensure optimal serializer clocking.

The 4:1 serializer [32] generates 25% duty-cycle clock pulses from the quarter-rate 50% duty-cycle clocks. The quarter-rate pulse is then multiplied with the quarter-rate data to generate full-rate high and low data pulses depending on the data value. The pulses drive the inputs of tri-state inverters that are combined to generate the full-rate data stream. A digitally tunable active inductor with three equally weighted segments is used at the output of the serializer to provide bandwidth extension. As discussed in [44], this



Fig. 5. Circuit implementation of stacked-driver-based 50-Gbps electrical transmitter in 28-nm CMOS.

serializer architecture provides higher speed operation than designs with transmission-gate-based multiplexer, and it is lower power than cascaded 2:1 multiplexers.

An ac-coupled latch has shown to be an effective approach to generating level-shifted high-speed data for high-swing, stacked, voltage-mode drivers. Unlike an ac-coupled level shifter with dc bias provided through a resistor [31], which introduces a low-frequency cutoff in the data path, a latch guarantees that state is maintained for data patterns with long strings of the same symbol [16], [28], [30]. However, careful design is required to ensure the latch operates reliably and maintains signal integrity. To understand the reliability concerns with an ac-coupled latch, we begin by assuming that the inverters in the latch are sized to nominally have equal nMOS and pMOS on-resistance. Random mismatch and process variation will inevitably introduce differences in the devices. With this variation, we cannot guarantee the state of the latches in the level shifter at start-up. If either or both latch inputs after the coupling capacitors do not match the state of the data before the coupling capacitor, this can lead to improper operation of the latch and driver.

An example of the impact of such a variation at start-up on reliability is shown in Fig. 6(a). In this example, the latch input starts in a logic "1" state and the data to the input of the ac-coupling capacitor is a logic "0." When a clock waveform is sent, beginning with a  $0\rightarrow 1$  transition, initially, the latch input exceeds the supply voltage of the latch. In some cases, with repeated switching, the latch eventually settles into the desired operating region. However, in many cases, the latch input continues to exceed the supply after settling leading to reliability concerns. In these undesirable cases, the latch output also does not toggle logic state with the input and the driver does not function as desired, one example of which is shown in Fig. 6(b). Similar functionality issues to these induced by random mismatch exist for process corner variation.

To address this issue, a reset circuit is included before both latches to sense the state of the signal before the coupling capacitor and force the latch state. The tri-state inverter that performs the reset is sized just large enough to overpower the small latch feedback inverter. The high-side ac-coupled latch and the timing diagram illustrating the reset with the input data in logic "0" state and latch input starting in logic "1" state are shown in Fig. 7. The tri-state inverter on the high-voltage domain is driven by low-frequency dc-coupled level shifters (implemented with thick-gate transistors) that shift the outputs of the reset logic block.

Latch device sizing is also important to achieve the best performance. The latch device in the forward signal path is sized with the proper fan-out to drive the TX output stage. Ideally, the feedback inverter mimics a large feedback resistor for dc biasing but also provides positive feedback to maintain the proper logic state in the forward-path inverter for data content below the cutoff of the ac-coupling network. Rather than adding a large explicit resistor, the size of the feedback inverter is minimized [Fig. 6(a)]. Not only does this increase the device ON-resistance, lowering the ac coupler cutoff frequency, but it also reduces the drive strength of the feedback inverter, minimizing competition with the inverter before the ac-coupling cap.

The output driver is a stacked voltage-mode driver operating from a 2-V supply. The driver is sized to drive the capacitive load (MRM junction capacitance and parasitic capacitance of ESD diodes and pads) at greater than 50 Gbps. Passive bandwidth extension improves the eye quality at 50 Gbps and is implemented with a shunt-R, series-L output network [31].

# B. Per-Channel MRM TCU

As discussed in Section II, continuous closed-loop thermal control of the ring resonators is needed to maintain constant



Fig. 6. (a) Single ac-coupled latch with simulated waveforms of mismatch leading to improper operation. (b) AC-coupled latches used in high-swing driver, where the improper operation of (a) leads to incorrect driver output.

detuning from the desired  $\lambda_{laser}$  in the presence of static process and dynamic temperature variation. We also described the resistive heater-based thermal tuning mechanism available for each MRM controlled by a dedicated TCU. Fig. 8 shows the circuit implementation of the TCU.

As in our previous work [31], we employ the photocurrent  $(i_{\text{PH}})$  generated by the reverse-biased MRM p-n junction to estimate the IL. Each IL on the stable red-bias [32] region  $(\lambda_{\text{MRM resonance}} > \lambda_{\text{laser}})$  corresponds to a unique  $i_{\text{PH}}$ . By sensing this photocurrent and tuning the ring heater to achieve the desired  $i_{\text{PH}}$  value (that maps to the target IL), we can maintain a constant IL during OTX operation.

The single-ended NRZ driver for the MRM modulates its anode, and its cathode is biased at  $\sim$ 2 V to establish  $\sim$ 1-V reverse bias. Using a thick-gate pMOS mirror to bias the cathode (from a 2.4-V supply) allows us to sense the MRM  $i_{\rm PH}$  without any additional pads in the hybrid-integrated OTX. Two large capacitances (tens of picofarad) are included in the sensor: 1) at the MRM cathode to provide a low



Fig. 7. AC-coupled latch with reset logic for ensuring proper logic state at start-up and timing diagram with input data in logic "0" state and latch input in logic "1" state at start-up.

impedance path for modulated data and 2) a bypass cap  $C_X$ in the pMOS mirror to mitigate any crosstalk from other TX channels. Compared to [31], the low impedance of the cathode bias network removes the need for a large resistor to sense photocurrent, enabling a reduced cathode bias supply voltage. The photocurrent is converted to a voltage using a switched-capacitor integrator. A current scaler ensures that the sensed  $i_{PH}$  is within the dynamic range of the integrating stage. An offset current digital-to-analog converter (DAC) is also included before the integrator to subtract out MRM dark current and mismatch in the input mirror and scaler. The output of the integrating stage is digitized using a 7-b successive-approximation register (SAR) analog-to-digital converter (ADC) for processing by the digital backend. The switched-capacitor integrating amplifier is periodically reset to calibrate and subtract any temperature-dependent offset from the opamp and the SAR ADC. The clock phases for various operating phases of the integrating stage and sampling switch are shown in Fig. 8. At the end of the reset phase, the offset is digitized and stored to be subtracted from the value digitized at the end of the integrating stage. The 7-b ADC output is averaged and compared to the desired  $i_{PH}$  value. This implementation assumes a dc-balanced data input, and that the bandwidth of the TCU loop (<1 kHz) is lower than the data cutoff. The error is accumulated in a 32-b counter (loop filter) and its 14 MSBs are reduced to a 4-b pulsewidth modulated signal using a sigma-delta modulator and power DAC (PDAC). As shown previously in [31], the output current is shaped by



Fig. 8. Circuit implementation of CMOS-based TCU to maintain constant detuning between MRM resonance and  $\lambda_{laser}$ .



Fig. 9. Micrograph of PIC 28-nm EIC with clocking, eight TX channels, and detail of a single channel annotated.

an analog square-root compression circuit such that the output power varies linearly with heater input code. The final stage of the PDAC is a high-voltage pMOS current mirror driving the MRM heater resistor single-ended to deliver up to 50 mW.

# IV. MEASUREMENTS

The OCI transmitter in this work is composed of an EIC, fabricated in a 28-nm CMOS process (Fig. 9), and a PIC, fabricated in Intel's Si-Ph process, which are flip-chip bonded to each other (Fig. 10). The PIC is then attached to a printed circuit board (PCB) and wire bonds from PCB to PIC bring power, clock, and low-speed control/observability to the die complex. Metallization on the PIC distributes power and signals into the EIC. The active area for each CMOS transmitter in 28-nm CMOS is 0.25 mm<sup>2</sup>.



Fig. 10. Micrograph of PIC with EIC attached and optical measurement setup for the  $8-\lambda$  DWDM OTX prototype.

The test setup is also shown in Fig. 10. A signal generator provides a half-rate clock to the EIC. Pattern generators in the TX channels of the EIC are seeded to provide uncorrelated PRBS10 patterns to each channel. An external laser diode driver biases each of the eight lasers in the DFB laser array, and each wavelength is modulated by the corresponding MRM, which is thermally tuned to align with the appropriate laser wavelength. The 8-λ DWDM signal is then free-space coupled out of the PIC. The DWDM signal is split to provide 5% power to the optical spectrum analyzer (OSA), 5% to an active fiber alignment module, and the remaining 90% for observation of the optical eye at each wavelength. A tunable optical bandpass filter (BPF) is used to separate individual wavelengths for optical eye measurement. This is used in place of the microringresonator-based filter in the DWDM receiver, which separates wavelengths in complete link measurements [26]. The following praseodymium-doped fiber amplifier (PDFA) compensates



Fig. 11. 14-b heater code (power delivered to the MRM heater) converges for all eight thermal control loops running concurrently. The loop bandwidth is intentionally low to capture settling over a low-speed serial test interface.

for external coupling/component losses, amplifying the BPF output to enable eye capture by an optical sampling scope.

To verify that our thermal control scheme can successfully lock all eight MRMs to the 8- $\lambda$  laser grid concurrently, we begin by running an open-loop sweep of the heater power applied to each ring. This helps determine the approximate heater power required to lock each MRM to the desired laser  $\lambda$  with 5-dB MRM IL. As discussed in Section II-B, this MRM IL delivers close-to-maximum OMA with >4-dB ER. Simultaneous closed-loop thermal control of all eight rings is then enabled by first initializing the PDAC driving each MRM to a value higher than the open-loop value. This ensures that each ring remains in the stable red-bias ( $\lambda_{MRM \, resonance} > \lambda_{laser}$ ) region as its thermal control loop settles. All PDACs converge to values close to those expected from the initial open-loop sweep (Fig. 11), indicating that there is little interaction between the eight simultaneous thermal control loops. Note that to extract the convergence curves in Fig. 11, the eight TCU loops were intentionally slowed down to allow capture of the heater codes through a low-speed serial test interface. In normal operation, the loops converge to the desired lock point within milliseconds, indicating a loop bandwidth of hundreds of hertz.

We previously demonstrated this OTX with simultaneous 32-Gbps transmission on  $8-\lambda$  for an aggregate data rate of 256 Gbps/fiber [25]. The energy efficiency was reported as 1.34 pJ/bit for an always alternating data pattern (i.e., 16-GHz clock pattern) at the electrical TX output. We have also demonstrated transceiver optical loopback measurements with the integrated ORX on the same assembly achieving a BER better than  $10^{-12}$  for all eight channels [26]. Further measurement optimizations of the OTX described in [25] have enabled increasing per-wavelength data rate to 50 Gbps, resulting in an aggregate data rate of 400 Gbps/fiber using 8- $\lambda$  DWDM. The 50-Gbps NRZ optical eyes measured using a tunable BPF when all eight laser wavelengths are simultaneously modulated by independent PRBS10 patterns are shown in Fig. 12. An ER of better than 4.5 dB is achieved for all channels. The optical spectrum captured from the OSA is shown in Fig. 13.

For DWDM transmissions, crosstalk between channels is a potential concern. Crosstalk in the OTX can occur as a result

TABLE I
MRM-BASED Si-Ph DWDM TX WITH INTEGRATED DRIVERS

| Reference                   | This work               | [31]                    | [45]                    | [34]                  | [46]                    |
|-----------------------------|-------------------------|-------------------------|-------------------------|-----------------------|-------------------------|
| # Lanes                     | 8                       | 4                       | 8                       | 4                     | 8                       |
| Laser band                  | О                       | О                       | 0                       | 0                     | С                       |
| Per-λ Gbps                  | 50                      | 112                     | 25                      | 50                    | 100                     |
| Per fiber Gbps              | 400                     | 448                     | 200                     | 200                   | 800                     |
| Mod. scheme                 | Low latency<br>NRZ      | PAM4                    | Low latency<br>NRZ      | Low latency<br>NRZ    | PAM4                    |
| Integration                 | Flip-chip               | Wirebond                | Monolithic              | Wirebond              | Flip-chip               |
| EIC process                 | 28nm<br>CMOS            | 28nm<br>CMOS            | 45nm SOI<br>CMOS        | N/A                   | 22nm<br>CMOS            |
| Int. heater ctrl            | yes                     | yes                     | yes                     | no                    | N/R                     |
| Absorbed power sense scheme | MRM<br>iPH              | MRM<br>iPH              | Drop port<br>+ MPD      | N/A                   | N/R                     |
| Tuning range (nm)           | 11.5                    | 9.3                     | 10                      | 9                     | N/R                     |
| Laser source                | Integrated<br>MWL       | External<br>tunable     | External<br>MWL         | External<br>tunable   | External<br>MWL         |
| Demo mode                   | All-λ                   | Per- λ                  | All- λ                  | Per- λ                | All- λ                  |
| Energy efficiency           | 2.5 pJ/b <sup>(1)</sup> | 5.8 pJ/b <sup>(2)</sup> | 0.8 pJ/b <sup>(3)</sup> | 2 pJ/b <sup>(4)</sup> | 2.2 pJ/b <sup>(5)</sup> |
| Driver swing (V)            | 1.8                     | 2.5                     | N/R                     | 2                     | 3.2                     |

MPD: Monitor photodiode; N/R: Not reported; N/A: Not applicable (1) EIC+PIC (2) EIC datapath with clock (3) EIC datapath no clock (4) EIC datapath no clock +MRM heater (5) EIC datapath no clock

of: 1) insufficient spacing between adjacent wavelengths for a given signal bandwidth; 2) residual modulation placed on the desired channel from an adjacent TX MRM due to insufficient ring quality factor [31]; and 3) any intermodulation distortion generated by optical components in the PIC. In our previous analysis [31], we have shown that with 200-GHz wavelength spacing and an MRM quality factor of  $\sim$ 5 K, crosstalk from the signal bandwidth and shape of the MRM resonance is negligible for 50-GBaud data. Our measured eye diagrams in Fig. 12, and the modulated optical spectrum in Fig. 13 also confirm that intermodulation distortion is small enough to not impact the optical TX output in all eight DWDM channels.

Table I shows a comparison of this prototype with other Si-Ph wavelength-multiplexed OTX. This prototype demonstrates a very high degree of integration comparable to [45] but avoids the additional loss associated with an input fiber through the use of an integrated multi- $\lambda$  laser (MWL) array. The MWL also enables simultaneous transmission of 50 Gbps/ $\lambda$  on all 8- $\lambda$  or 400 Gbps per fiber, which is the highest aggregate data rate demonstrated concurrently in the O-band. The choice of NRZ modulation and the low optical fiber dispersion in the O-band makes this approach particularly attractive for low-latency and energy-efficient OCIs that target AI/ML/HPC scale-out fabrics.

The measured energy efficiency for the high-speed EIC TX data path and clocking is 1.17 pJ/bit while transmitting PRBS10 patterns on each wavelength (0.56 pJ/bit for data path and 0.61 pJ/bit for clocking). This power consumption is comparable or better than other designs at similar or lower data rates [16], [45]. To understand the complete OTX energy efficiency, we must also consider the optical component power consumption. With the MRM mapping



Fig. 12. 50-Gbps NRZ optical eyes for each of the simultaneously transmitted eight wavelengths.



Fig. 13. Spectrum of OTX output showing all eight wavelengths simultaneously modulated.

(choice of laser wavelength modulated by each ring) used in these measurements, the average power delivered to the MRM heaters is 6.25 mW/heater. With ambient temperature variation, we expect this power to increase to track wavelength walk-off between the lasers and rings. As mentioned in Section II and described in [8], the co-integration of lasers and rings reduces this walk-off to 30 pm/°C. The SOA power (350 mW) needed to boost the OMA will be amortized over the eight wavelengths per fiber and has an energy efficiency of 0.9 pJ/b. Finally, the large laser power can be split and amortized over multiple  $8-\lambda$  DWDM links (Section II). If split over eight fibers, the laser array power (8 × 100 mA × 1.45 V) can be amortized over eight OTXs, resulting in a laser energy efficiency of 0.36 pJ/b. Combined, the OTX energy efficiency at 400 Gbps is 2.5 pJ/b.

# V. CONCLUSION

We have demonstrated a heterogeneously integrated *O*-band DWDM Si-Ph transmitter for low latency, long reach, and energy-efficient OCI. This OTX incorporates all critical electrical and optical components for enabling DWDM links,

including an integrated O-band MWL array with 200-GHz channel spacing. The electrical data path includes an energy-efficient high-swing NRZ driver design in 28-nm CMOS, with circuitry to address reliability concerns in scaled-CMOS nodes. The CMOS IC also incorporates background thermal control tuning, critical for robust DWDM with ring resonators. Concurrent locking of all eight ring modulators is demonstrated, and our high-speed link measurements show simultaneous transmission of NRZ data on eight wavelengths at 50 Gbps/ $\lambda$  for an aggregate data rate of 400 Gbps on a single fiber.

### ACKNOWLEDGMENT

The authors would like to thank D. Hui, T. Kim, and H. Li for technical discussions, D. Pawelski and N. Sanchez for layout support, D. Souza and T. Nguyen for test support, and Intel Silicon Photonics Product Division and Intel Fab11x for PIC fabrication.

### REFERENCES

- [1] K. Lim, J. Chang, T. Mudge, P. Ranganathan, S. K. Reinhardt, and T. F. Wenisch, "Disaggregated memory for expansion and sharing in blade servers," in *Proc. 36th Annu. Int. Symp. Comput. Archit.* New York, NY, USA: Association for Computing Machinery, Jun. 2009, pp. 267–278.
- [2] E. Roytman, A. Durg, T. Liljeberg, L. Liao, and R. Munoz, "AI & HPC system opportunity with integrated photonics chiplets," presented at the ISCA, New York, NY, USA, Jun. 2022.
- [3] G. Michelogiannakis et al., "A case for intra-rack resource disaggregation in HPC," ACM Trans. Archit. Code Optim., vol. 19, no. 2, pp. 1–26, Jun. 2022.
- [4] J. Gonzalez et al., "Optically connected memory for disaggregated data centers," J. Parallel Distrib. Comput., vol. 163, pp. 300–312, May 2022.
- [5] Z. Zhu et al., "Photonic switched optically connected memory: An approach to address memory challenges in deep learning," *J. Lightw. Technol.*, vol. 38, no. 10, pp. 2815–2825, Feb. 24, 2020.
- [6] D. D. Sharma, "Compute express link<sup>®</sup>: An open industry-standard interconnect enabling heterogeneous data-centric computing," in *Proc. IEEE Symp. High-Performance Interconnects (HOTI)*, Aug. 2022, pp. 5–12.
- [7] C. Park, "CXL & UCIe," presented at the SNIA Persistent Memory Comput. Storage Summit, May 2022.
- [8] S. Fathololoumi et al., "Highly integrated 4 Tbps silicon photonic IC for compute fabric connectivity," in *Proc. IEEE Symp. High-Performance Interconnects (HOTI)*, Aug. 2022, pp. 1–4.

- [9] M. Wade et al., "An error-free 1 tbps WDM optical I/O chiplet and multi-wavelength multi-port laser," in *Proc. Opt. Fiber Commun. Conf. Exhib. (OFC)*, Jun. 2021, pp. 1–3.
- [10] S. Pitris et al., "A 400 Gb/s O-band WDM (8 × 50 Gb/s) silicon photonic ring modulator-based transceiver," in *Proc. Opt. Fiber Commun. Conf. Exhib. (OFC)*, Mar. 2020, pp. 1–3.
- [11] A. V. Krishnamoorthy et al., "From chip to cloud: Optical interconnects in engineered systems," *J. Lightw. Technol.*, vol. 35, no. 15, pp. 3103–3115, Aug. 1, 2017.
- [12] J. F. Buckwalter, X. Zheng, G. Li, K. Raj, and A. V. Krishnamoorthy, "A monolithic 25-Gb/s transceiver with photonic ring modulators and Ge detectors in a 130-nm CMOS SOI process," *IEEE J. Solid-State Circuits*, vol. 47, no. 6, pp. 1309–1322, Jun. 2012.
- [13] C. Li et al., "Silicon photonic transceiver circuits with microring resonator bias-based wavelength stabilization in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 49, no. 6, pp. 1419–1436, Jun. 2014.
- [14] A. Moscoso-Mártir et al., "8-channel WDM silicon photonics transceiver with SOA and semiconductor mode-locked laser," *Opt. Exp.*, vol. 26, no. 19, p. 25446, Sep. 2018.
- [15] F. Boeuf et al., "A multi-wavelength 3D-compatible silicon photonics platform on 300 mm SOI wafers for 25 Gb/s applications," in *IEDM Tech. Dig.*, Dec. 2013, pp. 13.3.1–13.3.4.
- [16] M. Raj et al., "Design of a 50-Gb/s hybrid integrated Si-photonic optical link in 16-nm FinFET," *IEEE J. Solid-State Circuits*, vol. 55, no. 4, pp. 1086–1095, Apr. 2020.
- [17] M. Rakowski et al., "Hybrid 14 nm FinFET-silicon photonics technology for low-power Tb/s/mm<sup>2</sup> optical I/O," in *Proc. IEEE Symp. VLSI Technol.*, Jun. 2018, pp. 221–222.
- [18] A. Rizzo et al., "Massively scalable Kerr comb-driven silicon photonic link," *Nature Photon.*, vol. 17, no. 9, pp. 781–790, Jun. 2023.
- [19] H. Ramon et al., "Low-power 56 Gb/s NRZ microring modulator driver in 28 nm FDSOI CMOS," *IEEE Photon. Technol. Lett.*, vol. 30, no. 5, pp. 467–470, Jan. 26, 2018.
- [20] T. Aoki et al., "Low crosstalk simultaneous 16-channel × 25 Gb/s operation of high density silicon photonics optical transceiver," in *Proc. Eur. Conf. Opt. Commun. (ECOC)*, Sep. 2017, pp. 1–3.
- [21] H. Wang et al., "Silicon photonic transceivers for application in data centers," J. Semiconductors, vol. 41, no. 10, Oct. 2020, Art. no. 101301.
- [22] C. Loi et al., "6.5 A 400 Gb/s transceiver for PAM-4 optical direct-detect application in 16 nm FinFET," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2019, pp. 120–122.
- [23] A. H. Talkhooncheh et al., "A 100-Gb/s PAM4 optical transmitter in a 3-D-integrated SiPh-CMOS platform using segmented MOSCAP modulators," *IEEE J. Solid-State Circuits*, vol. 58, no. 1, pp. 30–44, Jan. 2023.
- [24] M. Tan et al., "Co-packaged optics (CPO): Status, challenges, and solutions," *Frontiers Optoelectron.*, vol. 16, no. 1, p. 1, Mar. 2023.
- [25] C. Levy et al., "A 3D-integrated 8λ × 32 Gbps λ silicon photonic microring-based DWDM transmitter," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Apr. 2023, pp. 1–2.
- [26] Z. Xuan et al., "A 256 Gbps heterogeneously integrated silicon photonic microring-based DWDM receiver suitable for in-package optical I/O," in *Proc. IEEE Symp. VLSI Technol. Circuits (VLSI Technol. Circuits)*, Jun. 2023, pp. 1–2.
- [27] J. Sun, R. Kumar, M. Sakib, J. B. Driscoll, H. Jayatilleka, and H. Rong, "A 128 Gb/s PAM4 silicon microring modulator with integrated thermooptic resonance tuning," *J. Lightw. Technol.*, vol. 37, no. 1, pp. 110–115, Oct. 26, 2018.
- [28] Q. Liao et al., "A 50-Gb/s PAM-4 silicon-photonic transmitter incorporating lumped-segment MZM, distributed CMOS driver, and integrated CDR," *IEEE J. Solid-State Circuits*, vol. 57, no. 3, pp. 767–780, Mar 2022
- [29] C. Li et al., "A 3D-integrated 56 Gb/s NRZ/PAM4 reconfigurable segmented Mach–Zehnder modulator-based Si-photonics transmitter," in Proc. IEEE BiCMOS Compound Semiconductor Integr. Circuits Technol. Symp. (BCICTS), Oct. 2018, pp. 32–35.
- [30] H. Li et al., "A 25 Gb/s, 4.4V-swing, AC-coupled ring modulator-based WDM transmitter with wavelength stabilization in 65 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 3145–3159, Dec. 2015.
- [31] J. Sharma et al., "Silicon photonic microring-based 4 × 112 Gb/s WDM transmitter with photocurrent-based thermal control in 28-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 57, no. 4, pp. 1187–1198, Apr. 2022.
- [32] C. Sun et al., "A 45 nm CMOS-SOI monolithic photonics platform with bit-statistics-based resonant microring thermal tuning," *IEEE J. Solid-State Circuits*, vol. 51, no. 4, pp. 893–907, Apr. 2016.

- [33] P. Amberg et al., "A sub-400 fJ/bit thermal tuner for optical resonant ring modulators in 40 nm CMOS," in *Proc. IEEE Asian Solid State Circuits Conf. (A-SSCC)*, Nov. 2012, pp. 29–32.
- [34] M. Moralis-Pegios et al., "4-channel 200 Gb/s WDM O-band silicon photonic transceiver sub-assembly," Opt. Exp., vol. 28, no. 4, pp. 5706–5714, Feb. 2020.
- [35] H. Li et al., "A 3-D-integrated silicon photonic microring-based 112-Gb/s PAM-4 transmitter with nonlinear equalization and thermal control," *IEEE J. Solid-State Circuits*, vol. 56, no. 1, pp. 19–29, Jan. 2021.
- [36] I. Ozkaya et al., "A 64-Gb/s 1.4-pJ/b NRZ optical receiver data-path in 14-nm CMOS FinFET," *IEEE J. Solid-State Circuits*, vol. 52, no. 12, pp. 3458–3473, Dec. 2017.
- [37] IEEE P802.3bs 400 Gb/s Ethernet Task Force. Accessed Aug. 15, 2021. [Online]. Available: https://www.ieee802.org/3/bs/
- [38] D. Huang et al., "8-channel hybrid III-V/silicon DFB laser array with highly uniform 200 GHz spacing and power," presented at the 27th Int. Semiconductor Laser Conf. (ISLC), Oct. 2021.
- [39] R. Kumar, J. Doylend, M. Sakib, J. Sun, and H. Rong, "Demonstration of an on-chip III-V/Si hybrid semiconductor optical amplifier for photonics integration," in *Proc. IEEE 15th Int. Conf. Group IV Photon. (GFP)*, Aug. 2018, pp. 1–2.
- [40] M. Sakib et al., "A high-speed micro-ring modulator for next generation energy-efficient optical networks beyond 100 Gbaud," in *Proc. Conf. Lasers Electro-Optics (CLEO)*, May 2021, Paper no. SF1C.3.
- [41] S. Fathololoumi et al., "1.6 Tbps silicon photonics integrated circuit for co-packaged optical-IO switch applications," in *Proc. Opt. Fiber Commun. Conf. Exhib. (OFC)*, Mar. 2020, pp. 1–3.
- [42] G. Agrawal, Fiber-Optic Communication Systems, 5th ed. Hoboken, NJ, USA: Wiley, 2021.
- [43] E. Sackinger, *Broadband Circuits for Optical Fiber Communication*. Hoboken, NJ, USA: Wiley, 2005.
- [44] M. Mansuri et al., "A scalable 32–56 Gb/s 0.56–1.28 pJ/b voltage-mode VCSEL-based optical transmitter in 28-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 57, no. 3, pp. 757–766, Mar. 2022.
- [45] C. Sun et al., "TeraPHY: An O-band WDM electro-optic platform for low power, terabit/s optical I/O," in *Proc. IEEE Symp. VLSI Technol.*, Jun. 2020, pp. 1–2.
- [46] D. F. Logan et al., "800 Gb/s silicon photonic transmitter for CoPackaged optics," in *Proc. IEEE Photon. Conf. (IPC)*, Sep. 2020, pp. 1–2.



Cooper S. Levy (Member, IEEE) received the B.S. degree in electrical engineering and computer science and the B.A. degree in mathematics from the University of California at Berkeley, Berkeley, CA, USA, in 2010, and the M.S. and Ph.D. degrees in electrical engineering from the University of California at San Diego, San Diego, CA, USA, in 2013 and 2019, respectively.

He is currently a Research Scientist with the PHY Research Laboratory, Intel Corporation, Hillsboro, OR, USA, His research interests include

optical, wired, and wireless communication systems, and mixed-signal design automation.

Dr. Levy was a co-recipient of the Best Student Paper Award at the 2016 IEEE Radio Frequency Integrated Circuits Symposium.



Zhe Xuan (Member, IEEE) received the B.Sc. degree from Nanjing University, Nanjing, China, and the M.Sc. and Ph.D. degrees from the University of Pennsylvania, Philadelphia, PA, USA, in 2017 and 2019 respectively, all in electrical engineering. His Ph.D. study was focused on innovative photonic systems enabled by electronic integration.

He is currently a Research Scientist with Intel Labs, Hillsboro, OR, USA, working on integrated photonic I/O. His research interests range from photonic device design through architecture definition to system enablement.



**Jahnavi Sharma** (Member, IEEE) received the dual bachelor's and master's degrees in electrical engineering from IIT Madras, Chennai, India, in 2009, and the M.S. and Ph.D. degrees in electrical engineering from Columbia University, New York, NY, USA, in 2015 and 2017, respectively.

She is currently a Research Scientist with Intel Labs, Hillsboro, OR, USA. Her research interests include developing integrated circuit solutions for emerging wireline and wireless applications, pushing performance through both system- and

block-level innovations. This encompasses specific interests in high-to submillimeter-wave circuit design and mixed-signal circuit techniques.

Dr. Sharma was a recipient of the IBM Ph.D. Fellowship Award in 2015.



**Songtao Liu** (Member, IEEE) received the Ph.D. degree in microelectronics and solid-state electronics from the University of Chinese Academy of Sciences, Beijing, China, in 2017.

He is currently with Intel Labs, Santa Clara, CA, USA, with a focus on silicon photonics for optical I/O interconnect applications. He has authored or coauthored more than 90 journal and conference papers. His research interests include III–V/silicon-photonic integrated circuits, semiconductor lasers, semiconductor physics, optical interconnects, and microwave photonics.



**Duanni Huang** (Member, IEEE) received the B.S. degree in electrical engineering from the Massachusetts Institute of Technology, Cambridge, MA, USA, in 2013, and the M.S. and Ph.D. degrees in electrical engineering from the University of California at Santa Barbara, Santa Barbara, CA, USA, in 2015 and 2019, respectively.

He is currently a Senior Research Scientist with Intel Labs, Santa Clara, CA, USA, working on silicon-photonic integrated circuits with an emphasis on heterogeneous integration of III–V and other materials with silicon.



**Jinyong Kim** (Member, IEEE) received the B.S. and M.S. degrees in electrical engineering from the University of Seoul, Seoul, South Korea, in 2011 and 2013, respectively, and the Ph.D. degree in electrical and computer engineering from Oregon State University, Corvallis, OR, USA, in 2021.

From 2013 to 2017, he was an Analog Circuit Designer with LG Electronics, Seoul, focusing on mixed-signal circuit design for high-speed wireline communication systems. From 2017 to 2021, he was with the Sensors and Integrated Microelectronics,

Oregon State University. In 2020, he held an intern position with the IBM Thomas J. Watson Research Center, Yorktown Heights, NY, USA. He was a SoC Design Engineer with Intel Corporation, Hillsboro, OR, USA. He is currently a Research Scientist with Intel Labs, Hillsboro. His research interests include IC solutions to realize the integrated optical link and novel electronic platforms for neuroscience and biomedical applications.



Ranjeet Kumar (Member, IEEE) received the B.Tech. degree in engineering physics from IIT Delhi, New Delhi, India, in 2009, the M.Sc. degree in physics from the University of Calgary, Calgary, AB, Canada, in 2012, and the Ph.D. degree in electrical engineering from the University of California at San Diego, San Diego, CA, USA, in 2016.

Since 2015, he has been with Intel's Photonics Research Laboratory, Santa Clara, CA, USA. His research interests include integrated photonics for optical communication and other photonic systems.



Xinru Wu (Member, IEEE) received the Ph.D. degree in electrical engineering from The Chinese University of Hong Kong, Hong Kong, China, in 2018, with a focus on silicon photonics for high-speed optical interconnects.

In 2019, she joined Acacia Communications, Holmdel, NJ, USA, as a Photonic Integration Engineer. In 2021, she joined Intel Labs, Santa Clara, CA, USA, as a Research Scientist, where her research is focused on integrated photonics for high-bandwidth density optical I/O applications.



Chaoxuan Ma (Member, IEEE) received the B.E. degree in optical engineering from Zhejiang University, Hangzhou, China, in 2014, the M.Sc. degree in electrical and computer engineering from the University of Toronto, Toronto, ON, Canada, in 2016, and the Ph.D. degree in electrical engineering (photonics) from the University of California at San Diego, La Jolla, CA, USA, in 2020.

From 2020 to 2022, she worked as a Research Scientist with Intel Labs, Santa Clara, CA, USA. Her research interests include silicon integrated photon-

ics for quantum information processing and optical communication.



**Tolga Acikalin** (Member, IEEE) received the B.S. degree in mechanical engineering from Middle East Technical University, Ankara, Turkey, in 2000, and the M.S. and Ph.D. degrees from Purdue University, West Lafayette, IN, USA, in 2003 and 2007, respectively.

He joined Intel in 2007, where he has been in various research and technology development roles. He is currently an IO and Interconnect Research Scientist with Intel Labs, Santa Clara, CA, USA, where his work focuses on package and system

architectures of novel RF and optical technologies. His current research interests are in 2.5-D/3-D heterogeneous integration, co-packaged optics and silicon photonics, optical and wireless high-speed interconnects, sub-10-GHz and sub-THz RF package, and system architectures.

Guan-Lin Su (Member, IEEE), photograph and biography not available at the time of publication.



**Haisheng Rong** (Fellow, IEEE) received the B.Sc. and M.Sc. degrees from Nankai University, Tianjin, China, and the Ph.D. degree from the University of Heidelberg, Heidelberg, Germany.

He held research positions at MIT, Cambridge, MA, USA, and Caltech, Pasadena, CA, USA, working on the Laser Interferometer Gravitational-Wave Observatory (LIGO) project for detection of gravitational waves. He joined Intel in 2002 and has made numerous contributions to the development and commercialization of silicon-photonics technol-

ogy. He is currently a Senior Principal Engineer with Intel Labs, Santa Clara, CA, USA.

Dr. Rong was a recipient of the Scientific American 50 Award for his work on the development of silicon lasers in 2005. He is a Key Member of the Intel Team winning the Paul F. Forman Team Engineering Excellence Award in 2014.



Ganesh Balamurugan (Member, IEEE) received the B.Tech. degree in electronics and communication engineering from the Indian Institute of Technology Madras, Chennai, India, in 1996, the M.S. degree in electrical and computer engineering from The University of Texas at Austin, Austin, TX, USA, in 1998, and the Ph.D. degree in electrical engineering from the University of Illinois at Urbana—Champaign, Champaign, IL, USA, in 2004.

Since 2004, he has been with Intel Corporation, Hillsboro, OR, USA, working on high-speed wire-

line communications. He is currently a Principal Engineer with Intel Labs, Hillsboro. His research interests include energy-efficient electrical and optical link design, silicon-photonics-based communication circuits, and system-level optimization of electro-optical links.

Dr. Balamurugan received the IEEE JOURNAL OF SOLID-STATE CIRCUITS Best Paper Award in 2021.



**James E. Jaussi** (Member, IEEE) received the M.S. degree in electrical engineering from Brigham Young University, Provo, UT, USA.

He joined the Intel's Signaling Research Group in 2001, as an I/O Circuit Researcher. He has contributed to industry I/O standards, including PCIe, MIPI M-PHY, and USB. Two of his primary technical focus areas were clocking architectures and link modeling. From 2012 to 2015, he led the MIPI M-PHY subgroup. He leads research in I/O design, architecture, and systems to enable bandwidth and

performance scaling of high-value silicon. He is currently a Senior Principal Engineer and the Director of the PHY Research Laboratory, Intel Labs and Intel Corporation, Hillsboro, OR, USA. His research areas include electrical and optical I/O circuits, photonic devices and systems, prototype characterization and test methods, and link system modeling and analysis tools and methodologies.

Mr. Jaussi received the 2015 MIPI Distinguished Service Award and the 2021 JSSC Best Paper Award. He was recognized for his contributions to USB Type-C with an Intel Achievement Award in 2016.