# ELG 2136 Course Summary

# 1 Physics

Electric Conduction can happen due to 2 different mechanisms.

- 1. Forced **Drift** (When an Electric Field is applied)
- 2. Natural **Diffusion** (Free charges tend to move to less densely charged areas)

We define J as the **current density** which is just  $\frac{\text{total current}}{\text{area}}$ . J can be calculated for Drift, or Diffusion but we need a few more things defined.

We define  $n_i$  as the density of electrons/holes, which depends on the boltzmann constant k, the temperature T, and the material specific bandgap energy  $E_q$ .

$$n_i = 5.2 \times 10^{15} T^{\frac{3}{2}} e^{\frac{-E_g}{2kT}}$$

We define q as the charge of a single electron/hole,  $\mu_n, \mu_p$  as the mobility constants of the electrons (n) and holes (p),  $D_n, D_p$  as the diffusion constants, n and p are the electron and hole concentrations, and E is the electric field applied.

$$J_{drift} = q(\mu_n n + \mu_p p)E$$
  $J_{diffusion} = qD_n \frac{dn}{dx} - qD_p \frac{dp}{dx}$ 

## 1.1 Doping

While pure silicon is neutral, we can dope the silicon with boron (extra proton) or phosphorus (extra electron).

We define  $n_n, p_p$  as the number of free electrons and protons in a material at thermal equilibrium.

If the material has majority positive (p-type), we say:  $n_p, p_p, p_p \cdot n_p = n_i^2$ 

If the material has majority negative (n-type), we say:  $n_n, p_n, p_n \cdot n_n = n_i^2$ 

We can put a p-type and n-type material adjacent (PN Junction), and that creates a **diode**.

#### 1.2 At a PN Junction

This is a junction of two materials, specifically a positive (P) and negative (N) material.



We have constants of  $L_p$  and  $L_n$  for the spacial exponential decay of the P or N charges.

Then the numbers  $N_A$  and  $N_D$  are perpentional to the number of positive and negative charges respectively. They are the number of acceptor or donor atoms.

If A is the area, then we say that the total diffusion current density is:

$$J_{diff\_tot} = Aqn_i^2 \left(\frac{D_p}{L_p N_D} + \frac{D_n}{L_n N_A}\right) \left(e^{\frac{v}{V_t}} - 1\right)$$

This is also the total current since the drift current in a PN junction is small due to the generated electric field.

# 2 Circuit Analysis with Diodes

We have three models for diodes. There is the ideal, constant voltage (ideal with voltage source), and constant voltage with resistance (ideal with voltage source and resistance). All of these model the real diode.



An ideal diode can be either in the ON state (where current passes through in the correct direction) or the OFF state (where it acts as an open circuit). The other models just have this ideal diode with the voltage and resistance in series.

To determine the state of the diode, we need to assume a state (OFF or ON) and then check if it makes sense.

- If it is ON, then current MUST go from anode to cathode.
- If it is OFF, then voltage at cathode must be HIGHER than voltage at anode.

If either of these criteria are wrong, then our assumption is on, and we need to try another one.

For reference, the diode looks like the following:

NOTE: There can only be **one** combination that works with a circuit. So if we have 2 diodes, and the first try it works, then it MUST be ONLY that combination.

**Ex.** In the following circuit, find  $V_{out}$ .



We need to start by replacing the diodes with their model. I will use the ideal model for this example. So the diode is replaced by either a short circuit if ON, or an open circuit if OFF.

I will assume that D1 is OFF, and D2 is OFF.



Now I need to check the conditions which for OFF is that the cathode voltage is greater than the anode voltage.

I see that the anode voltage is  $3^V$ , and the cathode voltage is  $0^V$ . So our assumption is WRONG.

I will try another assumption of D1 is ON, D2 is OFF.



For D1 which is ON, I need to find the current and see that it is positive. I do a KVL

starting at the 3V source, and going right.

$$3 = 1k(I) + 1k(I) \implies I = 1.5mA$$

Now for D2 I need to check that the cathode voltage is greater than anode voltage. Using a voltage dividor, the anode voltage is 1.5V, then from observation the cathode voltage is 2V.  $\checkmark$ 

Now we know that this is the state of the circuit. We DO NOT need to check any other situations since there can ONLY be ONE correct configuration.

Now we can analyse and find that  $V_{out} = 1.5^{V}$ 

**Ex.** For the previous example, find  $V_{out}$  using the constant voltage model.

Here we just need to modify the diagram to add a 0.7V source to each diode. I will test out D1 is ON and D2 is OFF.



For the ON diode, I find that the current is 1.15mA through a KVL.

For the OFF diode I find that the anode (top) is 1.15V, and the cathode (bottom) is 2.7V.

Note that I consider this as the voltage drop over the ideal diode component of the constant voltage model, not the entire diode.

Now I find  $V_{out} = 1.15V$ .

## 2.1 Plotting

For these problems, we have a circuit, and we have an input voltage (x axis) and another value such as output voltage, or output current, and we need to **plot the output as a function of the inputs**.

This is a lot of work since we have diodes, and when each diode changes, as will the relation between the input and the output.

This is the procedure:

- 1. Replace all diodes with their model (Ideal, Constant Voltage, CV with Resistance)
- 2. Assume very low value for X (input) and find the state of each diode using this low value.

- 3. Analyse the circuit to find Y (output) as a function of X (input)
- 4. Find out which diode will switch its state **first** (let ON diode current=0, or OFF diode voltage=0)
- 5. Replace the diode whose state changes first with its new state and return to step 3.
- 6. STOP analysis once no more diodes will change state (diodes only change states at most 1 time).

**Ex.** Find  $V_{out}$  as a function of  $V_{in}$  using ideal diode model.



First I need to find the state when  $V_{in}$  is very small  $(-\infty)$ .

If the input is very small, then D1 must be off since by definition  $V_{in}$  is the smallest voltage in the circuit, so the other side must be larger.

This creates an open circuit over D1 causing the rest of the loop to be a simple KVL. We find that D2 must also be OFF.



We can see that for this interval, the output is 0V.



Now we need to find when one of the diodes will change states. This is when the voltage across one of the diodes becomes 0. Here it must be a value of  $V_{in}$  that causes this

change.

$$D1: V_{in} = V_{D1} + 1k(I) + V_{out}$$
  
 $= 0 + 0$  No current  $I$ , and  $V_{D1}$  is  $0$   
 $= V_{out} = 0$  Since we know  $V_{out} = 0$   
 $D2: V_{out} = V_{D2} + 2$  KVL starting with  $V_{out}$   
 $\implies 0 = 2$   $X$  Since we know  $V_{out} = 0$ 

So D1 must change first. Now I change D1 to ON to get:



We need to find  $V_{out}$  as a function of  $V_{in}$  for this part as well.

$$V_{out} = \frac{V_{in}}{2}$$

I see this from the circuit

It can also be found from voltage dividor



Now I need to find the last break point (if it exists). This will be when D2 changes since D1 cannot change again. This can be either the value of the *input or output* since both are changing.

$$V_{out} = V_{D2} + 2 = 2 \implies V_{in} = 2V_{out} = 4$$

So D2 will change to ON when the input is 2, and the output is 4.

Finally we need to know what the ouput actually changes to when this happens.



We can see that the output is just parallel with the constant 2V source. So it is just 2 Volts.



# 3 DC Power Supply

This is a very important application of diodes. This will convert an AC time dependant source to a DC constant source.

## 3.1 Rectifier

The rectifier will take an AC source, and make the output be positive.



A Half wave rectifier (1 diode) will just kill the negative part of the wave, while a Full wave rectifier (2 diodes) will keep the positive part, and invert the negative part.

A Bridge rectifier is a special type of full wave rectifier that has 4 diodes instead of 2.

A useful statistic is the PIV (Peak Inverse Voltage) across a diode. To find this, we take a diode that we want to find the PIV across, then we find what would be the maximum negative voltage across this diode (note the diode will be OFF) when the source is at its inverse peak.

Typically we do a KVL through the circuit. Note that we find the voltage across the whole diode (including voltage and resistance if using that model).

#### 3.2 Filter

The Filter is just adding a capacitor in parallel with the load resistor. This will **smooth** out the big inflections, but there will still be a ripple.



We call  $V_p$  the peak voltage of the wave,  $V_r$  as the ripple voltage (if it fluctuates between 9 and 11 V, then  $V_4 = 2V$ ), and  $V_k$  as the minimum voltage.

$$V_p = V_k + V_r$$

We can make some approximations (with ideal diodes) to see that:

$$V_r=rac{V_p}{fRC}$$
 for a half wave rectifier or  $V_r=rac{V_p}{2fRC}$  for a full wave  $\omega\Delta t=\sqrt{rac{2V_r}{V_p}}$  for both types of rectifiers set through diede everges  $i_{rec}=L_r(1+\pi)^{2V_p}$  for half wave

Current through diode average 
$$i_{Davg} = I_L(1 + \pi \sqrt{\frac{2V_p}{V_r}})$$
 for half wave or for full wave  $i_{Davg} = I_L(1 + \pi \sqrt{\frac{V_p}{2V_r}})$  Current through diode MAX  $i_{Dmax} = I_L(1 + 2\pi \sqrt{\frac{2V_p}{V_r}})$  for half wave or for full wave  $i_{Dmax} = I_L(1 + 2\pi \sqrt{\frac{V_p}{2V_r}})$ 

If we are working with a different model, such as the constant voltage model, then we will need to modify the equations such as increasing the peak voltage by 0.7V. The one exception is the conduction angle formula  $\omega \Delta t$  since that is not affected by te extra 0.7V.

For most of the equations, we use the peak voltage at the source. The only exception is the capacitor formula where we use the peak voltage at the capacitor.

**Ex.** We have a bridge rectifier with a filter capacitor as shown below. We want to find the PIV if the filter is disconnected, or connected. Then we want to find the capacitence required for a ripple of 2V. We also want to conduction angle (with the filter connected).



First we need to find the peak voltage on the secondary side of the transformer. This needs to be high enough to overcome the two voltage drops from the diodes, and must be 1V higher than needed for the ripple:

$$V_s = 0.7 + 0.7 + 10 + 1 = 12.4V$$

If the filter is disconnected, the PIV can be found taking a KVL through the circuit starting at the source in the reverse direction (not going through the capacitor since this is disconnected):

$$-12.4 + 0 + 0.7 = -11.7V \implies PIV = 11.7$$



If the filter is connected, we will take a KVL through a similar loop, except we go through the capacitor since it gives 10V average voltage.

$$-12.4 + 0 + 0.7 - 10 = -21.7V \implies PIV = 21.7$$

The waveforms generated will be as follows:



Finding the capacitence is simple. We know that the peak voltage through the capacitor

is 11V, and we know the frequency, ripple, and load resistance. So we use the formula:

$$V_r = \frac{V_p}{2fRC} \implies C = \frac{V_p}{2V_r fR} = \frac{11}{2 \cdot 2 \cdot 60 \cdot 100} = CALC$$

Same idea for the conduction angle except for that works off the peak voltage at the source.

$$\omega \Delta t = \sqrt{\frac{2V_r}{V_p}} = \sqrt{\frac{2 \cdot 2}{12.4}} = CALC$$

### 3.3 Regulator

The regulator is a function that takes in a voltage source with unwanted ripples, and greatly **reduces these ripples**. It does this with a diode working in the breakdown region (zener diode).



 $r_z$  is the internal resistance of the diode.  $V_{ZO}$  is the internal voltage source of the diode.

We need to ensure that the zener operates **only in the breakdown region** for no fluctuations in the output voltage. We do this by finding the minimum and maximum current allowed for the diode to stay in the breakdown region (straight line part).

We want to maintain the output voltage to be as constant as possible, and this is measured using the line and load regulation.

$$\text{Line Regulation} = \frac{\Delta V_O}{\Delta V_s} = \frac{r_z}{r_z + R} \qquad \text{Load Regulation} = \frac{\Delta V_O}{\Delta I_L} = -\frac{r_z \times R}{r_z + R} = -r_z / / R$$

**Ex.** We have a zener regulator. We have two datapoints. When  $V_Z = 10.1V$ ,  $I_Z = 0.01A$ . When  $V_Z = 10.2V$ ,  $I_Z = 0.02A$ . Find the zener diode resistance and voltage  $r_z, V_{ZO}$ .



To find the zener resistance, we use the standard slope equation:

$$SLOPE = \frac{\Delta i}{\Delta V} = \frac{0.02 - 0.01}{10.2 - 10.1} = 0.1$$

Since the zener resistance is the reciprical of the slope,  $r_z = 10\Omega$ .

To find the voltage source, I will create an equation for the slope of the line, and then let the current equal 0 (current is y, voltage is x).

$$i = \frac{1}{r_z}V + c \implies 0.01 = \frac{10.1}{10} + c \implies c = -1$$
$$0 = \frac{1}{10}V_{zo} - 1 \implies V_{zo} = 10$$

Now we can go back to the circuit and replace the zener diode with its model of the voltage source and resistance.

Note that since it is a zener diode, the voltage source is reversed.



If we now want to find the output voltage, we can use any circuit analysis method such as source transformations to do:



Then using a voltage dividor we can get the voltage.

# 4 Bipolar Junction Transistor (BJT)

A BJT transistor has 2 PN junctions.

The BJT can either have P type sandwiched between 2 N types (NPN), or N type sandwiched between 2 P types (PNP).



A BJT has three terminals called the **Emitter**, **Collector**, **and Base**. Each of these terminals needs to have a DC voltage applied. Depending on how these voltages relate to each other (biassing of each PN junction) makes the transistor operate differently.

In this course we only care about the **active** mode which is where for PNP, the emitter is the largest, followed by base, followed by collector, and for NPN, collector is largest, followed by base, followed by emitter.

In all cases, the BE junction has a difference of 0.7 volts due to the diode.

Going back to the PNP or NPN model, if the current flows from P to N, we say that junction is in forward bias. While if the current flows from N to P, we say that junction is in reverse bias.

| Mode           | E-B Junction | C-B Junction |
|----------------|--------------|--------------|
| Cutoff         | Reverse      | Reverse      |
| Active         | Forward      | Reverse      |
| Reverse Active | Reverse      | Forward      |
| Saturation     | Forward      | Forward      |



Figure 1: Active Mode Bias

## 4.1 DC Analysis

To do the DC analysis, we need to figure out what mode the transistor is in. Typically for this course it is either in Cutoff mode (no current), or active mode (see Figure 1).

So we **assume active mode**, and see if there is a contradiction (such as negative or 0 current).

We have some very useful relations for the currents which are:

$$I_E = I_B + I_C I_C = \beta I_B$$

 $\beta$  is a parameter of the specific BJT given in the **datasheet**.

## 4.2 AC Analysis

We need to introduce a new notation for this. We say that lowercase means ac, and uppercase means DC. Mixed case means a mixed signal.

| $v_A$ | ac and DC Signal |
|-------|------------------|
| $v_a$ | Pure ac Signal   |
| $V_A$ | Pure DC signal   |

To get the current, sometimes we are given the  $I_S$  parameter. This gives:

$$i_C = I_S e^{\frac{v_{BE}}{V_T}}$$
 for NPN or replace  $V_{BE}$  with  $V_{EB}$  for PNP

Here  $V_T$  is a known value that is given on the **datasheet**.

With ac analysis, we generally do not know the ac currents or voltages since these fluxuate with time. But we do know the resistances and the DC currents. Through this information we can get the following parameters:

$$g_m = \frac{I_C}{V_T}$$
  $r_\pi = \frac{\beta}{g_m} = \frac{V_T}{I_B}$   $r_e = \frac{\alpha}{g_m}$   $\alpha = \frac{\beta}{\beta + 1}$ 

#### NOTE that $V_T$ is a constant with value 25mV

Then we also have other parameters that we need to find through circuit analysis such as KVL or KCL. These are things such as:

$$A_V = \frac{v_{out}}{v_{in}} \hspace{1cm} \text{Voltage Gain}$$
 
$$G_v = \frac{v_{out}}{v_{sig}} \hspace{1cm} \text{Overall Voltage Gain}$$
 
$$A_i = \frac{i_{out}}{i_{in}} \hspace{1cm} \text{Current Gain}$$
 
$$R_{in} \hspace{1cm} \text{Input Resistance}$$
 
$$R_{out} \hspace{1cm} \text{Output Resistance}$$

When doing these, the answer MUST NOT be in terms of time dependant values such as ac current, or ac voltage.

To do this, we need to change the BJT transistor for a **model**. We have the Hybrid Pi model, or the T model.



## 4.3 ac and DC Analysis Combined

When combining the two analyses, we can consider each one individually and follow the following technique:

#### • DC Analysis

Short Circuit all ac voltage sources and Open Circuit all ac current sources Short circuit all inductors, and open circuit all capacitors

Find C, B, E currents and voltages, find  $g_m$ , and confirm it is in active mode.

#### • ac Analysis

Short Circuit all DC voltage sources and Open Circuit all DC current sources Short circuit all capacitors, and open circuit all inductors Solve for what we want (such as  $A_V$  or  $R_{in}$ )

**Ex.** Using the below circuit, find the voltage gain, the input resistance, and the output resistance. We know that  $\beta = 100$ 



First we need to do the **DC analysis**. The first step is always to do a KVL through the BE part since we know the voltage drop is 0.7 Volts. We also have to disable the ac sources. I can also label the Collector, Base, and Emitter using the NPN values since arrow going out of the BJT.



$$2.5 - 100000I_B - 0.7 - 200I_E = 0$$

Now using the relation between the three currents, we can get that  $I_E = I_C + I_B = I_B(\beta + 1)$ 

$$2.5 - 100000I_B - 0.7 - 200(101)I_B = 0 \implies I_B = 1.498\mu A \implies I_C = 1.498mA$$

To ensure the BJT is in active mode, I find the voltages at all three places:

$$V_C = 2.5^V$$
  $V_B = 2.5 - 100000I_B = 1.002^V$   $V_E = 1.002 - 0.7 = 0.3$   $V_C > V_B > B_E$   $\checkmark$ 

Now we move to ac analysis starting with finding the circuit parameters.

$$g_m = \frac{I_C}{V_T} = \frac{1.498}{25} = 0.05992$$
  $r_\pi = \frac{\beta}{g_m} = 1669$ 

Now we can set up the ac circuit by disabling DC sources and using an ac model. I will use the Hybrid Pi model.



To find the Voltage gain  $A_V = \frac{v_o}{v_i}$ , we can create some KVLs.

$$v_{in} = v_{\pi} + 200i_{E} = i_{B}r_{\pi} + 200i_{E}$$
 $v_{out} = 200i_{E}$ 

$$A_{V} = \frac{v_{o}}{v_{i}} = \frac{200i_{E}}{i_{B}r_{\pi} + 200i_{E}}$$

Well this is a problem since we cannot have **any time dependant currents/voltages**. But if we write  $i_B$  in terms of  $i_E$ , we can cancel out all  $i_E$  to get no time dependant sources.

$$A_V = \frac{v_o}{v_i} = \frac{200i_E}{\frac{i_E}{\beta + 1}r_\pi + 200(i_E)} = \frac{200}{\frac{r_\pi}{\beta + 1} + 200} = 0.92$$

To find the **input resistance**, we can create a test source at  $R_{in}$ , disable all INDEPENDANT sources, and then solve for  $\frac{V_{test}}{I_{test}}$ .

In this case, we already have a source  $(V_{in})$  so we do not need to create a test source. We just need to find the input current.

$$v_{in} = \frac{i_E}{\beta + 1} r_\pi + 200(i_E)$$

$$i_{in} = i_{100k} + i_b = \frac{v_{in}}{100k} + \frac{i_E}{\beta + 1} = \frac{\frac{i_E}{\beta + 1} r_\pi + 200(i_E)}{100k} + \frac{i_E}{\beta + 1}$$

$$R_{in} = \frac{v_{in}}{i_{in}} = \frac{\frac{i_E}{\beta + 1} r_\pi + 200(i_E)}{\frac{i_E}{\beta + 1} r_\pi + 200(i_E)} + \frac{i_E}{\beta + 1} = \frac{\frac{1}{\beta + 1} r_\pi + 200}{\frac{1}{\beta + 1} r_\pi + 200} + \frac{1}{\beta + 1} = 17.95k$$

To find the **output resistance** we follow a similar procedure except for we need a test source.

Since we disable all independant sources, then  $v_{in}$  becomes a short circuit killing the 100k resistor (since // to SC).

The circuit becomes:



And now I can just solve for the resistance:

$$\begin{aligned} v_{test} &= v_{\pi} = r_{\pi} i_{B} \\ i_{test} &= \beta i_{B} + i_{B} + \frac{v_{\pi}}{200} = \beta i_{B} + i_{B} + \frac{r_{\pi} i_{B}}{200} \\ R_{test} &= R_{out} = \frac{v_{test}}{i_{test}} = \frac{r_{\pi} i_{B}}{\beta i_{B} + i_{B} + \frac{r_{\pi} i_{B}}{200}} = \frac{r_{\pi}}{\beta + 1 + \frac{r_{\pi}}{200}} = 15.4 \end{aligned}$$

## 4.4 Early Effect

In the real world the current has a dependance on the voltage. This is called the Early effect. To model this, we can add a **resistor** with resistance  $r_0$  between the collector and base.

When dealing with the early effect, we are given a voltage value  $V_A$  which is specific to the BJT we are working with. This allows us to calculate  $r_0$ .

$$r_0 = \frac{V_A}{I_C}$$

Then we can just proceed with the analysis steps as normal. The analysis does get more complex, but it is the same general process.

We just need to change the models to:



# 5 Metal Oxide Semiconductor Field Effect Transistor (MOSFET)

A MOSFET has 3 connections. The **Source**, **Gate**, **and Drain**. There is **no current** in the **gate** since it does not directly touch the materials (therefore **source current and drain current are same**). It is just used to generate an electric field to move the charges.



When we apply a voltage at the gate, a channel is created where the electrons will flow from the Source to the Drain (for NMOS or Drain to Source for PMOS).



MOSFETs have three modes they can be in:

- Cutoff (No current)
- Saturation (Constant current)
- Triode (Changing current)

We have some parameters for the MOSFET. These are unique to each MOSFET and given on the datasheet.

$$\mu C_{ox} \frac{W}{L}$$
  $V_t$ 

For NMOS,  $V_t > 0$ , and for PMOS,  $V_t < 0$ .

The symbols are:

## 5.1 DC Analysis

To do the DC analysis, we use the following process:

- 1. Test for cutoff mode (No current)
- 2. If not cutoff, Assume Saturation or Triode mode
- 3. Use the transistor current equation to get  $I_D$  AKA  $I_S$
- 4. Do more circuit analysis if required
- 5. Verify the two conditions for the assumed mode (from step 2)
- 6. If conditions are not met, then return to step 2 and assume the other mode.

The conditions and transistor current equation are different for NMOS or PMOS. They depend on  $V_t$  which is also referred to as  $V_TH$ .

NMOS 
$$(V_{TH} > 0)$$

$$V_{GS} < V_{TH}$$
  $I_D = I_S = 0$  Cutoff Conditions and Current  $V_{GS} > V_{TH}$   $V_{DS} < V_{GS} - V_{TH}$  Triode Conditions  $I_D = I_S = \mu_n C_{ox} \frac{W}{L} \left( (V_{GS} - V_{TH}) V_{DS} - \frac{1}{2} V_{DS}^2 \right)$  Triode Current

$$V_{GS} > V_{TH}$$
  $V_{DS} \ge V_{GS} - V_{TH}$  Saturation Conditions
$$I_D = I_S = \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^2 (1 + \lambda V_{DS})$$
 Saturation Current

PMOS  $(V_{TH} < 0)$ 

$$\begin{split} V_{GS} > V_{TH} & I_D = I_S = 0 & \text{Cutoff Conditions and Current} \\ V_{GS} < V_{TH} & V_{DS} \ge V_{GS} - V_{TH} & \text{Triode Conditions} \\ I_D = I_S = \mu_p C_{ox} \frac{W}{L} \left( (V_{SG} - |V_{TH}|) |V_{DS}| - \frac{1}{2} V_{DS}^2 \right) & \text{Triode Current} \\ V_{GS} < V_{TH} & V_{DS} < V_{GS} - V_{TH} & \text{Saturation Conditions} \\ I_D = I_S = \frac{1}{2} \mu_p C_{ox} \frac{W}{L} (V_{SG} - |V_{TH}|)^2 (1 + \lambda |V_{DS}|) & \text{Saturation Current} \end{split}$$

## 5.2 AC Analysis

When we are doing the ac analysis just like the BJT we cannot have any answers with a time dependant current or voltage.

We often want to find the same parameters such as the voltage gain, or current gain.

We follow a similar procedure to the BJT where we first do DC analysis to find the operating mode, then we go into ac mode and sub in the ac model. Then we can find what we want to find.

The ac model is:



#### 5.3 Channel Modulation

This is the same idea of early effect for BJT but for MOSFET.

As the channel width increases, its **resistance changes**. So we need to account for this.

We have the parameter  $\frac{1}{V_A} = \lambda$ .

This only affects the saturation mode equation hence the term  $1 + \lambda V_{DS}$  at the end of those current equations.

We add a resistor  $r_0$  with value of:

$$r_0 = \frac{1}{I_D \lambda}$$

**Ex.** We have the following NMOS circuit, find  $\frac{V_o}{V_{sig}}$ . Consider channel modulation.



Notice how since there is never any current at the gate we can disregard  $R_{sig}$  for all analysis.

First we need to start with the DC analysis to see what mode it is in. I will disable the ac source, and open circuit the capacitor. Then I can test the modes.

I will test saturation mode.

$$I_D = \frac{1}{2}\mu_n C_{ox} \frac{W}{L} (V_{GS} - V_t)^2 = \frac{0.5}{2} (6 - (1k \cdot I_D) - 1)^2 = 0.25(6 - I_D - 1)^2$$

$$\implies I_D = 2.10mA \qquad I_D = 11.90mA$$

Now I need to check the currents to see which one is correct.

$$V_{GS} > V_t \implies 6 - (2.10 \cdot 1) = 3.899 > 1$$
  $\checkmark$   $V_{DS} > V_{GS} - V_t \implies 10 - 2 \cdot 2.10 - 2.10 = 3.697 > 3.899 - 1$   $\checkmark$ 

So it must be 2.10mA since there cannot be 2 answers. Now I can find the circuit parameters:

$$g_m = \sqrt{2\mu_n C_{ox} \frac{W}{L} I_D} = 1.449$$
  $r_0 = \frac{1}{\lambda I_D} = 4.762k\Omega$ 

Now we can move to the ac model.



To find the  $\frac{v_o}{v_{sig}}$  I can make a lot of KVL and KCL loops/nodes, and then solve for what we want.

$$v_o = i_0 r_0 + 1k i_s$$
  
 $v_o = -(i_0 + g_m v_{gs})(1k//2k)$   
 $v_{sig} = v_{gs} + 1k i_s$   
 $i_s = i_0 + g_m v_{gs}$ 

KVL From out going down through  $r_0$ KVL From out going down right away KVL From in going down KCL

Then I can do a lot of algebra to get:

$$v_{o} = -i_{s}(1k//2k)$$

$$v_{sig} = \frac{i_{s} - \frac{-i_{s}(1k//2k) - 1ki_{s}}{r_{0}}}{g_{m}} + 1ki_{s}$$

$$\frac{v_{o}}{v_{sig}} = \frac{-(1k//2k)}{\frac{1 - \frac{-(1k//2k) - 1k}{r_{0}}}{g_{m}} + 1k} = -0.345$$

If we want to find the **input resistance**, we can see that there is no current in the gate, so therefore there is infinite resistance.

$$R = \frac{V}{I} = \lim_{I \to 0} \frac{V}{I} = \infty$$

If we wanted to find the output resistance as well, we could use a similar method to finding  $\frac{v_o}{v_{sig}}$  except we are finding  $\frac{v_{test}}{i_{test}}$ . We would create lots of KVLs and KCLs and then solve. Finally we would get a value.

# 6 Complementary MOSFET (CMOS) Inverter

A CMOS is a circuit with 2 MOSFETS, one of which is a PMOS, one is an NMOS.

The Inverter is a circuit that will take a low voltage and turn it into a high voltage, and take a high voltage and turn it into a low voltage.

It is the NOT gate.



## 6.1 Voltage Transfer Characteristic (VTC) of CMOS



Through the VTC, we can see that there are 5 main areas.

- First area when  $V_{out} = V_{OH}$  when the output is constant HIGH
- $\bullet$  Second area where  $V_{out}$  decreases, but is still HIGH
- Third area where  $V_{out}$  is in the middle, neither HIGH or LOW (Between  $V_{IL}$  and  $V_{IH}$ )
- $\bullet$  Fourth area where  $V_{out}$  is decreasing, but reached te LOW section
- $\bullet$  Fifth area where  $V_{out}$  is constant LOW

| Region | NMOS                            | PMOS                            |  |
|--------|---------------------------------|---------------------------------|--|
| 1      | Cutoff                          | Triode                          |  |
| 2      | Saturation                      | Triode                          |  |
| 3      | Borderline of Triode/Saturation | Borderline of Triode/Saturation |  |
| 4      | Triode                          | Saturation                      |  |
| 5      | Triode                          | Cutoff                          |  |



We can figure out through using the circuit diagram, and the MOSFET equations the states of the MOSFETs in all 5 regions:

Most of the values are fairly straightforward to calculate, such as the main input voltage in region 3 is just half of the max input voltage  $V_{DD}$ . The low end of the HIGH part  $V_{IL}$  and the high end of the LOW part  $V_{IH}$  are:

$$V_{IH} = \frac{1}{8}(5V_{DD} - 2V_t)$$

$$V_{IL} = \frac{1}{8}(3V_{DD} + 2V_t)$$

**Ex.** For the following VTC and CMOS inverter circuit, find the voltages and currents at A, B, C, ..., E.  $V_{DD}=3,~V_{Tn}=0.5V=-V_{Tp},~\mu C_{ox}\frac{W}{L}=22222\mu A$ 





If we start with  $V_E$ , we say that the input is 0V and the current is 0A since the NMOS is in cutoff mode.

Therefore there cannot be a voltage drop so the drain voltage is also 3V.

Then onto  $V_D$ . Here the input voltage must such that the NMOS almost is exiting cutoff mode. So  $V_{GS} = V_{TH} = 0.5$ . Therefore the current is still 0A and the drain voltage is also 0.5.

To find  $V_C$  and  $V_B$ , we can use the equations for  $V_{IL}$ ,  $V_{IH}$ . We get 1.25 and 1.75 V.

Then to get the current for C we will use the saturation mode equation for the NMOS. We could technically use the triode mode equation for the PMOS, but we do not know the drain voltage. So it would not work. For B we use the saturation mode equation for PMOS.

$$I_S = \frac{1}{2}\mu_n C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^2 (1 + \lambda V_{DS}) = 0.5 \cdot 22.222(1.25 - 0 - 0.5)^2 = 6.25 mA$$

$$I_S = \frac{1}{2}\mu_n C_{ox} \frac{W}{L} (V_{SG} - |V_{TH}|)^2 (1 + \lambda V_{DS}) = 0.5 \cdot 22.222(3 - 1.75 - 0.5)^2 = 6.25 mA$$

Here the input is  $\frac{V_{DD}}{2}$ .

I can let the 2 currents equal to each other since I know that in the previous mode the NMOS is in saturation and the PMOS is in triode mode to get:

$$\frac{1}{2}\mu_n C_{ox} \frac{W}{L_n} (V_{GS} - V_t)^2 = \mu_p C_{ox} \frac{W}{L_p} \left( (V_{SG} - |V_t|) |V_{DS}| - \frac{1}{2} V_{DS}^2 \right) 
\frac{1}{2} (\frac{V_{DD}}{2} - V_t)^2 = \left( (3 - \frac{V_{DD}}{2} - V_t)(3 - V_{out}) - \frac{1}{2} (3 - V_{out})^2 \right) 
\Longrightarrow V_{out} = 2^V$$

Then the current can be obtained by just taking one of the sides of that equation:

$$I_D = \frac{1}{2}\mu_n C_{ox} \frac{W}{L} \left(\frac{V_{DD}}{2} - V_t\right)^2 = \frac{1}{2}\mu_n C_{ox} \frac{W}{L} \left(\frac{3}{2} - 0.5\right) = 11.11^{mA}$$

This is the same general procedure as the previous section. Except we start at the place where the PMOS is in saturation, and the NMOS is in triode. Work from the bottom up.

$$\mu_n C_{ox} \frac{W}{L_n} \left( (V_{GS1} - V_t) V_{DS1} - \frac{1}{2} V_{DS1}^2 \right) = \frac{1}{2} \mu_p C_{ox} \frac{W}{L_p} (V_{SG2} - V_t)^2$$

$$\left( (\frac{V_{DD}}{2} - 0.5) V_{out} - \frac{1}{2} V_{out}^2 \right) = \frac{1}{2} (3 - \frac{V_{DD}}{2} - 0.5)^2$$

$$\implies V_{out} = 1^V$$

To find the current I just need to use one half of the equation:

$$I_D = \frac{1}{2}\mu_p C_{ox} \frac{W}{L_p} (V_{SG2} - V_t)^2 = \frac{1}{2}\mu_p C_{ox} \frac{W}{L_p} (3 - 1.5 - 0.5)^2 = 11.11^{mA}$$

Going to A, we know that the current is 0 since the PMOS is in cutoff mode. To find the voltage, we can see that the PMOS is just going from saturation mode to cutoff mode. So using the conditions:

$$V_{GS} > V_{TH} \implies V_G - V_S = V_{TH} \implies V_G - 3 = -0.5 \implies V_G = 2.5$$

In summary, all these relationships (in below table) can be shown by analysing the boundary conditions between the different regions, and using the correct formulas.

| Voltage Name | Value (V)  | Value of Corresponding Current $(I_{D1} = I_{D2})$ (mA) |  |
|--------------|------------|---------------------------------------------------------|--|
| $V_A$        | $2.5^V$    | $0^{mA}$                                                |  |
| $V_B$        | $1.75^{V}$ | $6.25^{mA}$                                             |  |
| $V_C$        | $1.25^{V}$ | $6.25^{mA}$                                             |  |
| $V_D$        | $0.5^{V}$  | $0^{mA}$                                                |  |
| $V_E$        | $3^V$      | $0^{mA}$                                                |  |
| $V_F$        | $2^V$      | $11.11^{mA}$                                            |  |
| $V_G$        | $1^V$      | $11.11^{mA}$                                            |  |

## 6.2 Delay in the CMOS Inverter

In real life, the inverter does not change from HIGH to LOW, or from LOW to HIGH instantaneously. There is some delay.

We define the time it takes for the inverter to go from LOW to halfway to HIGH as  $t_{PLH}$  and from HIGH to halfway to LOW as  $t_{PHL}$ .

We can see this quite obviously if we have a capacitor connected to the output voltage of the

CMOS inverter. By definition, the voltage of the capacitor cannot change instantaneously. So there must be some delay.



We have the following equations to calculate the times given a capacitence C:

$$t_{PHL} = \frac{a_n C}{\mu_n C_{ox} \left(\frac{W}{L}\right)_n V_{DD}} \qquad \qquad \alpha_n = \frac{2}{\frac{7}{4} - \frac{3V_{tn}}{V_{DD}} + \left(\frac{V_{tn}}{V_{DD}}\right)^2}$$

$$t_{PHL} = \frac{a_p C}{\mu_p C_{ox} \left(\frac{W}{L}\right)_p V_{DD}} \qquad \qquad \alpha_p = \frac{2}{\frac{7}{4} - \frac{3|V_{tp}|}{V_{DD}} + \left(\frac{V_{tp}}{V_{DD}}\right)^2}$$

# 7 Appendix

#### 7.1 Short Formula Sheet

This is just a summary of all the important formulas:

Semiconductor Physics:

$$\begin{split} n_i &= 5.2 \times 10^{15} T^{\frac{3}{2}} e^{\frac{-E_g}{2kT}} \\ J_{drift} &= q(\mu_n n + \mu_p p) E \qquad J_{diffusion} = q D_n \frac{dn}{dx} - q D_p \frac{dp}{dx} \\ p_p &\propto N_A \qquad n_n \propto N_D \\ p_p n_p &= n_n p_n = n_i^2 \\ J_{diff\_tot} &= Aq n_i^2 \left( \frac{D_p}{L_n N_D} + \frac{D_n}{L_n N_A} \right) \left( e^{\frac{v}{V_t}} - 1 \right) \text{ For PN Junction} \end{split}$$

rectifier with Filter: Half wave rectifier with single ideal diode

$$V_r = \frac{V_p}{fRC}$$

$$\omega \Delta t = \sqrt{\frac{2V_r}{V_p}}$$

$$i_{Davg} = I_L(1 + \pi \sqrt{\frac{2V_p}{V_r}})$$

$$i_{Dmax} = I_L(1 + 2\pi \sqrt{\frac{2V_p}{V_r}})$$

#### Zener Diode

Line Regulation = 
$$\frac{\Delta V_O}{\Delta V_s} = \frac{r_z}{r_z + R}$$
 Load Regulation =  $\frac{\Delta V_O}{\Delta I_L} = -\frac{r_z \times R}{r_z + R} = -r_z//R$ 

BJT

$$g_m = \frac{I_C}{V_T}$$
  $r_\pi = \frac{\beta}{g_m}$   $r_0 = \frac{V_A}{I_C}$   $r_e = \frac{\alpha}{g_m}$   $\alpha = \frac{\beta}{\beta + 1}$ 

NMOS  $(V_{TH} > 0)$ 

$$\begin{split} V_{GS} &< V_{TH} & I_D = I_S = 0 & \text{Cutoff} \\ V_{GS} &> V_{TH} & V_{DS} < V_{GS} - V_{TH} & \text{Triode} \\ I_D &= I_S = \mu_n C_{ox} \frac{W}{L} \left( (V_{GS} - V_{TH}) V_{DS} - \frac{1}{2} V_{DS}^2 \right) & \text{Triode} \\ V_{GS} &> V_{TH} & V_{DS} \geq V_{GS} - V_{TH} & \text{Saturation} \\ I_D &= I_S = \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^2 (1 + \lambda V_{DS}) & \text{Saturation} \end{split}$$

PMOS  $(V_{TH} < 0)$ 

$$V_{GS} > V_{TH}$$
  $I_D = I_S = 0$  Cutoff

$$V_{GS} < V_{TH} \qquad V_{DS} \ge V_{GS} - V_{TH} \qquad \text{Triode}$$

$$I_D = I_S = \mu_p C_{ox} \frac{W}{L} \left( (V_{SG} - |V_{TH}|) |V_{DS}| - \frac{1}{2} V_{DS}^2 \right) \qquad \text{Triode}$$

$$V_{GS} < V_{TH} \qquad V_{DS} < V_{GS} - V_{TH} \qquad \text{Saturation}$$

$$I_D = I_S = \frac{1}{2} \mu_p C_{ox} \frac{W}{L} (V_{SG} - |V_{TH}|)^2 (1 + \lambda |V_{DS}|) \qquad \text{Saturation}$$

#### Small Signal Parameters for NMOS or PMOS

$$g_m = \sqrt{2\mu C_{ox} \frac{W}{L} I_D} = \mu C_{ox} \frac{W}{L} (V_{GS} - V_T H) \qquad r_0 = \frac{1}{\lambda I_D}$$

#### **CMOS** Inverter

$$V_{IH} = \frac{1}{8} (5V_{DD} - 2V_t)$$

$$V_{IL} = \frac{1}{8} (3V_{DD} + 2V_t)$$

$$t_{PHL} = \frac{a_n C}{\mu_n Cox \frac{W}{L}_n V_{DD}}$$

$$\alpha_n = \frac{2}{\frac{7}{4} - \frac{3V_{tn}}{V_{DD}} + \left(\frac{V_{tn}}{V_{DD}}\right)^2}$$

$$t_{PHL} = \frac{a_p C}{\mu_p Cox \frac{W}{L}_p V_{DD}}$$

$$\alpha_p = \frac{2}{\frac{7}{4} - \frac{3|V_{tp}|}{V_{DD}} + \left(\frac{V_{tp}}{V_{DD}}\right)^2}$$