# **Software Defined Radio:**

A brief presentation to outline the definition, requirements, plan of action, and reporting of our proposed senior project.

# By:

- Tadd Bliss, Project Engineer
- Mishaal Fallatah, Development Engineer
- Shaun McKnight, System Engineer
- Justin Owen, Design Engineer

# **Table of Contents**

| Project Definition   | 1.0 |
|----------------------|-----|
| Functions            | 1.1 |
| Customer             | 1.2 |
| Team Identity        | 1.3 |
| Project Requirements | 2.0 |
| Requirements         | 2.1 |
| SWAP                 | 2.2 |
| COTS                 | 2.3 |
| System Limitations   | 2.4 |
| Assumptions          | 2.5 |
| Plan of Action       | 3.0 |
| Tasks                | 3.1 |
| Gantt Chart          | 3.2 |
| Reporting            | 4.0 |
| Communications       | 4.1 |
| Testing Events       | 4.2 |
| BOM                  | 4.3 |

# **1.0 Project Definition:**

#### 1.1 Functions:

This project aims to build a direct conversion receiver using the Hartley demodulator and an FPGA. When all is finished we should have a receiver capable of:

- 0-50MHz Bandwidth
- AM Reception Upper and Lower Sidebands
- Continuous Wave Reception
- Fourier Transform on a Display
- Audio on Speakers

# Hardware Block Diagram



Figure 1: Preliminary Block Diagram

#### 1.2 Customer:

Dr. Antone Kusmanoff

Oklahoma State University

Senior Design Instructor

**Contact Information:** 

• Email: antone.kusmanoff@okstate.edu

• Phone: (405) 744-5716

# 1.3 Team Identity:

Team Name:

• Precision Engineering

**Project Name:** 

Software Defined Radio

Team Engineers:

- Tadd Bliss, Project Engineer
- Mishaal Fallatah, Development Engineer
- Shaun McKnight, System Engineer
- Justin Owen, Design Engineer

# 2.0 Project Requirements:

# 2.1 Requirements:



#### **2.2 SWAP:**

• Even medium performance SDR tends to require more power for a given function than equipment designed specifically for purpose with optimum analogue/digital architectural partitioning.

- Ultra Low Power equipment's not requiring large frequency ranges or modulation types are currently still better implemented in conventional architectures
- Total power should be < 5 W.</li>
- We going to use the DC power supply (HY3003-3) in the lab.
- The weight of the system will be approximately 50g for the LNA and 300g for the FPGA and Demodulation system.

#### 2.3 COTS Products:

- Raspberry pi
- PMOD ADC
- BASYS 2 (FPGA)
- PMOD DAC
- Monitor
- Speaker
- COAX cables (RF)
- AV cables

## **2.4 System Limitations:**

- There are technology limits on achievable RF performances.
- The choice of architecture depends on the available technology e.g. ADC performance, semiconductor technology.
- Software reliability may define overall radio reliability, rather than hardware limitations.

#### 2.5 Assumptions:

 Learn the fundamental definitions, architectures, and the tradeoffs involved in dynamic characteristics such as data rate, channel bandwidth, and demodulation schemes

- The system must operate across several orders of frequencies; the antenna must be tuned by some means to track the operation frequency to maintain operating efficiency.
- Since our device is going to be very prone to oscillations we are going to target quality Low dropout Linear Regulators for the project.
- AM is the main focus. We hope to have single side band working as well.
- Radio Frequency 0 50 MHz

# 3.0 Plan of Action:

#### **3.1 Tasks:**

#### Tadd Bliss, Project Engineer

- Project Identities
- Quad Chart
- Planning
  - Integrated Master Plan (IMP)
  - > Statement Of Work (SOW)
  - Work Breakdown Structure (WBS)
  - > Task Assignments
  - Cost Estimating and Budget
  - Project Risk Assessment
  - Acquisition Process
- Project Schedule
  - Integrated Master Plan (IMP)
  - Milestones

# Mishaal Fallatah, Development Engineer

#### -Primary-

- Hardware Requirements (Voltages, Calculations, etc.)
- Hardware Low Level Architecture
- Preliminary and Detailed Design
- Component Selection and Procurement
- Hardware Fabrication
- Hardware Unit and Component Testing with Results Documented

#### -Supplemental-

- Proposal Report Document
  - Project Requirements

- Project Logging and Reporting
- > Project Risk Management
- Communications
  - Customer
    - Milestone Matrix
    - Program Deviation Report
    - ❖ Weekly Email
  - > Team
    - Video Chat (Google Hangouts)
    - Weekly Meetings
    - ❖ Email
    - ❖ SharePoint

- System Modifications
- Testing and Recording
- System Efficiency

# Shaun McKnight, Systems Engineer

# -Primary-

- Technical
  - Supervision
  - Plans
  - Baseline
  - Risk Assessment
- System Research
- System Functional Requirements
- System Architecture
- High Level
- System Signal Flowchart
- Possible Features/Functions
- Systems Engineering Plan (SEP)
- System Performance Specifications
- System Functional Baseline Documentation (Allocated)

# -Supplemental-

- Proposal Report Document
- Testing Events
- Bill Of Material (BOM)
- PDR/CDR
- Case Design and Development

# Justin Owen, Design Engineer

#### -Primary-

- Software Requirements
- Software Low Level Architecture
- Software Preliminary and Detailed Design
- Software Package Information
- Coding/ Debugging
- Software Testing and Results Documentation

# -Supplemental-

- Proposal Report Document
- Functions
- Final Report
- System Modifications
- Testing and Recording
- System Efficiency
- Case Design and Development

#### 3.3 Gantt Chart:



# **4.0 Reporting:**

#### **4.1 Communications:**

Precision engineering will convey information of progress to the faculty advisor in the following ways:

- A Milestone matrix to describe the progress of each milestone
- A Program Deviation Report to inform the faculty advisor of unplanned deviation
- Weekly emails of project performance and progress
- Daily emails (as needed) copying the faculty advisor of team communication

#### **4.2 Testing Events:**

Figure 55 shows the proper way of testing the LNA circuit for gain and bandwidth measurements. Connect the output of the network analyzer to the inductor FB and the input to the iron core transformer and then vary the gain for the opamp.

Figure 56 shows the proper way of testing the LNA circuit for the frequency response for source impedance matching. Connect the output of the network analyzer to the inductor FB via a  $10k\Omega$  potentiometer. Replace the  $270\Omega$  resistor with a  $10k\Omega$  potentiometer and add a variable capacitor. Tune the variable components and the vary the gain of the output.



Figure 55. Test Circuit—Gain and Bandwidth Measurements



# A/D Converter



Adjust the ADC until a 90° out of phase square wave output has been achieved.

# D/A Converter



Adjust the DAC until a 90° out of phase sine wave output has been achieved.

# **BASYS2 Field Programmable Gate Array**



Perform unit tests for each component.

## Demodulator



Function Generator

Connect the function generator and a signal generator to the demodulator. Vary the function generator and look if the I and Q outputs changed accordingly.

# **4.3 BOM:**

| Part Description                                  | Part Number          | Manufacturer             | Vender               | Unit<br>price | Quanti<br>ty | Price    |
|---------------------------------------------------|----------------------|--------------------------|----------------------|---------------|--------------|----------|
| Coaxial Connector                                 | CONSMA002-ND         | Linx Technologies<br>Inc | Digi-Key Corporation | \$3.31        | 5            | \$16.55  |
| Dual VGA, <u>Ultralow</u> Noise <u>Pre</u><br>Amp | AD8332ACPZ-R7        | Analog Devices Inc       | Digi-Key Corporation | \$12.68       | 1            | \$12.68  |
| Dual I/Q Demodulator & Phase<br>Shifter           | AD8333ACPZ-RE<br>EL7 | Analog Devices Inc       | Digi-Key Corporation | \$9.06        | 1            | \$9.06   |
| Low Noise, High Speed Amp                         | AD8021ARMZ           | Analog Devices Inc       | Digi-Key Corporation | \$1.54        | 2            | \$3.08   |
| 4 channel 12-bit A/D converter                    | 410-217P             | <u>Digilent</u> Inc      | <u>Digilent</u> Inc  | \$24.99       | 1            | \$24.99  |
| Basys2 Spartan-3E FPGA Board                      | 410-155P-KIT         | <u>Digilent</u> Inc      | <u>Digilent</u> Inc  | \$69.00       | 1            | \$69.00  |
| Two 12-bit D/A outputs                            | 410-113P             | <u>Digilent</u> Inc      | <u>Digilen</u> t Inc | \$28.99       | 1            | \$28.99  |
|                                                   |                      |                          |                      | Tota          | al           | \$164.35 |

end of presentation

| Mishaal Fallatah, Development Engineer Shaun McKnight, System Engineer | Tadd Bliss, I | Project Engir | neer              |     |
|------------------------------------------------------------------------|---------------|---------------|-------------------|-----|
| Shaun McKnight, System Engineer                                        | Mishaal Fall  | atah, Develo  | <br>opment Engine | eer |
|                                                                        | Shaun McKı    | night, Systen | <br>n Engineer    |     |
| Justin Owen, Design Engineer                                           |               |               |                   |     |