

# 3.3V 1GHz DUAL 1:10 PRECISION LVDS FANOUT BUFFER/ TRANSLATOR WITH 2:1 INPUT MUX

Precision Edge® SY89828L

## **FEATURES**

- High-performance dual 1:10, 1GHz LVDS fanout buffer/translator
- Two banks of 10 differential LVDS outputs
- Guaranteed AC parameters over temperature and voltage:
  - > 1GHz f<sub>MAX</sub>
  - < 50ps within device skew</li>
  - < 400ps t<sub>r</sub>, t<sub>f</sub> time
- Each bank includes a 2:1 input mux
- 2:1 mux input accepts LVDS and LVPECL
- **■** Low jitter performance
  - < 1ps<sub>RMS</sub> cycle-to-cycle jitter
  - < 1ps<sub>PP</sub> total jitter
- 3.3V supply voltage
- Output enable function
- LVDS input includes internal 100 $\Omega$  termination
- Available in a 64-Pin EPAD-TQFP

## **APPLICATIONS**

- Enterprise networking
- High-end servers
- Communications

# COSISION Edge®

## Precision Edge<sup>®</sup>

## **DESCRIPTION**

The SY89828L is a precision fanout buffer with 20 differential LVDS (Low Voltage Differential Swing) output pairs. The part is designed for use in low voltage 3.3V applications that require a large number of outputs to drive precisely aligned, ultra low-skew signals to their destination. The input is multiplexed from either LVDS or LVPECL (Low Voltage Positive Emitter Coupled Logic) by the CLK\_SEL1 and CLK\_SEL2 pins. The Output Enables (OE1 and OE2) are synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control.

The SY89828L features a low pin-to-pin skew of less than 50ps—performance previously unachievable in a standard product having such a high number of outputs. The SY89828L is available in a single space saving package, enabling a lower overall cost solution.

## TYPICAL APPLICATION CIRCUIT



System using SY89828L as a switchover circuit from a Primary Clock to a Redundant backup Clock in a fail-safe application. LVPECL inputs not shown in this application.

Precision Edge is a registered trademark of Micrel, Inc.

## **PACKAGE/ORDERING INFORMATION**



64-Pin TQFP (H64-1)

## Ordering Information<sup>(1)</sup>

| Part Number                 | Package<br>Type | Operating<br>Range | Package<br>Marking                         | Lead<br>Finish      |
|-----------------------------|-----------------|--------------------|--------------------------------------------|---------------------|
| SY89828LHI <sup>(2)</sup>   | H64-1           | Industrial         | SY89828LHI                                 | Sn-Pb               |
| SY89828LHITR <sup>(2)</sup> | H64-1           | Industrial         | SY89828LHI                                 | Sn-Pb               |
| SY89828LHY <sup>(2)</sup>   | H64-1           | Industrial         | SY89828LHY with Pb-Free bar-line indicator | Pb-Free<br>Matte-Sn |
| SY89828LHYTR <sup>(2)</sup> | H64-1           | Industrial         | SY89828LHY with Pb-Free bar-line indicator | Pb-Free<br>Matte-Sn |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC electricals only.
- 2. Pb-Free package recommended for new designs.

## **FUNCTIONAL BLOCK DIAGRAM**



## PIN DESCRIPTIONS

| Pin Number                               | Pin Name                    | I/O    | Туре           | Internal<br>P/U                 | Pin Function                                                                                                                                                                                                                                     |
|------------------------------------------|-----------------------------|--------|----------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5, 6                                     | LVDS_CLKA<br>/LVDS_CLKA     | Input  | LVDS           | 3.5kΩ<br>Pull-up<br>See Fig. 2  | Differential clock input selected by CLK_SEL1, SEL1 and SEL2. Can be left floating if not selected. Floating input, if selected produces an indeterminate output. Has internal $100\Omega$ termination.                                          |
| 2, 3                                     | LVDS_CLKB<br>/LVDS_CLKB     | Input  | LVDS           | 3.5kΩ<br>Pull-up<br>See Fig. 2  | Differential clock input selected by CLK_SEL1, SEL1 and SEL2. Can be left floating if not selected. Floating input, if selected produces an indeterminate output. Has internal $100\Omega$ termination.                                          |
| 8, 9                                     | LVPECL_CLKA<br>/LVPECL_CLKA | Input  | LVPECL         | 75kΩ<br>pull-down<br>See Fig. 1 | Differential clock input selected by CLK_SEL1, SEL1 and SEL2. Can be left floating. Floating input, if selected produces a LOW at output. Requires external termination.                                                                         |
| 12, 13                                   | LVPECL_CLKB<br>/LVPECL_CLKB | Input  | LVPECL         | 75kΩ<br>pull-down<br>See Fig. 1 | Differential clock input selected by CLK_SEL2, SEL1 and SEL2. Requires external termination.                                                                                                                                                     |
| 7                                        | CLK_SEL1                    | Input  | LVTTL/<br>CMOS | 11kΩ<br>Pull-up                 | Selects LVDS_CLKA input when LOW and LVPECL_CLKA input when HIGH.                                                                                                                                                                                |
| 14                                       | CLK_SEL2                    | Input  | LVTTL/<br>CMOS | 11kΩ<br>Pull-up                 | Selects LVDS_CLKB input when LOW and LVPECL_CLKB input when HIGH.                                                                                                                                                                                |
| 16                                       | SEL1                        | Input  | LVTTL/<br>CMOS | 11kΩ<br>Pull-up                 | Selects input source CLKA when LOW and CLKB when HIGH for outputs Q0 – Q9 and /Q0 – /Q9.                                                                                                                                                         |
| 1                                        | SEL2                        | Input  | LVTTL/<br>CMOS | 11kΩ<br>Pull-up                 | Selects input source CLKA when LOW and CLKB when HIGH for outputs Q10 – Q19 and /Q10 – /Q19.                                                                                                                                                     |
| 11                                       | OE1                         | Input  | LVTTL/<br>CMOS | 11kΩ<br>Pull-up                 | Enable input synchronized internally to prevent output glitches or runt pulses.                                                                                                                                                                  |
| 15                                       | OE2                         | Input  | LVTTL/<br>CMOS | 11kΩ<br>Pull-up                 | Enable input synchronized internally to prevent output glitches or runt pulses.                                                                                                                                                                  |
| 4                                        | VCCI                        | Power  |                |                                 | Core VCC connected to 3.3V supply. Not connected to VCCO internally. Connected to VCCO on PCB. Bypass with $0.1\mu F$ in parallel with $0.01\mu F$ low ESR capacitors as close to VCC pins as possible.                                          |
| 17, 32, 40,<br>41, 49, 64                | vcco                        | Power  |                |                                 | Output buffer VCC connected to 3.3V suppy. Not connected to VCCI internally. Connected to VCCI on PCB. Bypass with $0.1\mu F$ in parallel with $0.01\mu F$ low ESR capacitors as close to VCC pins as possible.                                  |
| 10                                       | GNDI                        | Power  |                |                                 | Core ground not connected to GNDO internally. To be connected to GNDO on PCB.                                                                                                                                                                    |
| 33, 48                                   | GNDO                        | Power  |                |                                 | Output buffer ground not connected to GNDI internally. To be connected to GNDI on PCB.                                                                                                                                                           |
| 63, 61, 59, 57, 55<br>53, 51, 47, 45, 43 | Q0 – Q9                     | Output | LVDS           |                                 | Differential clock outputs from CLKA when SEL1 = LOW and from CLKB when SEL1 = HIGH. Q outputs are static when OE1 = LOW. Unused output pair must be terminated with $100\Omega$ to maintain low jitter and skew.                                |
| 62, 60, 58, 56, 54<br>52, 50, 46, 44, 42 | /Q0 – /Q9                   | Output | LVDS           |                                 | Differential clock outputs (complement) from CLKA when SEL1 = LOW and from CLKB when SEL1 = HIGH. /Q outputs are static HIGH when OE1 = LOW. Unused output pairs must be externally terminated with $100\Omega$ to maintain low jitter and skew. |
| 39, 37, 35, 31, 29<br>27, 25, 23, 21, 19 | Q10 – Q19                   | Output | LVDS           |                                 | Differential outputs from CLKA when SEL2 = LOW and from CLKB when SEL2 = HIGH. Q outputs are static LOW when OE2 = LOW. Unused output pairs must be externally terminated with $100\Omega$ to maintain low jitter and skew.                      |

| Pin Number                             | Pin Name | I/O    | Туре | Internal<br>P/U | Pin Function                                                                                                                                                                                                                               |
|----------------------------------------|----------|--------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38, 36, 34, 30, 2<br>26, 24, 22, 20, 2 |          | Output | LVDS |                 | Differential outputs (complement) from CLKA when SEL2 = LOW and from CLKB when SEL2 = HIGH. /Q outputs are static HIGH when OE2 = LOW. Unused output pairs must be externally terminated with $100\Omega$ to maintain low jitter and skew. |

## TRUTH TABLE

| OE1 <sup>(1)</sup> | OE2 <sup>(1)</sup> | SEL1 <sup>(1)</sup> | SEL2 <sup>(1)</sup> | CLK_SEL1 <sup>(1)</sup> | CLK_SEL2 <sup>(1)</sup> | Q0 – Q9     | /Q0 – /Q9    | Q10 – Q19   | /Q10 – /Q19  |
|--------------------|--------------------|---------------------|---------------------|-------------------------|-------------------------|-------------|--------------|-------------|--------------|
| 1                  | 1                  | 0                   | 0                   | 0                       | X                       | LVDS_CLKA   | /LVDS_CLKA   | LVDS_CLKA   | /LVDS_CLKA   |
| 1                  | 1                  | 0                   | 0                   | 1                       | X                       | LVPECL_CLKA | /LVPECL_CLKA | LVPECL_CLKA | /LVPECL_CLKA |
| 1                  | 1                  | 0                   | 1                   | 0                       | 0                       | LVDS_CLKA   | /LVDS_CLKA   | LVDS_CLKB   | /LVDS_CLKB   |
| 1                  | 1                  | 0                   | 1                   | 0                       | 1                       | LVDS_CLKA   | /LVDS_CLKA   | LVPECL_CLKB | /LVPECL_CLKB |
| 1                  | 1                  | 0                   | 1                   | 1                       | 0                       | LVPECL_CLKA | /LVPECL_CLKA | LVDS_CLKB   | /LVDS_CLKB   |
| 1                  | 1                  | 0                   | 1                   | 1                       | 1                       | LVPECL_CLKA | /LVPECL_CLKA | LVPECL_CLKB | /LVPECL_CLKB |
| 1                  | 1                  | 1                   | 0                   | 0                       | 0                       | LVDS_CLKB   | /LVDS_CLKB   | LVDS_CLKA   | /LVDS_CLKA   |
| 1                  | 1                  | 1                   | 0                   | 0                       | 1                       | LVPECL_CLKB | /LVPECL_CLKB | LVDS_CLKA   | /LVDS_CLKA   |
| 1                  | 1                  | 1                   | 0                   | 1                       | 0                       | LVDS_CLKB   | /LVDS_CLKB   | LVPECL_CLKA | /LVPECL_CLKA |
| 1                  | 1                  | 1                   | 0                   | 1                       | 1                       | LVPECL_CLKB | /LVPECL_CLKB | LVPECL_CLKA | /LVPECL_CLKA |
| 1                  | 1                  | 1                   | 1                   | X                       | 0                       | LVDS_CLKB   | /LVDS_CLKB   | LVDS_CLKB   | /LVDS_CLKB   |
| 1                  | 1                  | 1                   | 1                   | X                       | 1                       | LVPECL_CLKB | /LVPECL_CLKB | LVPECL_CLKB | /LVPECL_CLKB |
| 0                  | 1                  | Х                   | 0                   | 0                       | Х                       | LOW         | HIGH         | LVDS_CLKA   | /LVDS_CLKA   |
| 0                  | 1                  | Х                   | 0                   | 1                       | X                       | LOW         | HIGH         | LVPECL_CLKA | /LVPECL_CLKA |
| 0                  | 1                  | Х                   | 1                   | X                       | 0                       | LOW         | HIGH         | LVDS_CLKB   | /LVDS_CLKB   |
| 0                  | 1                  | Х                   | 1                   | X                       | 1                       | LOW         | HIGH         | LVPECL_CLKB | /LVPECL_CLKB |
| 1                  | 0                  | 0                   | Х                   | 0                       | Х                       | LVDS_CLKA   | /LVDS_CLKA   | LOW         | HIGH         |
| 1                  | 0                  | 0                   | Х                   | 1                       | X                       | LVPECL_CLKA | /LVPECL_CLKA | LOW         | HIGH         |
| 1                  | 0                  | 1                   | Х                   | X                       | 0                       | LVDS_CLKB   | /LVDS_CLKB   | LOW         | HIGH         |
| 1                  | 0                  | 1                   | Х                   | X                       | 1                       | LVPECL_CLKB | /LVPECL_CLKB | LOW         | HIGH         |
| 0                  | 0                  | Х                   | Х                   | Х                       | Х                       | LOW         | HIGH         | LOW         | HIGH         |

## NOTE:

<sup>1.</sup> Input has internal pull-up so floating input = 1.

# Absolute Maximum Ratings(Note 1)

| Power Supply Voltage (V <sub>CCI</sub> , V <sub>CCO</sub> ) | –0.5 to +4.0V           |
|-------------------------------------------------------------|-------------------------|
| Input Voltage (V <sub>IN</sub> )                            | 0.5 to V <sub>CCI</sub> |
| Output Current (I <sub>OUT</sub> )                          | ±10mA                   |
| Storage Temperature (T <sub>S</sub> )                       | 65 to +150°C            |
| ESD Rating, Note 3                                          | 1kV                     |

# Operating Ratings(Note 2)

| Supply Voltage +3V to +3.6                                                                                                                                                   | V             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| Ambient Temperature (T <sub>A</sub> )40°C to +85°C                                                                                                                           | С             |
| Package Thermal Resistance<br>TQFP (θ <sub>JA</sub> )<br>Exposed pad soldered to GND                                                                                         |               |
| Exposed pad soldered to GND         Still-Air (multi-layer PCB)       23°C/N         -200lfpm (multi-layer PCB)       18°C/N         -500lfpm (multi-layer PCB)       15°C/N | N             |
| Exposed pad <u>NOT</u> soldered to GND (not recommened) Still-Air (multi-layer PCB)                                                                                          | )<br>//<br>// |

## DC ELECTRICAL CHARACTERISTICS

**Power Supply**:  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ 

| Symbol                              | Parameter                                    | Condition                     | Min | Тур | Max | Units |
|-------------------------------------|----------------------------------------------|-------------------------------|-----|-----|-----|-------|
| V <sub>CCI</sub> , V <sub>CCO</sub> | V <sub>CC</sub> Core, V <sub>CC</sub> Output | Note 4                        | 3.0 | 3.3 | 3.6 | V     |
| I <sub>CCI</sub>                    | I <sub>CC</sub> Core                         | Max. V <sub>CC</sub>          |     | 45  | 70  | mA    |
| I <sub>cco</sub>                    | I <sub>CC</sub> Output                       | No Load, Max. V <sub>CC</sub> |     | 160 | 260 | mA    |

**LVDS Input**:  $V_{CC} = 3.3V \pm 10\%$ ,  $T_A = -40^{\circ}C$  to +85°C

| Symbol          | Parameter                                                  | Condition | Min   | Тур | Max | Units |
|-----------------|------------------------------------------------------------|-----------|-------|-----|-----|-------|
| V <sub>IN</sub> | Input Voltage Range                                        |           | 0     |     | 2.4 | V     |
| $V_{ID}$        | Differential Input Swing                                   |           | 100   |     |     | mV    |
| I <sub>IL</sub> | Input LOW Current                                          |           | -1.25 |     |     | mA    |
| R <sub>IN</sub> | LVDS Differential Input Resistance (LVDS_CLK to /LVDS_CLK) |           | 80    | 100 | 120 | Ω     |

- Note 1. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability.
- Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- Note 3. Devices are ESD sensitive. Handling precautions recommended.
- Note 4. V<sub>CCI</sub> and V<sub>CCO</sub> must be connected together on the PCB such that they remain at the same potential. V<sub>CCI</sub> and V<sub>CCO</sub> are not internally connected on the die.

## DC ELECTRICAL CHARACTERISTICS

**LVPECL Input:**  $V_{CC} = 3.3V \pm 10\%$ ,  $T_A = -40$ °C to +85°C

| Symbol           | Parameter                         | Condition | Min                    | Тур | Max                    | Units |
|------------------|-----------------------------------|-----------|------------------------|-----|------------------------|-------|
| $V_{IH}$         | Input HIGH Voltage (Single-Ended) |           | V <sub>CC</sub> -1.165 |     | V <sub>CC</sub> -0.880 | V     |
| V <sub>IL</sub>  | Input LOW Voltage                 |           | V <sub>CC</sub> -1.945 |     | V <sub>CC</sub> -1.625 | V     |
| V <sub>PP</sub>  | Minimum Input Swing (LVPECL_CLK)  | Note 5    | 300                    |     |                        | mV    |
| V <sub>CMR</sub> | Common Mode Range (LVPECL_CLK)    | Note 6    | GNDI +1.8              |     | V <sub>CCI</sub> -0.4  | V     |
| I <sub>IH</sub>  | Input HIGH Current                |           |                        |     | 150                    | μΑ    |
| I <sub>IL</sub>  | Input LOW Current                 |           | 0.5                    |     |                        | μΑ    |

Note 5. The V<sub>PP</sub> (min.) is defined as the minimum input differential voltage which will cause no increase in the propagation delay.

Note 6. V<sub>CMR</sub> is defined as the range within which the V<sub>IH</sub> level may vary, with the device still meeting the propagation delay specification. The numbers in the table are referenced to V<sub>CCI</sub>. The V<sub>IL</sub> level must be such that the peak-to-peak voltage is less than 1.0V and greater than or equal to V<sub>PP</sub> (min.). CMR range varies 1:1 with V<sub>CCI</sub>. V<sub>CMR</sub> (min) is fixed at GNDI + 1.8V.

**CMOS/LVTTL:**  $V_{CC} = 3.3V \pm 10\%$ ,  $T_A = -40$ °C to +85°C

| Symbol          | Parameter          | Condition              | Min  | Тур | Max | Units |
|-----------------|--------------------|------------------------|------|-----|-----|-------|
| $V_{IH}$        | Input HIGH Voltage |                        | 2.0  |     |     | V     |
| $V_{IL}$        | Input LOW Voltage  |                        |      |     | 0.8 | V     |
| I <sub>IH</sub> | Input HIGH Current | $V_{IN} = V_{CC}$      |      |     | 150 | μА    |
| I <sub>IL</sub> | Input LOW Current  | V <sub>IN</sub> = 0.5V | -600 |     |     | μΑ    |

**LVDS Output:**  $V_{CC} = 3.3V \pm 10\%$ ,  $T_A = -40^{\circ}C$  to +85°C

| Symbol           | Parameter                     | Condition | Min   | Тур | Max   | Units |
|------------------|-------------------------------|-----------|-------|-----|-------|-------|
| V <sub>OD</sub>  | Differential Output Voltage   | Note 7, 8 | 250   | 350 | 400   | mV    |
| $V_{OH}$         | Output HIGH Voltage           | Note 7    |       |     | 1.474 | V     |
| V <sub>OL</sub>  | Output LOW Voltage            | Note 7    | 0.925 |     |       | V     |
| V <sub>OCM</sub> | Output Common Mode Voltage    | Note 8    | 1.125 |     | 1.375 | V     |
| $\Delta V_{OCM}$ | Change in Commom Mode Voltage |           | -50   |     | 50    | mV    |

Note 7. Measured as per Figure 3,  $100\Omega$  across Q and /Q outputs.

Note 8. Measured as per Figure 4.

## AC ELECTRICAL CHARACTERISTICS(NOTE 1)

 $V_{CC}$  = 3.3V ±10%,  $T_A$  = -40°C to +85°C, unless noted.

| Symbol                          | Parameter                              | Condition                                  |                       | Min           | Тур          | Max           | Units             |
|---------------------------------|----------------------------------------|--------------------------------------------|-----------------------|---------------|--------------|---------------|-------------------|
| f <sub>MAX</sub>                | Maximum Toggle Frequency               | Note 2                                     |                       | 1.0           |              |               | GHz               |
| t <sub>PHL</sub>                | Differential Propagation Delay Note 3  | LVPECL Input: 150mV<br>LVPECL Input: 800mV |                       | 0.950<br>0.80 | 1.15<br>1.0  | 1.45<br>1.3   | ns<br>ns          |
|                                 |                                        | LVDS Input: 100mV<br>LVDS Input: 400mV     |                       | 1.10<br>0.950 | 1.35<br>1.20 | 1.60<br>1.450 | ns<br>ns          |
| t <sub>SWITCHOVER</sub>         | Clock Input Switchover                 | CLK_SEL to Valid Output                    |                       |               | 1.55         | 1.85          | ns                |
| t <sub>S(OE)</sub>              | Output Enable Set-Up Time              | Note 4                                     |                       | 1.0           |              |               | ns                |
| t <sub>H(OE)</sub>              | Output Enable Hold Time                | Note 4                                     |                       | 0.5           |              |               | ns                |
| t <sub>SKEW</sub>               | Within Device Skew                     | Note 5                                     | 0°C to +85°C<br>-40°C |               | 25<br>35     | 50<br>75      | ps<br>ps          |
|                                 | Part-to-Part Skew                      | Note 6                                     |                       |               |              | 400           | ps                |
| t <sub>JITTER</sub>             | Cycle-to-Cycle<br>Total Jitter         | Note 7<br>Note 8                           |                       |               | <1           | <1<br>2       | ps <sub>RMS</sub> |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times<br>(20% to 80%) |                                            |                       | 200           | 290          | 400           | ps                |

- Note 1. 100Ω termination between Q and /Q outputs. Airflow ≥300lfpm, or exposed pad soldered to ground plane.
- Note 2. f<sub>MAX</sub> is defined as the maximum toggle frequency, measured with a 750mV LVPECL input or 350mV LVDS input. Outut swing is > 200mV.
- **Note 3.** Differential propagation delay is defined as the delay from the crossing point of the differential input signals to the crossing point of the differential output signals.
- Note 4. Set-up and hold time applies to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold time does not apply. OE set-up time is defined with respect to the rising edge of the clock. OE HIGH to LOW transition ensures outputs remain disabled during the next clock cycle. OE LOW to HIGH transition enables normal operation of the next input clock.
- Note 5. The within-device skew is defined as the worst case difference between any two similar delay paths within a single device identical input transition, operating at the same voltage and temperature.
- Note 6. The part-to-part skew is defined as the absolute worst case difference between any two delay paths on any two devices operating at the same voltage and temperature. Part-to-part skew is the total skew difference; pin-to-pin skew + part-to-part skew.
- Note 7. Cycle-to-cycle jitter definition: The variation period between adjacent cycles over a random sample of adjacent cycle pairs. T<sub>JITTER\_CC</sub> = Tn -Tn+1 where T is the time between rising edges of the output signal.
- Note 8. Total jitter definition: with an ideal clock input, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

## TYPICAL OPERATING CHARACTERISTICS

(Conditions:  $V_{CC} = 3.3V$ ,  $T_A = 25^{\circ}C$ , unless otherwise stated)









## **FUNCTIONAL CHARACTERISTICS**







## LVPECL/LVDS INPUTS



Figure 1. Simplified LVPECL Input Stage



Figure 2. Simplified LVDS Input Stage

## **LVDS OUTPUTS**

LVDS stands for Low Voltage Differential Swing. LVDS specifies a small swing of 350mV typical, on a nominal 1.25V common mode above ground. The common mode voltage has tight limits to permit large variations in ground

between an LVDS driver and receiver. Also, change in common mode voltage, as a function of data input, is also kept tight, to keep EMI low.



Figure 3. LVDS Differential Measurement



Figure 4. LVDS Common Mode Measurement



Figure 5. Output Driver Signal Levels (Single-Ended)



Figure 6. Output Driver Signal Levels (Differential)

## **DETAILED DESCRIPTION**

The SY89828L is a precision dual 1:10 fanout buffer. It allows either LVPECL or LVDS inputs, selectable by an input muxes, and outputs 2 sets of 10 LVDS output pairs. The device features 2 synchronous output enables. The SY89828L provides extremely low skew across its outputs.

#### LVPECL CLKA, LVPECL CLKB

The SY89828L allows two inputs with standard LVPECL voltage swings. These inputs may be adjusted per the data sheet characteristics regarding the CMR and minimum input swing. As the SY89828L contains no appropriate internal termination, upstream devices need to be properly terminated to provide the proper LVPECL input swing. If not being used (CLK\_SEL1 and CLK\_SEL2 are LOW), these input pairs may be left floating, as they are internally terminated to ground via  $75 \mathrm{k}\Omega$  pull-down resistors.

#### LVDS CLKA, LVDS CLKB

The SY89828L allows two inputs with standard LVDS voltage swings. The SY89828L provides an appropriate internal  $100\Omega$  termination resistor. Hence, upstream LVDS devices do not require external termination to drive the SY89828L. If not being used (CLK\_SEL1 and CLK\_SEL2 are HIGH), these inputs pair may be left floating.

#### **SEL1, SEL2 TTL Inputs**

The SEL1 Input is used to select either CLKA (SEL1 is LOW) or CLKB (SEL1 is HIGH) for the Q0-Q9 differential output pairs. In a similar manner, The SEL2 Input is used to select either CLKA (SEL2 is LOW)or CLKB (SEL2 is HIGH) for the Q10-Q19 differential output pairs.

### CLK\_SEL1, CLK\_SEL2 TTL Inputs

The CLK\_SEL1 Input is used to select either LVDS\_CLKA (CLK\_SEL1 is LOW) or LVPECL\_CLKA (CLK\_SEL1 is HIGH). In a similar manner, The CLK\_SEL2 Input is used to select either LVDS\_CLKB (CLK\_SEL2 is LOW) or LVPECL\_CLKB (CLK\_SEL2 is HIGH).

#### **OE1, OE2 TTL Inputs**

The SY89828L's output enable functions are designed to disable the outputs only when the outputs are LOW. The OE1 TTL Input controls the Q0-Q9 outputs and OE2 controls the Q10-Q19 outputs. This avoids the possibility of generating runt pulses. The OE1 and OE2 inputs are asynchronous inputs, but operate as synchronous enables. For synchronous operation, please adhere to the specific setup and hold times. When disabled, the Q outputs are LOW and the /Q outputs are HIGH.

## Q0-Q9, Q10-Q19 LVDS Outputs

The SY89828L's LVDS outputs swing typically 350mV around a 1.25V common mode voltage above ground. The common mode voltage has tight limits to permit large variations in ground between an LVDS driver and receiver. Also, change in common mode voltage, as a function of data input is kept tight to keep EMI low. Each of the SY89828L's LVDS outputs should be terminated with a  $100\Omega$  termination resistor including any unused output pairs. This ensures the best jitter and skew performance of the device. In a similar manner, The SEL2 Input is used to select either CLKA (SEL2 is LOW)or CLKB (SEL2 is HIGH) for the Q10-Q19 differential output pairs.

## RELATED MICREL PRODUCTS AND SUPPORT DOCUMENTATION

| Part Number | Function                                                                                               | Data Sheet Link                                      |
|-------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| SY55855V    | Dual CML/PECL/LVPECL-to-LVDS Translator                                                                | www.micrel.com/product-info/products/sy55855v.shtml  |
| SY89825U    | 2.5/3.3V 1:22 High-Performance, Low-Voltage PECL Bus Clock Driver & Translator w/Internal Termination  | www.micrel.com/product-info/products/sy89825u.shtml  |
| SY89826U    | 3.3V 1GHz Precision 1:22 LVDS Fanout Buffer with 2:1 Input Mux                                         | www.micrel.com/product-info/products/sy89826u.shtml  |
| SY89829U    | 2.5/3.3V High-Performance, Dual 1:10 LVPECL Clock Driver w/Internal Termination & Redundant Switchover | www.micrel.com/product-info/products/sy89829u.shtml  |
| M-0317      | HBW Solutions                                                                                          | www.micrel.com/product-info/products/solutions.shtml |
| Exposed pad | Amkor Exposed Pad Application Note                                                                     | www.amkor.com/products/notes_papers/ePad.pdf         |

## 64-PIN EPAD-TQFP (DIE UP) (H64-1)





PCB Thermal Consideration for 64-Pin EPAD-TQFP Package

#### Package Notes:

- Note 1. Package meets Level 3 qualifications.
- Note 2. All parts are 100% baked and dry-packed before shipment.
- Note 3. Exposed pad must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2002 Micrel, Incorporated.