## Generate 1V8 from SP header's 3V3 input using an LDO U1 LM1117-1.8 +178 GNDREF QSPI Mux: NC=SP connection (IN1 + IN2 Low) NO=SP3 connection (IN1 + IN2 High) +3.3V U2 ADG3308BRUZ SP Connection SP\_FLASH\_RESET\_L\_1V8 Matches gimletlet QSPI Header. XTRA7 is FLASH\_RESET\_L XTRA10 is SP\_FLASH\_MUX\_SELECT SP\_FLASH\_DQ3\_1V8 SP\_FLASH\_DQ2\_1V8 SP\_QSPI\_CLK 19 SPI\_FLASH\_DQ3 SPI\_FLASH\_DQ2 D4 DQ3/HOLD COM1 C4 W/DQ2 D2 DQ1 SP\_FLASH\_DQ1\_1V8 SPI\_FLASH\_DQ1 SP\_QSPI\_IO0 16 74 SP\_QSPI\_IO1 15 75 SP\_QSPI\_IO2 14 76 SP\_QSPI\_IO3 13 77 SP\_FLASH\_DQ0\_1V8 SP\_FLASH\_CS\_L\_1V8 SPI\_FLASH\_D0 SP\_FLASH\_CLK\_1V8 SPI\_FLASH\_CLK (SP\_FLASH\_RESET\_L) EN 20 SPI\_MUX\_EN\_L SP3\_QSPI\_I03 SP3\_QSPI\_I02 SP3\_QSPI\_I01 SP\_TRANS\_EN 10 EN GND 11 IN1 14 FLASH\_MUX\_SELECT SP3\_QSPI\_I00 SP3\_QSPI\_CS MT25QU256ABA8E12 SP3\_QSPI\_CLK GNDREF TS3A27518EPW GNDREF GNDREF GNDREF GNDREF AMD (SP3) Connection GNDREF Dupont header for connection to an SP3 dev system. Pin-out kept consistent with the Qspi but expects 1V8 voltage levels here Decoupling for ADG330BBCPZ Decoupling for Mux and Flash MountingHole\_Pad GNDREF GNDREF GNDREF Manual Override Headers Jumper required! Install between Pins 1 and 2 for SP mux control Install between Pins 2 and 3 for J5 jumper control install Jumper to force Mux to AMD (SP3) but only if J6 is Jumpered between pins 2 and 3 also. Install jumper to disable SPI\_MUX outputs. Use dupont wire on pin2 for for MUX\_EN\_L control SP\_QSPI\_XTRA10 Conn 01x02 SP\_QSPI\_XTRA10 1 FLASH\_MUX\_SELECT 2 MANUAL\_MUX\_SELECT 3 GNDRFF SP\_TRANS\_EN Install jumper to disable SPI Level translator outputs. Use dupont wire on pin1 for for SP\_TRANS\_EN control GNDRFF Sheet: / File: spimux.sch

Title:

Size: B Date: KiCad E.D.A. kicad (5.1.10)-1