

# KSZ8863RLL

# Hardware Design Checklist

#### 1.0 INTRODUCTION

This document provides a hardware design checklist for Microchip KSZ8863RLL. These checklist items should be followed when utilizing the KSZ8863RLL in a new design. A summary of these items is provided in Section 9.0, "Hardware Checklist Summary," on page 20. Detailed information on these subjects can be found in the corresponding section:

- · General Considerations on page 1
- · Power on page 1
- Ethernet Signals on page 3
- · Clock Circuit on page 6
- · Digital Interface on page 7
- Startup on page 14
- · Miscellaneous on page 18

#### 2.0 GENERAL CONSIDERATIONS

#### 2.1 Required Reference

The KSZ8863RLL implementor should have the KSZ8863RLL Data Sheet on hand.

#### 2.2 Pin Check

Check the pinout of the part against the data sheet. Ensure that all pins match the data sheet and are configured as inputs, outputs, or bidirectional for error checking.

#### 2.3 Ground

- The ground pins are pins 10, 21,31, and 41 (GND), and they should be connected to the solid ground plane on the board.
- It is recommended that all ground connections be tied together to the same ground plane. Separate ground planes are not recommended.

#### 3.0 POWER

- Pin 5 of the KSZ8863RLL is the analog supply (VDDA\_3.3). This supply should be isolated from the board 3.3V through a ferrite bead, with bulk capacitance on both sides of the bead.
- VDDA\_3.3 pin should have a 0.1 uF capacitor to decouple the device. The capacitor size should be SMD\_0603 or smaller.
- Pins 40 and 22 (VDDIO) should be connected to the common board supply with the digital IO of the MAC/PHY mating to the digital interface, 1.8V to 3.3V.
- The KSZ8863RLL has an internal voltage regulator that outputs 1.8V on pin 42 (VDDCO). This is typically used instead of an external 1.8V supply to power VDDA\_1.8 and VDDC. When VDDIO = 1.8V, the internal regulator cannot provide 1.8V and an external 1.8V supply is required for VDDA\_1.8 and VDDC. Do not connect an external 1.8V supply to VDDCO.
- Pin 7 (VDDA\_1.8) should be connected to VDDCO (pin 42) or the board 1.8V supply. This supply should be isolated by a ferrite bead and proper bulk capacitance.
- Pin 32 (VDDC) should be connected to Pin 42 (VDDCO) or the board 1.8V supply.

The power and ground connections are shown in Figure 3-1.

FIGURE 3-1: POWER AND GROUND CONNECTIONS



#### 4.0 ETHERNET SIGNALS

#### 4.1 PHY No. 1 Interface

- TXP1 (pin 4): This pin is the transmit twisted pair output positive connection from the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- TXM1 (pin 3): This pin is the transmit twisted pair output negative connection from the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- For transmit channel connection and termination details, refer to Figure 4-1.
- RXP1 (pin 2): This pin is the receive twisted pair input positive connection to the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- RXM1 (pin 1): This pin is the receive twisted pair input negative connection to the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- For receive channel connection and termination details, refer to Figure 4-2.

#### 4.2 PHY No. 2 Interface

- TXP2 (pin 12): This pin is the transmit twisted pair output positive connection from the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- TXM2 (pin 11): This pin is the transmit twisted pair output negative connection from the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- For transmit channel connection and termination details, refer to Figure 4-1.
- RXP2 (pin 9): This pin is the receive twisted pair input positive connection to the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- RXM2 (pin 8): This pin is the receive twisted pair input negative connection to the internal PHY. A 49.9Ω (1.0%) termination resistor with AC coupled to the digital ground through a 0.1 uF capacitor is required on this pin.
- For receive channel connection and termination details, refer to Figure 4-2.

#### FIGURE 4-1: TRANSMIT CHANNEL CONNECTIONS AND TERMINATIONS





#### FIGURE 4-2: RECEIVE CHANNEL CONNECTIONS AND TERMINATIONS

#### 4.3 Magnetics Connection

- The center tap connection on the KSZ8863RLL side for the transmit channel must be connected to 3.3V supply (created from +3.3V) directly. The transmit channel center tap of the magnetics also connects to the receive channel center tap of the magnetics. In addition, a 10 uF capacitor is required from the receive channel center tap of the magnetics to digital ground.
- The center tap connection on the cable side (RJ45 side) for the transmit channel should be terminated with a 75Ω resistor through a 1000 pF, 2 KV capacitor to chassis ground.
- The center tap connection on the cable side (RJ45 side) for the receive channel should be terminated with a  $75\Omega$  resistor through a 1000 pF, 2 KV capacitor to chassis ground.
- Only one 1000 pF, 2 KV capacitor to chassis ground is required. It is shared by both TX and RX center taps.
- Assuming the design of an end-point device (NIC), pin 1 of the RJ45 is TX+ and should trace through the magnetics to TX+ (pin 7) of the KSZ8863RLL.
- Assuming the design of an end-point device (NIC), pin 2 of the RJ45 is TX- and should trace through the magnetics to TX- (pin 6) of the KSZ8863RLL.
- Assuming the design of an end-point device (NIC), pin 3 of the RJ45 is RX+ and should trace through the magnetics to RX+ (pin 5) of the KSZ8863RLL.
- Assuming the design of an end-point device (NIC), pin 6 of the RJ45 is RX- and should trace through the magnetics to RX- (pin 4) of the KSZ8863RLL.

#### 4.4 RJ45 Connector

- Pins 4 and 5 of the RJ45 connector interface to one pair of unused wires in CAT-5 type cables. These should be terminated to chassis ground through a 1000 pF, 2 KV capacitor. There are two methods for accomplishing this:
  - Pins 4 and 5 can be connected together with two 49.9Ω resistors. The common connection of these resistors should be connected through a third 49.9Ω to the 1000 pF, 2 KV capacitor.
  - For a lower component count, the resistors can be combined. The two  $49.9\Omega$  resistors in parallel perform like a  $25\Omega$  resistor. The  $25\Omega$  resistor in series with the  $49.9\Omega$  resistor causes the entire circuit to function as a  $75\Omega$  resistor. Therefore, by shorting pins 4 and 5 together on the RJ45 and terminating them with a  $75\Omega$  resistor in series with the 1000 pF, 2 KV capacitor to chassis ground, an equivalent circuit is created.
- Pins 7 and 8 of the RJ45 connector interface to one pair of unused wires in CAT-5 type cables. These should be terminated to chassis ground through a 1000 pF, 2 KV capacitor. There are two methods for accomplishing this:
  - Pin 7 and 8 can be connected together with two  $49.9\Omega$  resistors. The common connection of these resistors should be connected through a third  $49.9\Omega$  to the 1000 pF, 2 KV capacitor.
  - For a lower component count, the resistors can be combined. The two  $49.9\Omega$  resistors in parallel perform like a  $25\Omega$  resistor. The  $25\Omega$  resistor in series with the  $49.9\Omega$  resistor causes the entire circuit to function as a  $75\Omega$  resistor. Therefore, by shorting pins 7 and 8 together on the RJ45 and terminating them with a  $75\Omega$  resistor in series with the 1000 pF, 2 KV capacitor to chassis ground, an equivalent circuit is created.
- The RJ45 shield should be attached directly to chassis ground.

#### 5.0 CLOCK CIRCUIT

#### 5.1 Crystal and External Oscillator/Clock Connections for RMII Mode

- A 25.000 MHz (±50 ppm) crystal should be used to provide the clock source. (See Figure 5-1.) For exact specifications and tolerances, refer to the latest revision of the KSZ8863RLL Data Sheet.
- X1 (pin 14) is the clock circuit input for the KSZ8863RLL device. This pin requires a capacitor to ground. One side of the crystal connects to this pin.
- X2 (pin 15) is the clock circuit output for the KSZ8863RLL device. This pin requires a capacitor to ground. One side of the crystal connects to this pin.
- Since every system design is unique, the capacitor values are system dependent, based on the C<sub>L</sub> specification of
  the crystal and the stray capacitance value. The PCB design, crystal, and layout all contribute to the characteristics of this circuit.
- An external single-ended clock of 25 MHz or 50 MHz can also be used to supply the clock to the KSZ8863RLL.
   Connect the 3.3V external oscillator or clock to the X1 (pin 14). Also, refer to Table 3-5 of the KSZ8863RLL Data Sheet to properly configure the KSZ8863RLL to accept the appropriate frequency.

FIGURE 5-1: CRYSTAL AND OSCILLATOR CONNECTIONS FOR RMII MODE



#### 6.0 DIGITAL INTERFACE

#### 6.1 RMII Interface

The Reduced Media Independent Interface (RMII) provided by the KSZ8863RLL is connected to the device's third MAC3. It complies with the RMII Specification. The RMII specifies a low pin count Media Independent Interface (MII). Table 6-1 describes the signals used by the RMII bus.

TABLE 6-1: RMII CONNECTIONS

| KSZ8863RLL<br>PHY-MAC Connections |                           | Din Descriptions                     | KSZ8863RLL<br>MAC-MAC Connections |                         |
|-----------------------------------|---------------------------|--------------------------------------|-----------------------------------|-------------------------|
| External PHY<br>Signals           | KSZ8863RLL MAC<br>Signals | Pin Descriptions                     | KSZ8863RLL MAC<br>Signals         | External MAC<br>Signals |
| REF_CLK                           | REFCLKI_3                 | Reference Clock                      | REFCLKI_3                         | REF_CLK                 |
| TX_EN                             | SMRXDV3                   | Carrier sense/<br>Receive data valid | SMRXDV3                           | CRS_DV                  |
| TXD1                              | SMRXD31                   | Receive data bit 1                   | SMRXD31                           | RXD1                    |
| TXD0                              | SMRXD30                   | Receive data bit 0                   | SMRXD30                           | RXD0                    |
| CRS_DV                            | SMTXEN3                   | Transmit enable0                     | SMTXEN3                           | TX_EN                   |
| RXD1                              | SMTXD31                   | Transmit data bit 1                  | SMTXD31                           | TXD1                    |
| RXD0                              | SMTXD30                   | Transmit data bit 0                  | SMTXD30                           | TXD0                    |
| RX_ER                             | SMTXER3                   | Receive error                        | (not used)                        | (not used)              |

RMII provides a common interface between two devices with RMII interface and has the following key characteristics:

- Sets 10 Mbps and 100 Mbps data rates for KSZ8863RLL RMII through register 0x06 bit 4. The default is 100 Mbps.
- Uses a single 50 MHz RMII reference clock (provided internally as RMII Clock mode or provided externally as RMII Normal mode).
- Provides independent 2-bit wide (di-bit) transmit and receive data paths.
- Contains two distinct groups of signals: one for transmission and the other for reception.
- SMRXD32, SMRXD33, SMTXD32, and SMRXD33 should be strapped according to the desired configuration, but they do not need to be connected to anything for RMII communication.
- SMRXC3, SCOL3, and SCRS3 are not used in RMII mode, so they can be left unconnected.

#### 6.2 RMII Clock Configuration Modes

For KSZ8863RLL RMII, there are five RMII Clock Configuration modes shown in Table 6-2, which also describes the signals used by the RMII bus in five RMII Reference Clock Configuration modes.

TABLE 6-2: KSZ8863RLL RMII CLOCK CONFIGURATION MODES

| RMII Clock<br>Configuration<br>Mode | Reg198<br>bit [3] | Pin 17 SMTXD33/<br>EN_REFCLKO_3<br>Internal Pull-Up | Pin 18 SMTXD32<br>Internal Pull-Up<br>(For Rev A3) | Clock Source                                                                                         | Note                                                           |
|-------------------------------------|-------------------|-----------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| 1                                   | 0                 | 0<br>(pull down by 1 kΩ)                            | 0<br>(pull down by 1 kΩ)                           | External 50 MHz OSC input to SMTXC3/ REFCLKI_3 and X1 pin directly                                   | EN_REFCLKO_3 = 0<br>to Disable<br>REF-CLKO_3 for<br>better EMI |
| 2                                   | 0                 | 1                                                   | 0                                                  | 50 MHz on X1 pin as<br>clock source.<br>REFCLKO_3 Output<br>is Feedback to REF-<br>CLKI_3 externally | EN_REFCLKO_3 = 1<br>to Enable<br>REF-CLKO_3                    |

TABLE 6-2: KSZ8863RLL RMII CLOCK CONFIGURATION MODES (CONTINUED)

| RMII Clock<br>Configuration<br>Mode | Reg198<br>bit [3] | Pin 17 SMTXD33/<br>EN_REFCLKO_3<br>Internal Pull-Up | Pin 18 SMTXD32<br>Internal Pull-Up<br>(For Rev A3) | Clock Source                                                                                          | Note                                        |
|-------------------------------------|-------------------|-----------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 3                                   | 0                 | 1                                                   | 1                                                  | 25 MHz on X1 pin as<br>clock source.<br>REFCLKO_3 Output<br>is connected to REF-<br>CLKI_3 externally | EN_REFCLKO_3 = 1<br>to Enable<br>REF-CLKO_3 |
| 4                                   | 1                 | 1                                                   | 0                                                  | 50 MHz on X1 pin as<br>clock source.<br>REFCLKO_3 Output<br>is connected to REF-<br>CLKI_3 externally | EN_REFCLKO_3 = 1<br>to Enable<br>REF-CLKO_3 |
| 5                                   | 1                 | 1                                                   | 1                                                  | 25 MHz on X1 pin as<br>clock source.<br>REFCLKO_3 Output<br>is connected to REF-<br>CLKI_3 internally | EN_REFCLKO_3=1<br>to Enable<br>REF-CLKO_3   |

Mode 1: KSZ8863RLL RMII is RMII Normal mode (receive 50 MHz REFCLK clock) with PHY/MAC RMII Clock mode (output 50 MHz REFCLK clock). See Table 6-3. Refer to Figure 6-1 for the RMII Configuration mode 1 diagram.

TABLE 6-3: STRAP PINS AND REGISTER SETTINGS FOR MODE 1

| Strap Pins and Register Bit for Mode Configuration | Strap and Register Settings | Description                                    |
|----------------------------------------------------|-----------------------------|------------------------------------------------|
| Pin 17 EN_REFCLKO_3                                | Strap-low, pull-down        | Disable pin 26 REFCLKO_3 RMII<br>50 MHz output |
| Pin 18 SMTXD32                                     | Strap-low, pull-down        | 50 MHz to XI pin as KSZ8863RLL clock source    |
| Register 198 bit [3] = 0                           | Keep default                | _                                              |

FIGURE 6-1: KSZ8863RLL RMII REFCLK CLOCK CONNECTION MODE 1



2. **Mode 2:** KSZ8863RLL RMII is RMII Clock mode (output 50 MHz REFCLK clock) with PHY/MAC RMII Normal mode (input 50 MHz REFCLK clock). See Table 6-4. Refer to Figure 6-2 for the RMII Configuration mode 2 diagram.

TABLE 6-4: STRAP PINS AND REGISTER SETTINGS FOR MODE 2

| Strap Pins and Register Bit for<br>Mode Configuration | Strap and Register Settings | Description                                 |
|-------------------------------------------------------|-----------------------------|---------------------------------------------|
| Pin 17 EN_REFCLKO_3                                   | Pull-up (Default)           | Enable pin 26 REFCLKO_3 RMII 50 MHz output  |
| Pin 18 SMTXD32                                        | Strap-low, pull-down        | 50 MHz to XI pin as KSZ8863RLL clock source |
| Register 198 bit [3] = 0                              | Keep default                | _                                           |

FIGURE 6-2: KSZ8863RLL RMII REFCLK CLOCK CONNECTION MODE 2



# KSZ8863RLL

3. **Mode 3:** KSZ8863RLL RMII is RMII Clock mode (output 50 MHz REFCLK clock) with PHY/MAC RMII Normal mode (input 50 MHz REFCLK clock). See Table 6-5. Refer to Figure 6-3 for the RMII Configuration mode 3 diagram.

TABLE 6-5: STRAP PINS AND REGISTER SETTINGS FOR MODE 3

| Strap Pins and Register Bit for Mode Configuration | Strap and Register Settings | Description                                 |
|----------------------------------------------------|-----------------------------|---------------------------------------------|
| Pin 17 EN_REFCLKO_3                                | Pull-up (Default)           | Enable pin 26 REFCLKO_3 RMII 50 MHz output  |
| Pin 18 SMTXD32                                     | Pull-up (Default)           | 25 MHz to XI pin as KSZ8863RLL clock source |
| Register 198 bit [3] = 0                           | Keep default                | _                                           |

FIGURE 6-3: KSZ8863RLL RMII REFCLK CLOCK CONNECTION MODE 3



4. **Mode 4:** KSZ8863RLL RMII is RMII Clock mode (output 50 MHz REFCLK clock) with PHY/MAC RMII Normal mode (input 50 MHz REFCLK clock). See Table 6-6. Refer to Figure 6-4 for the RMII Configuration mode 4 diagram.

TABLE 6-6: STRAP PINS AND REGISTER SETTING FOR MODE 4

| Strap Pins and Register Bit for<br>Mode Configuration | Strap and Register Settings | Description                                 |
|-------------------------------------------------------|-----------------------------|---------------------------------------------|
| Pin 17 EN_REFCLKO_3                                   | Pull-up (Default)           | Enable pin 26 REFCLKO_3 RMII 50 MHz output  |
| Pin 18 SMTXD32                                        | Strap-low, pull-down        | 50 MHz to XI pin as KSZ8863RLL clock source |
| Register 198 bit [3] = 1                              | Set REG 198 (0XC6) bit 3    | Internal RMII REFCLK 50 MHz clock loopback  |

FIGURE 6-4: RMII REFCLK CLOCK CONNECTION MODE 4



 Mode 5: KSZ8863RLL RMII is RMII Clock mode (output 50 MHz REFCLK clock) with PHY/MAC RMII Normal mode (input 50 MHz REFCLK clock). See Table 6-7. Refer to Figure 6-5 for the RMII Configuration mode 2 diagram.

TABLE 6-7: STRAP PINS AND REGISTER SETTING FOR MODE 5

| Strap Pins and Register Bit for<br>Mode Configuration | Strap and Register Settings | Description                                                                                                                                          |
|-------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin 17 EN_REFCLKO_3                                   | Pull-up (Default)           | Enable pin 26 REFCLKO_3 RMII 50 MHz output                                                                                                           |
| Pin 18 SMTXD32                                        | Pull-up (Default)           | 25 MHz crystal or singled-ended source on the XI pin. See Section 5.1, "Crystal and External Oscillator/Clock Connections for RMII Mode," on page 6. |
| Register 198 bit [3] = 1                              | Set REG 198 (0XC6) bit 3    | Internal RMII REFCLK 50 MHz clock loopback                                                                                                           |

FIGURE 6-5: KSZ8863RLL RMII REFCLK CLOCK CONNECTION MODE 5



- **Note 1:** Mode 5 is highly recommended because there is no external loopback from REFCLKO to REFCLKI for 50 MHz clock without external noise interference.
  - 2: The KSZ8863RLL provides the MTXER signal. If PHY device RMII does not have a RXER pin, KSZ8863RLL MTXER input pin needs to be tied low by a pull-down resistor.
  - **3:** Provisions should be made for series terminations for all outputs on the RMII interface. Series resistors will enable the designer to closely match the output driver impedance of the KSZ8863RLL and PCB trace impedance to minimize ringing on these signals. Exact resistor values are application dependent and must be analyzed in-system. A suggested starting point for the value of these series resistors would be 22Ω.

#### 6.3 RMII Series Termination Resistor Values

TABLE 6-8: RMII SERIES TERMINATIONS AT KSZ8863RLL SIDE

| Signals           | Series Resistors at KSZ8863RLL<br>RMII Drive Pins | Series Resistors at the Other End<br>RMII Drive Pins |
|-------------------|---------------------------------------------------|------------------------------------------------------|
| SMRXD31           | 22Ω                                               | _                                                    |
| SMRXD30           | 22Ω                                               | _                                                    |
| SMRXDV3           | 22Ω                                               | _                                                    |
| SMRXD33/REFCLKO_3 | 22Ω                                               | _                                                    |
| SMTXD31           | _                                                 | 22Ω                                                  |
| SMTXD30           | _                                                 | 22Ω                                                  |
| SMTXEN3           | _                                                 | 22Ω                                                  |
| SMTXC3/REFCLKI_3  | _                                                 | 22Ω (if using mode 1)                                |

**Note 1:** The series resistors should be placed as close as possible to both KSZ8863RLL RMII drive pins and the other end drive pins in PCB layout.

#### 6.4 Required External Pull-Ups

- When using the RMII interface of the KSZ8863RLL with a MAC device on board, a pull-up resistor of 4.7 kΩ on the SDA\_MDIO signal (pin 37) is required.
- INTRN (pin 35) requires a 4.7 kΩ external pull-up resistor as this output is an open-drain type. If INTRN is not used, the pull-up resistor is not required.

#### 7.0 STARTUP

#### 7.1 Reset Circuit

RSTN (pin 47) is an active-low reset input. This signal resets all logic and registers within the KSZ8863RLL. A hardware reset (RSTN assertion) is required following power-up. Please refer to the latest copy of the KSZ8863RLL Data Sheet for reset timing requirements. Figure 7-1 shows a recommended reset circuit for powering up the KSZ8863RLL device when reset is triggered by the power supply.

FIGURE 7-1: RESET TRIGGERED BY POWER SUPPLY



Figure 7-2 shows the recommended reset circuit for applications where reset is driven by external CPU or FPGA. The reset out pin, RST\_OUT\_N, from CPU/FPGA provides the warm reset after power-up. If the Ethernet device and CPU/FPGA use the same VDDIO voltage, D2 can be removed and both reset pins can be connected directly.

FIGURE 7-2: RESET CIRCUIT INTERFACE WITH CPU/FPGA RESET OUTPUT



#### 7.2 Configuration Mode Pins (Strapping Options)

The KSZ8863RLL utilizes configuration strap pins to configure the device for different modes. Pull-up/down resistors are used to create High or Low states on these pins, which are internally sampled at the rising edge of RSTN. All these pins have a weak internal pull-up or pull-down resistor which provides a default level for strapping. To strap an LED pin low, use a 1 k $\Omega$  external pull-down resistor. To strap a non-LED pin high, use an external 1 k $\Omega$  to 10 k $\Omega$  pull-up resistor to VDDIO.

**Note:** Other device connected to the RMII interface may have internal pull-ups or pull-downs that influence the strapping pin voltages during reset. Because of this, an external resistor is recommended whenever the strap pin connects to another device, regardless of the desired strap level.

The configuration strap pins and their associated functions are detailed in Table 7-1.

TABLE 7-1: CONFIGURATION STRAP DESCRIPTIONS

| Configuration Strap Pin | Description                                                                                                                                                                                                                                                                                     |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMTXD33/ EN_REFCLKO_3   | RMII mode Clock selection PU = Enable REFCLKO_3 output PD = Disable REFCLKO_3 output                                                                                                                                                                                                            |
| SMTXD32                 | X1 pin Clock selection (for Rev A3 and behind A3) PU = 25 MHz to X1 pin as clock source (default) PD = 50 MHz to X1 pin as clock source to provide or receive 50 MHz RMII reference clock for RLL part                                                                                          |
| SMRXDV3                 | Force Duplex mode (P1DPX)  PU = Port 1 default to Full-Duplex mode if P1ANEN = 1 and auto-negotiation fails. Force port 1 in Full-Duplex mode if P1ANEN = 0.  PD = Port 1 default to Half-Duplex mode if P1ANEN = 1 and auto-negotiation fails. Force port 1 in Half-Duplex mode if P1ANEN = 0. |
| SMRXD33/ REFCLKO_3      | Output reference clock in RMII mode. Enable auto-negotiation on port 2 (P2ANEN) PU = Enable PD = Disable                                                                                                                                                                                        |
| SMRXD32                 | Force the speed on port 2 (P2SPD) PU = Force port 2 to 100BT if P2ANEN = 0 PD = Force port 2 to 10BT if P2ANEN = 0                                                                                                                                                                              |
| SMRXD31                 | Force duplex mode (P2DPX) PU = Port 2 default to Full-Duplex mode if P2ANEN = 1 and auto-negotiation fails. Force port 2 in Full-Duplex mode if P2ANEN = 0. PD = Port 2 set to Half-Duplex mode if P2ANEN = 1 and auto-negotiation fails. Force port 2 in Half-Duplex mode if P2ANEN = 0.       |
| SMRXD30                 | Force flow control on port 2 (P2FFC) PU = Always enable (force) port 2 flow control feature. PD = Port 2 flow control feature enable is determined by auto-negotiation result.                                                                                                                  |
| SPIQ                    | Force flow control on port 1 (P1FFC) PU = Always enable (force) port 1 flow control feature PD = Port 1 flow control feature enable is determined by auto-negotiation result.                                                                                                                   |
| P1LED1                  | Force the speed on port 1 (P1SPD) PU = Force port 1 to 100BT if P1ANEN = 0 PD = Force port 1 to 10BT if P1ANEN = 0                                                                                                                                                                              |
| P1LED0                  | Enable auto-negotiation on port 1 (P1ANEN) PU = Enable (better to pull up in design) PD = Disable (default)                                                                                                                                                                                     |

TABLE 7-1: CONFIGURATION STRAP DESCRIPTIONS (CONTINUED)

| Configuration Strap Pin | Description                                                                                                                                                                                                                                                                               |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P2LED1                  | Serial bus configuration Serial bus configuration pins to select mode of access to KSZ8863MLL/FLL/ RLL internal registers.                                                                                                                                                                |
|                         | [P2LED1, P2LED0] = [0, 0] - I2C Master (EEPROM) mode (If EEPROM is not detected, the KSZ8863MLL/FLL/RLL is configured with the default values of its internal registers and the values of its strap-in pins.)                                                                             |
|                         | Interface Signals:  SPIQ – Not used (tri-stated)  SCL_MDC – I <sup>2</sup> C clock  SDA_MDIO – I <sup>2</sup> C data I/O  SPISN – Not used                                                                                                                                                |
|                         | [P2LED1, P2LED0] = [0, 1] — I2C Slave mode The external I2C Master drives the SCL_MDC clock. The KSZ8863MLL/FLL/ RLL device addresses are: 1011_1111 < read> 1011_1110 < write>                                                                                                           |
| P2LED0                  | Interface Signals:  SPIQ – Not used (tri-stated)  SCL_MDC – I <sup>2</sup> C clock  SDA_MDIO – I <sup>2</sup> C data I/O  SPISN – Not used                                                                                                                                                |
|                         | [P2LED1, P2LED0] = [1, 0] - SPI Slave mode                                                                                                                                                                                                                                                |
|                         | Interface Signals: SPIQ – SPI data out SCL_MDC – SPI clock SDA_MDIO – SPI data in SPISN – SPI chip select                                                                                                                                                                                 |
|                         | [P2LED1, P2LED0] = [1, 1] - SMI/MIIM mode In SMI mode, KSZ8863MLL/FLL/RLL provides access to all its internal 8-bit registers through its SCL_MDC and SDA_MDIO pins. In MIIM mode, KSZ8863MLL/FLL/RLL provides access to its 16-bit MIIM registers through its SDC_MDC and SDA_MDIO pins. |

#### 7.3 LED Pins

The KSZ8863RLL provides two LED signals per port. These indicators will display speed, link, and activity information about the current state of the switch ports. The LED pins are active low and require a series resistor to a power supply to properly light the LED. Series resistance is dependent on the LED used.

By default, the PxLED0 pin indicates the link and activity status while the PxLED1 pin indicates the speed status, as shown in Table 7-2.

TABLE 7-2: LED PIN DEFINITION

| LED Pin | Pin State | Pin LED Definition | Link/Activity |
|---------|-----------|--------------------|---------------|
|         | L         | ON                 | Link On       |
| PxLED0  | Toggle    | Blinking           | Activity      |
|         | Н         | OFF                | No Activity   |
| Dyl ED1 | Н         | OFF                | OFF           |
| PxLED1  | L         | ON                 | Speed         |

The register 195 bit [5:4] is used to change the default LED behavior. Table 7-3 shows the register information.

TABLE 7-3: REGISTER 195: POWER MANAGEMENT AND LED MODE

| Bits | Name | Description                                                                                                                          | Default |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------|---------|
| 5-4  |      | 00 = LED0: Link/ACT, LED1: Speed<br>01 = LED0: Link, LED1: ACT<br>10 = LED0: Link/ACT, LED1: Duplex<br>11 = LED0: Link, LED1: Duplex | 00      |

# KSZ8863RLL

#### 8.0 MISCELLANEOUS

#### 8.1 ISET Resistor

**ISET** (pin 6) on the KSZ8863RLL should connect to digital ground through a 11.8 k $\Omega$  resistor with a tolerance of 1%. This is used to set up critical bias currents for the embedded 10/100 Ethernet physical device.

#### 8.2 Other Considerations

- Incorporate a large SMD footprint (SMD\_1210) to connect the chassis ground to the digital ground. This will allow
  some flexibility at EMI testing for different grounding options. Leaving the footprint open will allow the two grounds
  to remain separate. Shorting them together with a zero-ohm resistor will connect them. For best performance,
  short them together with a cap or a ferrite bead.
- Be sure to incorporate enough bulk capacitors (4.7  $\mu$ F to 22  $\mu$ F) in each power plane.

| K97 | QQ | 63 | PΙ |  |
|-----|----|----|----|--|
| NUL | ou | UJ |    |  |

|   | $\overline{}$ | _ | _ | $\sim$ |   |
|---|---------------|---|---|--------|---|
| N |               |   | _ | •      | • |
|   |               |   |   |        |   |

### 9.0 HARDWARE CHECKLIST SUMMARY

### TABLE 9-1: HARDWARE DESIGN CHECKLIST

| Section                               | Check                                                                          | Explanation                                                                                                                                                                                                                  | ٧ | Notes |
|---------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|
| Section 2.0, "General Considerations" | Section 2.1, "Required Reference"                                              | All necessary documents are on hand.                                                                                                                                                                                         |   |       |
|                                       | Section 2.2, "Pin Check"                                                       | The pins match the data sheet.                                                                                                                                                                                               |   |       |
|                                       | Section 2.3, "Ground"                                                          | Connect all GND and AGND pins to the same board ground. A solid board ground plane is essential.                                                                                                                             |   |       |
| Section 3.0, "Power"                  | Section 3.0, "Power"                                                           | When VDDIO is 2.5V or above, the chip outputs 1.8V on VDDCO. Connect this externally to power VDDA_1.8 and VDDC. Decoupling caps are needed.                                                                                 |   |       |
|                                       |                                                                                | Ensure VDDA 3.3 is in the range 3.135V to 3.465V, and VDDIO is in the range 1.71V to 3.465V, and a 22 $\mu$ F capacitor is on each pin.                                                                                      |   |       |
| Section 4.0, "Ethernet Signals"       | Section 4.1, "PHY No. 1 Interface" and Section 4.2, "PHY No. 2 Interface"      | Verify the termination resistors (49.9 $\Omega$ , 1%) and capacitors (0.1 uF) on the TX and RX pins.                                                                                                                         |   |       |
|                                       | Section 4.3, "Magnetics Connection"                                            | Verify if the center taps are connected to the VDDA_3.3 (pin 3) supply on the KSZ8863RLL device side and are terminated with $75\Omega$ resistors through a 1000 pF, 2 kV capacitor to chassis ground on the RJ45 line side. |   |       |
|                                       | Section 4.4, "RJ45 Connector"                                                  | Verify if pins 4/5 and 7/8 of the RJ45 are connect to CAT-5 cable and are terminated to chassis ground through a 1000 pF, 2 kV capacitor.                                                                                    |   |       |
| Section 5.0, "Clock Circuit"          | Section 5.1, "Crystal and External Oscillator/Clock Connections for RMII Mode" | Verify the usage of 25 MHz ±50 ppm crystal/oscillator. Verify the usage of 50 MHz ±50 ppm oscillator.                                                                                                                        |   |       |
| Section 6.0, "Digital Interface"      | Section 6.1, "RMII Interface"                                                  | Verify RMII connections.                                                                                                                                                                                                     |   |       |
|                                       | Section 6.2, "RMII Clock Configuration Modes"                                  | There are five RMII Clock Configuration modes. Select one of the five modes based on Figure 6-1, Figure 6-2, Figure 6-3, Figure 6-4, and Figure 6-5 in this design and confirm the strap-in configuration correctly.         |   |       |
|                                       | Section 6.3, "RMII Series Termination<br>Resistor Values"                      | Check if there are $22\Omega$ resistors for all drive pins of KSZ8863RLL and another end device if the trace length is more than about one inch.                                                                             |   |       |
|                                       | Section 6.4, "Required External Pull-Ups"                                      | Check if there are $4.7~\text{k}\Omega$ pull-up resistors for MDIO pin and INTRN pin if this pin is used.                                                                                                                    |   |       |
| Section 7.0, "Startup"                | Section 7.1, "Reset Circuit"                                                   | Confirm proper reset circuit design: standalone reset or external CPU/FPGA reset.                                                                                                                                            |   |       |
|                                       | Section 7.3, "LED Pins"                                                        | If used, confirm proper connections, taking into consideration the configuration strapping requirements. Use $750\Omega$ to $1k\Omega$ when strapping low or $10k\Omega$ to strap high.                                      |   |       |
| Section 8.0, "Miscellaneous"          | Section 8.1, "ISET Resistor"                                                   | Confirm proper ISET resistor (11.8 kΩ, 1%).                                                                                                                                                                                  |   |       |
|                                       | Section 8.2, "Other Considerations"                                            | Incorporate a large SMD footprint (SMD_1210) to connect the chassis ground to the digital ground. Incorporate sufficient power plane bulk capacitors (4.7 $\mu$ F to 22 $\mu$ F).                                            |   |       |

KSZ8863RLL

### APPENDIX A: REVISION HISTORY

#### TABLE A-1: REVISION HISTORY

| Revision Level & Date     | Section/Figure/Entry             | Correction                                                                                                                                                                              |
|---------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DS00003048B               | Section 6.0, "Digital Interface" | Modified the numbering of subsections.                                                                                                                                                  |
| (09-18-19)                | Table 9-1                        | Added Section 6.1, "RMII Interface", Section 6.2, "RMII Clock Configuration Modes"Section 6.3, "RMII Series Termination Resistor Values" and Section 6.4, "Required External Pull-Ups". |
|                           | All                              | Made minor text changes.                                                                                                                                                                |
| DS00003048A<br>(05-14-19) | Initial release.                 |                                                                                                                                                                                         |

#### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at <a href="www.microchip.com">www.microchip.com</a>. Under "Support", click on "Customer Change Notification" and follow the registration instructions. KSZ8863RLL

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- · Field Application Engineer (FAE)
- · Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkti, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5053-5

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



## Worldwide Sales and Service

#### 24AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

China - Shenzhen

Tel: 86-755-8864-2200 China - Suzhou

Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

Korea - Daegu

Tel: 82-53-744-4301

**Korea - Seoul** Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829 Finland - Espoo

Tel: 358-9-4520-820

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

**Germany - Karlsruhe** Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820