## Pin configuration



| Pin No | Name | I/O    | Description      |
|--------|------|--------|------------------|
| 1      | Vss  | Power  | GND              |
| 2      | Vdd  | Power  | +5v              |
| 3      | Vo   | Analog | Contrast Control |
| 4      | RS   | Input  | Register Select  |
| 5      | R/W  | Input  | Read/Write       |
| 6      | E    | Input  | Enable (Strobe)  |
| 7      | D0   | I/O    | Data <i>LSB</i>  |
| 8      | D1   | I/O    | Data             |
| 9      | D2   | I/O    | Data             |
| 10     | D3   | I/O    | Data             |
| 11     | D4   | I/O    | Data             |
| 12     | D5   | I/O    | Data             |
| 13     | D6   | I/O    | Data             |
| 14     | D7   | I/O    | Data MSB         |



## Write cycle

| Parameter                    | Symbol          | Min (1) | Typ (1) | Max (1) | Unit |
|------------------------------|-----------------|---------|---------|---------|------|
| Enable Cycle Time            | t <sub>c</sub>  | 500     | -       | -       | ns   |
| Enable Pulse Width<br>(High) | $t_{ m w}$      | 230     | -       | -       | ns   |
| Enable Rise/Fall Time        | $t_r, t_f$      | -       | -       | 20      | ns   |
| Address Setup Time           | t <sub>as</sub> | 40      | -       | -       | ns   |
| Address Hold Time            | t <sub>ah</sub> | 10      | -       | -       | ns   |
| Data Setup Time              | t <sub>ds</sub> | 80      | -       |         | ns   |
| Data Hold Time               | t <sub>h</sub>  | 10      | -       | -       | ns   |

Note  $^{\it l}$  The above specifications are a indication only. Timing will vary from manufacturer to manufacturer.



## Initializing by Instruction 4 bit - Interface



4 bit Transfer example



Initializing by Instruction 8 bit - Interface

|                                  |                                                            |                                                      |                                                                                       |                                                                                                              | Co                                                                  | ode                    |        |     |     |     | _                                                                                                                                                                                     | Execution Time (max) (when f <sub>cp</sub> or                                                                                              |
|----------------------------------|------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------|--------|-----|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction                      | RS                                                         | R/W                                                  | DB7                                                                                   | DB6                                                                                                          | DB5                                                                 | DB4                    | DB3    | DB2 | DB1 | DB0 | Description                                                                                                                                                                           | f <sub>osc</sub> is 270 kHz)                                                                                                               |
| Clear<br>display                 | 0                                                          | 0                                                    | 0                                                                                     | 0                                                                                                            | 0                                                                   | 0                      | 0      | 0   | 0   | 1   | Clears entire display and sets DDRAM address 0 in address counter.                                                                                                                    |                                                                                                                                            |
| Return<br>home                   | 0                                                          | 0                                                    | 0                                                                                     | 0                                                                                                            | 0                                                                   | 0                      | 0      | 0   | 1   | _   | Sets DDRAM address 0 in<br>address counter. Also<br>returns display from being<br>shifted to original position.<br>DDRAM contents remain<br>unchanged.                                | 1.52 ms                                                                                                                                    |
| Entry<br>mode set                | 0                                                          | 0                                                    | 0                                                                                     | 0                                                                                                            | 0                                                                   | 0                      | 0      | 1   | I/D | S   | Sets cursor move direction<br>and specifies display shift.<br>These operations are<br>performed during data write<br>and read.                                                        | 37 μs                                                                                                                                      |
| Display<br>on/off<br>control     | 0                                                          | 0                                                    | 0                                                                                     | 0                                                                                                            | 0                                                                   | 0                      | 1      | D   | С   | В   | Sets entire display (D) on/off, cursor on/off (C), and blinking of cursor position character (B).                                                                                     | 37 μs                                                                                                                                      |
| Cursor or display shift          | 0                                                          | 0                                                    | 0                                                                                     | 0                                                                                                            | 0                                                                   | 1                      | S/C    | R/L | _   | -   | Moves cursor and shifts display without changing DDRAM contents.                                                                                                                      | 37 μs                                                                                                                                      |
| Function set                     | 0                                                          | 0                                                    | 0                                                                                     | 0                                                                                                            | 1                                                                   | DL                     | N      | F   | _   | _   | Sets interface data length (DL), number of display lines (N), and character font (F).                                                                                                 | 37 μs                                                                                                                                      |
| Set<br>CGRAM<br>address          | 0                                                          | 0                                                    | 0                                                                                     | 1                                                                                                            | ACG                                                                 | ACG                    | ACG    | ACG | ACG | ACG | Sets CGRAM address. CGRAM data is sent and received after this setting.                                                                                                               | 37 μs                                                                                                                                      |
| Set<br>DDRAM<br>address          | 0                                                          | 0                                                    | 1                                                                                     | ADD                                                                                                          | ADD                                                                 | ADD                    | ADD    | ADD | ADD | ADD | Sets DDRAM address.<br>DDRAM data is sent and<br>received after this setting.                                                                                                         | 37 μs                                                                                                                                      |
| Read busy<br>flag &<br>address   | 0                                                          | 1                                                    | BF                                                                                    | AC                                                                                                           | AC                                                                  | AC                     | AC     | AC  | AC  | AC  | Reads busy flag (BF) indicating internal operation is being performed and reads address counter contents.                                                                             | 0 μs                                                                                                                                       |
| Write data<br>to CG or<br>DDRAM  | 1                                                          | 0                                                    | Write                                                                                 | data                                                                                                         |                                                                     |                        |        |     |     |     | Writes data into DDRAM or CGRAM.                                                                                                                                                      | 37 μs<br>t <sub>ADD</sub> = 4 μs*                                                                                                          |
| Read data<br>from CG or<br>DDRAM | 1                                                          | 1                                                    | Read                                                                                  | d data                                                                                                       |                                                                     |                        |        |     |     |     | Reads data from DDRAM or CGRAM.                                                                                                                                                       | 37 μs<br>t <sub>ADD</sub> = 4 μs*                                                                                                          |
|                                  | I/D<br>S<br>S/C<br>S/C<br>R/L<br>R/L<br>DL<br>N<br>F<br>BF | = 1:<br>= 0:<br>= 1:<br>= 0:<br>= 1:<br>= 1:<br>= 1: | Decr<br>Acco<br>Displ<br>Curs<br>Shift<br>Shift<br>8 bits<br>2 line<br>5 x 1<br>Inter | ement<br>ement<br>empani<br>lay shi<br>or mov<br>to the<br>to the<br>s, DL =<br>es, N =<br>0 dots<br>nally o | es dis<br>ft<br>/e<br>right<br>left<br>= 0: 4<br>= 0: 1<br>s, F = 0 | bits<br>line<br>D: 5 × | 8 dots | 8   |     | ,   | DDRAM: Display data RAM CGRAM: Character generator RAM ACG: CGRAM address ADD: DDRAM address (corresponds to cursor address) AC: Address counter used for both DD and CGRAM addresses | Execution time changes when frequency changes Example: When $f_{cp}$ or $f_{OSC}$ is 250 kHz, $37 \mu s \times \frac{270}{250} = 40 \mu s$ |

Note: — indicates no effect.

\* After execution of the CGRAM/DDRAM data write or read instruction, the RAM address counter is incremented or decremented by 1. The RAM address counter is updated after the busy flag turns off. In Figure 10, t<sub>ADD</sub> is the time elapsed after the busy flag turns off until the address counter is updated.

| Display position                  | 1  | 2  | 3  | 4  | 5  | 39     | 40 |
|-----------------------------------|----|----|----|----|----|--------|----|
| DDRAM<br>address<br>(hexadecimal) | 00 | 01 | 02 | 03 | 04 | <br>26 | 27 |
|                                   | 40 | 41 | 42 | 43 | 44 | <br>66 | 67 |

|                                |                                     | CY62 | 256–55 | CY62 |      |      |
|--------------------------------|-------------------------------------|------|--------|------|------|------|
| Parameter                      | Description                         | Min. | Max.   | Min. | Max. | Unit |
| Read Cycle                     |                                     |      | •      | •    | •    |      |
| t <sub>RC</sub>                | Read Cycle Time                     | 55   |        | 70   |      | ns   |
| t <sub>AA</sub>                | Address to Data Valid               |      | 55     |      | 70   | ns   |
| t <sub>OHA</sub>               | Data Hold from Address Change       | 5    |        | 5    |      | ns   |
| t <sub>ACE</sub>               | CE LOW to Data Valid                |      | 55     |      | 70   | ns   |
| t <sub>DOE</sub>               | OE LOW to Data Valid                |      | 25     |      | 35   | ns   |
| t <sub>LZOE</sub>              | OE LOW to Low-Z <sup>[7]</sup>      | 5    |        | 5    |      | ns   |
| t <sub>HZOE</sub>              | OE HIGH to High-Z <sup>[7, 8]</sup> |      | 20     |      | 25   | ns   |
| t <sub>LZCE</sub>              | CE LOW to Low-Z <sup>[7]</sup>      | 5    |        | 5    |      | ns   |
| t <sub>HZCE</sub>              | CE HIGH to High-Z <sup>[7, 8]</sup> |      | 20     |      | 25   | ns   |
| t <sub>PU</sub>                | CE LOW to Power-up                  | 0    |        | 0    |      | ns   |
| t <sub>PD</sub>                | CE HIGH to Power-down               |      | 55     |      | 70   | ns   |
| Write Cycle <sup>[9, 10]</sup> |                                     |      | •      |      | •    |      |
| t <sub>WC</sub>                | Write Cycle Time                    | 55   |        | 70   |      | ns   |
| t <sub>SCE</sub>               | CE LOW to Write End                 | 45   |        | 60   |      | ns   |
| t <sub>AW</sub>                | Address Set-up to Write End         | 45   |        | 60   |      | ns   |
| t <sub>HA</sub>                | Address Hold from Write End         | 0    |        | 0    |      | ns   |
| t <sub>SA</sub>                | Address Set-up to Write Start       | 0    |        | 0    |      | ns   |
| t <sub>PWE</sub>               | WE Pulse Width                      | 40   |        | 50   |      | ns   |
| t <sub>SD</sub>                | Data Set-up to Write End            | 25   |        | 30   |      | ns   |
| t <sub>HD</sub>                | Data Hold from Write End            | 0    |        | 0    |      | ns   |
| t <sub>HZWE</sub>              | WE LOW to High-Z <sup>[7, 8]</sup>  |      | 20     |      | 25   | ns   |
| t <sub>LZWE</sub>              | WE HIGH to Low-Z <sup>[7]</sup>     | 5    |        | 5    |      | ns   |





