TABLE 5-1: SPECIAL FUNCTION REGISTER MAP FOR PIC18(L)F2X/4XK22 DEVICES

| Address | Name                    | Address | Name     | Address | Name                  | Address | Name                 | Address | Name     |
|---------|-------------------------|---------|----------|---------|-----------------------|---------|----------------------|---------|----------|
| FFFh    | TOSU                    | FD7h    | TMR0H    | FAFh    | SPBRG1                | F87h    | (2)                  | F5Fh    | CCPR3H   |
| FFEh    | TOSH                    | FD6h    | TMR0L    | FAEh    | RCREG1                | F86h    | (2)                  | F5Eh    | CCPR3L   |
| FFDh    | TOSL                    | FD5h    | T0CON    | FADh    | TXREG1                | F85h    | (2)                  | F5Dh    | CCP3CON  |
| FFCh    | STKPTR                  | FD4h    | (2)      | FACh    | TXSTA1                | F84h    | PORTE                | F5Ch    | PWM3CON  |
| FFBh    | PCLATU                  | FD3h    | OSCCON   | FABh    | RCSTA1                | F83h    | PORTD <sup>(3)</sup> | F5Bh    | ECCP3AS  |
| FFAh    | PCLATH                  | FD2h    | OSCCON2  | FAAh    | EEADRH <sup>(4)</sup> | F82h    | PORTC                | F5Ah    | PSTR3CON |
| FF9h    | PCL                     | FD1h    | WDTCON   | FA9h    | EEADR                 | F81h    | PORTB                | F59h    | CCPR4H   |
| FF8h    | TBLPTRU                 | FD0h    | RCON     | FA8h    | EEDATA                | F80h    | PORTA                | F58h    | CCPR4L   |
| FF7h    | TBLPTRH                 | FCFh    | TMR1H    | FA7h    | EECON2 <sup>(1)</sup> | F7Fh    | IPR5                 | F57h    | CCP4CON  |
| FF6h    | TBLPTRL                 | FCEh    | TMR1L    | FA6h    | EECON1                | F7Eh    | PIR5                 | F56h    | CCPR5H   |
| FF5h    | TABLAT                  | FCDh    | T1CON    | FA5h    | IPR3                  | F7Dh    | PIE5                 | F55h    | CCPR5L   |
| FF4h    | PRODH                   | FCCh    | T1GCON   | FA4h    | PIR3                  | F7Ch    | IPR4                 | F54h    | CCP5CON  |
| FF3h    | PRODL                   | FCBh    | SSP1CON3 | FA3h    | PIE3                  | F7Bh    | PIR4                 | F53h    | TMR4     |
| FF2h    | INTCON                  | FCAh    | SSP1MSK  | FA2h    | IPR2                  | F7Ah    | PIE4                 | F52h    | PR4      |
| FF1h    | INTCON2                 | FC9h    | SSP1BUF  | FA1h    | PIR2                  | F79h    | CM1CON0              | F51h    | T4CON    |
| FF0h    | INTCON3                 | FC8h    | SSP1ADD  | FA0h    | PIE2                  | F78h    | CM2CON0              | F50h    | TMR5H    |
| FEFh    | INDF0 <sup>(1)</sup>    | FC7h    | SSP1STAT | F9Fh    | IPR1                  | F77h    | CM2CON1              | F4Fh    | TMR5L    |
| FEEh    | POSTINCO <sup>(1)</sup> | FC6h    | SSP1CON1 | F9Eh    | PIR1                  | F76h    | SPBRGH2              | F4Eh    | T5CON    |
| FEDh    | POSTDEC0 <sup>(1)</sup> | FC5h    | SSP1CON2 | F9Dh    | PIE1                  | F75h    | SPBRG2               | F4Dh    | T5GCON   |
| FECh    | PREINC0 <sup>(1)</sup>  | FC4h    | ADRESH   | F9Ch    | HLVDCON               | F74h    | RCREG2               | F4Ch    | TMR6     |
| FEBh    | PLUSW0 <sup>(1)</sup>   | FC3h    | ADRESL   | F9Bh    | OSCTUNE               | F73h    | TXREG2               | F4Bh    | PR6      |
| FEAh    | FSR0H                   | FC2h    | ADCON0   | F9Ah    | (2)                   | F72h    | TXSTA2               | F4Ah    | T6CON    |
| FE9h    | FSR0L                   | FC1h    | ADCON1   | F99h    | (2)                   | F71h    | RCSTA2               | F49h    | CCPTMRS0 |
| FE8h    | WREG                    | FC0h    | ADCON2   | F98h    | (2)                   | F70h    | BAUDCON2             | F48h    | CCPTMRS1 |
| FE7h    | INDF1 <sup>(1)</sup>    | FBFh    | CCPR1H   | F97h    | (2)                   | F6Fh    | SSP2BUF              | F47h    | SRCON0   |
| FE6h    | POSTINC1 <sup>(1)</sup> | FBEh    | CCPR1L   | F96h    | TRISE                 | F6Eh    | SSP2ADD              | F46h    | SRCON1   |
| FE5h    | POSTDEC1 <sup>(1)</sup> | FBDh    | CCP1CON  | F95h    | TRISD <sup>(3)</sup>  | F6Dh    | SSP2STAT             | F45h    | CTMUCONH |
| FE4h    | PREINC1 <sup>(1)</sup>  | FBCh    | TMR2     | F94h    | TRISC                 | F6Ch    | SSP2CON1             | F44h    | CTMUCONL |
| FE3h    | PLUSW1 <sup>(1)</sup>   | FBBh    | PR2      | F93h    | TRISB                 | F6Bh    | SSP2CON2             | F43h    | CTMUICON |
| FE2h    | FSR1H                   | FBAh    | T2CON    | F92h    | TRISA                 | F6Ah    | SSP2MSK              | F42h    | VREFCON0 |
| FE1h    | FSR1L                   | FB9h    | PSTR1CON | F91h    | (2)                   | F69h    | SSP2CON3             | F41h    | VREFCON1 |
| FE0h    | BSR                     | FB8h    | BAUDCON1 | F90h    | (2)                   | F68h    | CCPR2H               | F40h    | VREFCON2 |
| FDFh    | INDF2 <sup>(1)</sup>    | FB7h    | PWM1CON  | F8Fh    | (2)                   | F67h    | CCPR2L               | F3Fh    | PMD0     |
| FDEh    | POSTINC2 <sup>(1)</sup> | FB6h    | ECCP1AS  | F8Eh    | (2)                   | F66h    | CCP2CON              | F3Eh    | PMD1     |
| FDDh    | POSTDEC2 <sup>(1)</sup> | FB5h    | (2)      | F8Dh    | LATE <sup>(3)</sup>   | F65h    | PWM2CON              | F3Dh    | PMD2     |
| FDCh    | PREINC2 <sup>(1)</sup>  | FB4h    | T3GCON   | F8Ch    | LATD <sup>(3)</sup>   | F64h    | ECCP2AS              | F3Ch    | ANSELE   |
| FDBh    | PLUSW2 <sup>(1)</sup>   | FB3h    | TMR3H    | F8Bh    | LATC                  | F63h    | PSTR2CON             | F3Bh    | ANSELD   |
| FDAh    | FSR2H                   | FB2h    | TMR3L    | F8Ah    | LATB                  | F62h    | IOCB                 | F3Ah    | ANSELC   |
| FD9h    | FSR2L                   | FB1h    | T3CON    | F89h    | LATA                  | F61h    | WPUB                 | F39h    | ANSELB   |
| FD8h    | STATUS                  | FB0h    | SPBRGH1  | F88h    | (2)                   | F60h    | SLRCON               | F38h    | ANSELA   |

Note 1: This is not a physical register.
2: Unimplemented registers are read as '0'.
3: PIC18(L)F4XK22 devices only.

<sup>4:</sup> PIC18(L)F26K22 and PIC18(L)F46K22 devices only.

REGISTER FILE SUMMARY FOR PIC18(L)F2X/4XK22 DEVICES **TABLE 5-2:** 

| Address | Name     | Bit 7    | Bit 6                                                                                                                                                                                                                                      | Bit 5           | Bit 4           | Bit 3           | Bit 2           | Bit 1          | Bit 0        | Value on<br>POR, BOF  |  |
|---------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|----------------|--------------|-----------------------|--|
| FFFh    | TOSU     | _        |                                                                                                                                                                                                                                            | _               |                 | Top-of-Stack,   | Upper Byte (T   | OS<20:16>)     | •            | 0 000                 |  |
| FFEh    | TOSH     |          |                                                                                                                                                                                                                                            | Тор             | of-Stack, High  | Byte (TOS<15    | 5:8>)           |                |              | 0000 000              |  |
| FFDh    | TOSL     |          |                                                                                                                                                                                                                                            | Top             | o-of-Stack, Low | Byte (TOS<7:    | :0>)            |                |              | 0000 000              |  |
| FFCh    | STKPTR   | STKFUL   | STKUNF                                                                                                                                                                                                                                     | _               |                 |                 | STKPTR<4:0>     |                |              | 00-0 000              |  |
| FFBh    | PCLATU   | _        | _                                                                                                                                                                                                                                          | _               |                 | Holding F       | Register for PC | <20:16>        |              | 0 000                 |  |
| FFAh    | PCLATH   |          | Holding Register for PC<15:8>                                                                                                                                                                                                              |                 |                 |                 |                 |                |              |                       |  |
| FF9h    | PCL      |          |                                                                                                                                                                                                                                            |                 | Holding Regist  |                 |                 |                |              | 0000 000              |  |
| FF8h    | TBLPTRU  | _        | _                                                                                                                                                                                                                                          |                 | ogram Memor     |                 |                 | BLPTR<21:16    | 6>)          | 00 000                |  |
| FF7h    | TBLPTRH  |          | F                                                                                                                                                                                                                                          |                 | ory Table Point |                 | - ' ' ' '       |                | ,            | 0000 000              |  |
| FF6h    | TBLPTRL  |          | Program Memory Table Pointer Low Byte(TBLPTR<7:0>)                                                                                                                                                                                         |                 |                 |                 |                 |                |              |                       |  |
| FF5h    | TABLAT   |          | Program Memory Table Latch                                                                                                                                                                                                                 |                 |                 |                 |                 |                |              |                       |  |
| FF4h    | PRODH    |          |                                                                                                                                                                                                                                            |                 | Product Regis   |                 |                 |                |              | 0000 0000<br>xxxx xxx |  |
| FF3h    | PRODL    |          |                                                                                                                                                                                                                                            |                 | Product Regis   |                 |                 |                |              | xxxx xxx              |  |
| FF2h    | INTCON   | GIE/GIEH | PEIE/GIEL                                                                                                                                                                                                                                  | TMR0IE          | INT0IE          | RBIE            | TMR0IF          | INT0IF         | RBIF         | 0000 000              |  |
| FF1h    | INTCON2  | RBPU     | INTEDG0                                                                                                                                                                                                                                    | INTEDG1         | INTEDG2         | _               | TMR0IP          |                | RBIP         | 1111 -1-              |  |
| FF0h    | INTCON3  | INT2IP   | INT1IP                                                                                                                                                                                                                                     | _               | INT2IE          | INT1IE          | _               | INT2IF         | INT1IF       | 11-0 0-0              |  |
| FEFh    | INDF0    |          |                                                                                                                                                                                                                                            | to address da   | ta memory – v   |                 | ot changed (n   |                |              |                       |  |
| FEEh    | POSTINC0 |          |                                                                                                                                                                                                                                            |                 | ta memory – va  |                 |                 |                |              |                       |  |
| FEDh    | POSTDEC0 |          |                                                                                                                                                                                                                                            |                 | ta memory – va  |                 |                 |                |              |                       |  |
| FECh    | PREINC0  |          |                                                                                                                                                                                                                                            |                 |                 | ·               |                 |                | • ,          |                       |  |
| FEBh    | PLUSW0   |          | Uses contents of FSR0 to address data memory – value of FSR0 pre-incremented (not a physical register)  Uses contents of FSR0 to address data memory – value of FSR0 pre-incremented (not a physical register) – value of FSR0 offset by W |                 |                 |                 |                 |                |              |                       |  |
| FEAh    | FSR0H    |          |                                                                                                                                                                                                                                            |                 |                 |                 |                 |                |              | 000                   |  |
| FE9h    | FSR0L    | In       | direct Data Me                                                                                                                                                                                                                             | emory Addres    | s Pointer 0, Lo | w Byte          |                 |                |              | xxxx xxx              |  |
| FE8h    | WREG     |          |                                                                                                                                                                                                                                            | ,               | Working Regis   | ter             |                 |                |              | xxxx xxx              |  |
| FE7h    | INDF1    | Uses cor | tents of FSR1                                                                                                                                                                                                                              | to address d    | ata memory –    | value of FSR1   | not changed (   | not a physical | register)    |                       |  |
| FE6h    | POSTINC1 |          |                                                                                                                                                                                                                                            |                 | ata memory –    |                 |                 |                |              |                       |  |
| FE5h    | POSTDEC1 |          |                                                                                                                                                                                                                                            |                 | ata memory – v  |                 | •               |                |              |                       |  |
| FE4h    | PREINC1  |          |                                                                                                                                                                                                                                            |                 | ata memory –    |                 |                 |                |              |                       |  |
| FE3h    | PLUSW1   |          |                                                                                                                                                                                                                                            |                 | memory – val    |                 |                 |                |              |                       |  |
| FE2h    | FSR1H    | _        | _                                                                                                                                                                                                                                          | _               | _               | Indirect Dat    | a Memory Add    | ress Pointer 1 | I, High Byte | 000                   |  |
| FE1h    | FSR1L    |          |                                                                                                                                                                                                                                            | Indirect Data I | Memory Addre    | ss Pointer 1, L | ow Byte         |                |              | xxxx xxx              |  |
| FE0h    | BSR      | _        | _                                                                                                                                                                                                                                          | _               | _               |                 | Bank Selec      | t Register     |              | 000                   |  |
| FDFh    | INDF2    | Uses co  | ntents of FSR                                                                                                                                                                                                                              | 2 to address o  | lata memory –   | value of FSR2   | not changed (   | not a physica  | l register)  |                       |  |
| FDEh    | POSTINC2 |          |                                                                                                                                                                                                                                            |                 | ata memory –    |                 |                 |                |              |                       |  |
| FDDh    | POSTDEC2 |          |                                                                                                                                                                                                                                            |                 | ata memory –    |                 | -               |                |              |                       |  |
| FDCh    | PREINC2  |          |                                                                                                                                                                                                                                            |                 | data memory –   |                 | •               |                |              |                       |  |
| FDBh    | PLUSW2   |          |                                                                                                                                                                                                                                            |                 | memory – val    |                 |                 |                |              |                       |  |
| FDAh    | FSR2H    | _        | _                                                                                                                                                                                                                                          | _               | _               | Indirect Dat    | a Memory Add    | ress Pointer 2 | 2, High Byte | 000                   |  |
| FD9h    | FSR2L    |          | lı                                                                                                                                                                                                                                         | ndirect Data N  | lemory Addres   |                 |                 |                |              | xxxx xxx              |  |
| FD8h    | STATUS   | _        | _                                                                                                                                                                                                                                          | _               | N               | OV              | Z               | DC             | С            | x xxx                 |  |
| FD7h    | TMR0H    |          | 1                                                                                                                                                                                                                                          | 1               | Timer0 Registe  | er, High Byte   | 1               |                |              | 0000 000              |  |
| FD6h    | TMR0L    |          |                                                                                                                                                                                                                                            |                 | Timer0 Regist   |                 |                 |                |              | xxxx xxx              |  |
| FD5h    | T0CON    | TMR00N   | T08BIT                                                                                                                                                                                                                                     | T0CS            | TOSE            | PSA             |                 | T0PS<2:0>      |              | 1111 111              |  |
| FD3h    | OSCCON   | IDLEN    |                                                                                                                                                                                                                                            | IRCF<2:0>       | 1               | OSTS            | HFIOFS          |                | <1:0>        | 0011 q00              |  |
| FD2h    | OSCCON2  | PLLRDY   | SOSCRUN                                                                                                                                                                                                                                    | _               | MFIOSEL         | SOSCGO          | PRISD           | MFIOFS         | LFIOFS       | 00-0 01x              |  |
| ,       |          |          |                                                                                                                                                                                                                                            | <u> </u>        | = value deper   |                 |                 |                |              | 30 0 01A              |  |

 Legend:
 x = unknown, u = unchanged, — = unimplemented, q = value depends on condition

 Note
 1:
 PIC18(L)F4XK22 devices only.

 2:
 PIC18(L)F2XK22 devices only.

3: PIC18(L)F23/24K22 and PIC18(L)F43/44K22 devices only.

4: PIC18(L)F26K22 and PIC18(L)F46K22 devices only.

**TABLE 5-2:** REGISTER FILE SUMMARY FOR PIC18(L)F2X/4XK22 DEVICES (CONTINUED)

| Address | Name                  | Bit 7            | Bit 6            | Bit 5                        | Bit 4            | Bit 3                   | Bit 2              | Bit 1                     | Bit 0     | Value on<br>POR, BOR |
|---------|-----------------------|------------------|------------------|------------------------------|------------------|-------------------------|--------------------|---------------------------|-----------|----------------------|
| FD1h    | WDTCON                | ı                | _                | _                            | _                | _                       |                    | _                         | SWDTEN    | 0                    |
| FD0h    | RCON                  | IPEN             | SBOREN           | _                            | RI               | TO                      | PD                 | POR                       | BOR       | 01-1 1100            |
| FCFh    | TMR1H                 |                  | Holding R        | egister for the              | Most Significa   | ant Byte of the         | 16-bit TMR1 R      | egister                   |           | xxxx xxxx            |
| FCEh    | TMR1L                 |                  |                  | Least Signif                 | icant Byte of th | ne 16-bit TMR1          | Register           |                           |           | xxxx xxxx            |
| FCDh    | T1CON                 | TMR1C            | S<1:0>           | T1CKF                        | PS<1:0>          | T1SOSCEN                | T1SYNC             | T1RD16                    | TMR10N    | 0000 0000            |
| FCCh    | T1GCON                | TMR1GE           | T1GPOL           | T1GTM                        | T1GSPM           | T <u>1GGO</u> /<br>DONE | T1GVAL             | T1GS                      | S<1:0>    | 0000 xx00            |
| FCBh    | SSP1CON3              | ACKTIM           | PCIE             | SCIE                         | BOEN             | SDAHT                   | SBCDE              | AHEN                      | DHEN      | 0000 0000            |
| FCAh    | SSP1MSK               |                  |                  |                              | SSP1 MASK F      | Register bits           |                    |                           |           | 1111 1111            |
| FC9h    | SSP1BUF               |                  |                  | SSP1                         | Receive Buffer   | r/Transmit Regi         | ister              |                           |           | xxxx xxxx            |
| FC8h    | SSP1ADD               | SSP1             | Address Regis    | ster in I <sup>2</sup> C Sla | ve Mode. SSP     | 1 Baud Rate R           | eload Register     | in I <sup>2</sup> C Maste | r Mode    | 0000 0000            |
| FC7h    | SSP1STAT              | SMP              | CKE              | D/A                          | Р                | S                       | R/W                | UA                        | BF        | 0000 0000            |
| FC6h    | SSP1CON1              | WCOL             | SSPOV            | SSPEN                        | CKP              |                         | SSPM               | <3:0>                     |           | 0000 0000            |
| FC5h    | SSP1CON2              | GCEN             | ACKSTAT          | ACKDT                        | ACKEN            | RCEN                    | PEN                | RSEN                      | SEN       | 0000 0000            |
| FC4h    | ADRESH                |                  | •                | •                            | A/D Result,      | High Byte               |                    |                           |           | xxxx xxxx            |
| FC3h    | ADRESL                |                  |                  |                              | A/D Result,      | Low Byte                |                    |                           |           | xxxx xxxx            |
| FC2h    | ADCON0                | _                |                  |                              | CHS<4:0>         |                         |                    | GO/DONE                   | ADON      | 00 0000              |
| FC1h    | ADCON1                | TRIGSEL          | _                | _                            | _                | PVCF                    | G<1:0>             | NVCF                      | G<1:0>    | 0 0000               |
| FC0h    | ADCON2                | ADFM             | _                |                              | ACQT<2:0>        |                         |                    | ADCS<2:0>                 |           | 0-00 0000            |
| FBFh    | CCPR1H                |                  |                  | Captur                       | re/Compare/PV    | VM Register 1,          | High Byte          |                           |           | xxxx xxxx            |
| FBEh    | CCPR1L                |                  |                  | Captur                       | e/Compare/PV     | VM Register 1,          | Low Byte           |                           |           | xxxx xxxx            |
| FBDh    | CCP1CON               | P1M<             | <1:0>            | DC1E                         | 3<1:0>           | _                       | CCP1M              | 1<3:0>                    |           | 0000 0000            |
| FBCh    | TMR2                  |                  |                  | I                            | Timer2 F         | Register                |                    |                           |           | 0000 0000            |
| FBBh    | PR2                   |                  |                  |                              | Timer2 Peri      | od Register             |                    |                           |           | 1111 1111            |
| FBAh    | T2CON                 | _                |                  | T2OUT                        | PS<3:0>          |                         | TMR2ON             | T2CKF                     | PS<1:0>   | -000 0000            |
| FB9h    | PSTR1CON              | _                | _                | _                            | STR1SYNC         | STR1D                   | STR1C              | STR1B                     | STR1A     | 0 0001               |
| FB8h    | BAUDCON1              | ABDOVF           | RCIDL            | DTRXP                        | CKTXP            | BRG16                   | _                  | WUE                       | ABDEN     | 0100 0-00            |
| FB7h    | PWM1CON               | P1RSEN           |                  | I                            | I                | P1DC<6:0>               |                    |                           | ı         | 0000 0000            |
| FB6h    | ECCP1AS               | CCP1ASE          |                  | CCP1AS<2:0                   | >                | PSS1A                   | C<1:0>             | PSS1E                     | 3D<1:0>   | 0000 0000            |
| FB4h    | T3GCON                | TMR3GE           | T3GPOL           | T3GTM                        | T3GSPM           | T3GGO/<br>DONE          | T3GVAL             |                           | S<1:0>    | 0000 0x00            |
| FB3h    | TMR3H                 |                  | Holding R        | egister for the              | Most Significa   | ant Byte of the         | 16-bit TMR3 R      | egister                   |           | xxxx xxxx            |
| FB2h    | TMR3L                 |                  |                  |                              |                  | ne 16-bit TMR3          |                    | <u> </u>                  |           | xxxx xxxx            |
| FB1h    | T3CON                 | TMR3C            | S<1:0>           | T3CKF                        | PS<1:0>          | T3SOSCEN                | T3SYNC             | T3RD16                    | TMR3ON    | 0000 0000            |
| FB0h    | SPBRGH1               |                  |                  | EUSAR                        | T1 Baud Rate     | Generator, Hig          | h Byte             |                           | 1         | 0000 0000            |
| FAFh    | SPBRG1                |                  |                  |                              |                  | Generator, Lov          |                    |                           |           | 0000 0000            |
| FAEh    | RCREG1                |                  |                  |                              | T1 Receive Re    |                         | ,                  |                           |           | 0000 0000            |
| FADh    | TXREG1                |                  |                  |                              | T1 Transmit R    |                         |                    |                           |           | 0000 0000            |
| FACh    | TXSTA1                | CSRC             | TX9              | TXEN                         | SYNC             | SENDB                   | BRGH               | TRMT                      | TX9D      | 0000 0010            |
| FABh    | RCSTA1                | SPEN             | RX9              | SREN                         | CREN             | ADDEN                   | FERR               | OERR                      | RX9D      | 0000 000x            |
| FAAh    | EEADRH <sup>(5)</sup> | _                | _                | _                            | _                | _                       | _                  |                           | R<9:8>    | 00                   |
| FA9h    | EEADR                 |                  | I                | I                            |                  | R<7:0>                  |                    | 1                         |           | 0000 0000            |
| FA8h    | EEDATA                |                  |                  |                              | EEPROM Da        |                         |                    |                           |           | 0000 0000            |
| FA7h    | EECON2                |                  |                  | FEPROM Co                    |                  | 2 (not a physic         | al register)       |                           |           | 00                   |
| FA6h    | EECON1                | EEPGD            | CFGS             |                              | FREE             | WRERR                   | WREN               | WR                        | RD        | xx-0 x000            |
| FA5h    | IPR3                  | SSP2IP           | BCL2IP           | RC2IP                        | TX2IP            | CTMUIP                  | TMR5GIP            | TMR3GIP                   | TMR1GIP   | 0000 0000            |
| FA4h    | PIR3                  | SSP2IF<br>SSP2IF | BCL2IF<br>BCL2IF | RC2IF                        | TX2IF            | CTMUIF                  | TMR5GIF            | TMR3GIF                   | TMR1GIF   | 0000 0000            |
| FA3h    | PIE3                  | SSP2IF<br>SSP2IE | BCL2IF<br>BCL2IE | RC2IF<br>RC2IE               | TX2IF            | CTMUIE                  | TMR5GIF<br>TMR5GIE | TMR3GIE                   | TMR1GIF   | 0000 0000            |
| Legend: |                       |                  |                  | nplemented. a                |                  |                         |                    | TIVITAGIE                 | TWINTIGIE | 3000 0000            |

Legend:  $\rm x$  = unknown,  $\rm u$  = unchanged, — = unimplemented,  $\rm q$  = value depends on condition

Note PIC18(L)F4XK22 devices only.

- 2: PIC18(L)F2XK22 devices only.
- PIC18(L)F23/24K22 and PIC18(L)F43/44K22 devices only. PIC18(L)F26K22 and PIC18(L)F46K22 devices only. 3:
- 4:

REGISTER FILE SUMMARY FOR PIC18(L)F2X/4XK22 DEVICES (CONTINUED) **TABLE 5-2:** 

| Address | Name                 | Bit 7    | Bit 6                                 | Bit 5                     | Bit 4          | Bit 3           | Bit 2                 | Bit 1                     | Bit 0                 | Value on<br>POR, BOR |
|---------|----------------------|----------|---------------------------------------|---------------------------|----------------|-----------------|-----------------------|---------------------------|-----------------------|----------------------|
| FA2h    | IPR2                 | OSCFIP   | C1IP                                  | C2IP                      | EEIP           | BCL1IP          | HLVDIP                | TMR3IP                    | CCP2IP                | 1111 1111            |
| FA1h    | PIR2                 | OSCFIF   | C1IF                                  | C2IF                      | EEIF           | BCL1IF          | HLVDIF                | TMR3IF                    | CCP2IF                | 0000 0000            |
| FA0h    | PIE2                 | OSCFIE   | C1IE                                  | C2IE                      | EEIE           | BCL1IE          | HLVDIE                | TMR3IE                    | CCP2IE                | 0000 0000            |
| F9Fh    | IPR1                 | _        | ADIP                                  | RC1IP                     | TX1IP          | SSP1IP          | CCP1IP                | TMR2IP                    | TMR1IP                | -111 1111            |
| F9Eh    | PIR1                 | _        | ADIF                                  | RC1IF                     | TX1IF          | SSP1IF          | CCP1IF                | TMR2IF                    | TMR1IF                | -000 0000            |
| F9Dh    | PIE1                 | _        | ADIE                                  | RC1IE                     | TX1IE          | SSP1IE          | CCP1IE                | TMR2IE                    | TMR1IE                | -000 0000            |
| F9Ch    | HLVDCON              | VDIRMAG  | BGVST                                 | IRVST                     | HLVDEN         |                 | HLVDL                 | <3:0>                     |                       | 0000 0000            |
| F9Bh    | OSCTUNE              | INTSRC   | PLLEN                                 |                           |                | TUN             | <5:0>                 | 00xx xxxx                 |                       |                      |
| F96h    | TRISE                | WPUE3    | _                                     | _                         | _              | _               | TRISE2 <sup>(1)</sup> | TRISE1 <sup>(1)</sup>     | TRISE0 <sup>(1)</sup> | 1111                 |
| F95h    | TRISD <sup>(1)</sup> | TRISD7   | TRISD6                                | TRISD5                    | TRISD4         | TRISD3          | TRISD2                | TRISD1                    | TRISD0                | 1111 1111            |
| F94h    | TRISC                | TRISC7   | TRISC6                                | TRISC5                    | TRISC4         | TRISC3          | TRISC2                | TRISC1                    | TRISC0                | 1111 1111            |
| F93h    | TRISB                | TRISB7   | TRISB6                                | TRISB5                    | TRISB4         | TRISB3          | TRISB2                | TRISB1                    | TRISB0                | 1111 1111            |
| F92h    | TRISA                | TRISA7   | TRISA6                                | TRISA5                    | TRISA4         | TRISA3          | TRISA2                | TRISA1                    | TRISA0                | 1111 1111            |
| F8Dh    | LATE <sup>(1)</sup>  | _        | _                                     | _                         | _              | _               | LATE2                 | LATE1                     | LATE0                 | xxx                  |
| F8Ch    | LATD <sup>(1)</sup>  | LATD7    | LATD6                                 | LATD5                     | LATD4          | LATD3           | LATD2                 | LATD1                     | LATD0                 | xxxx xxxx            |
| F8Bh    | LATC                 | LATC7    | LATC6                                 | LATC5                     | LATC4          | LATC3           | LATC2                 | LATC1                     | LATC0                 | xxxx xxxx            |
| F8Ah    | LATB                 | LATB7    | LATB6                                 | LATB5                     | LATB4          | LATB3           | LATB2                 | LATB1                     | LATB0                 | xxxx xxxx            |
| F89h    | LATA                 | LATA7    | LATA6                                 | LATA5                     | LATA4          | LATA3           | LATA2                 | LATA1                     | LATA0                 | xxxx xxxx            |
| ==      | PORTE <sup>(2)</sup> | _        | _                                     | _                         | _              | RE3             | _                     | _                         | _                     | x                    |
| F84h    | PORTE <sup>(1)</sup> | _        | _                                     | _                         | _              | RE3             | RE2                   | RE1                       | RE0                   | x000                 |
| F83h    | PORTD <sup>(1)</sup> | RD7      | RD6                                   | RD5                       | RD4            | RD3             | RD2                   | RD1                       | RD0                   | 0000 0000            |
| F82h    | PORTC                | RC7      | RC6                                   | RC5                       | RC4            | RC3             | RC2                   | RC1                       | RC0                   | 0000 00xx            |
| F81h    | PORTB                | RB7      | RB6                                   | RB5                       | RB4            | RB3             | RB2                   | RB1                       | RB0                   | xxx0 0000            |
| F80h    | PORTA                | RA7      | RA6                                   | RA5                       | RA4            | RA3             | RA2                   | RA1                       | RA0                   | xx0x 0000            |
| F7Fh    | IPR5                 | _        | _                                     | _                         | _              | _               | TMR6IP                | TMR5IP                    | TMR4IP                | 111                  |
| F7Eh    | PIR5                 | _        | _                                     | _                         | _              | _               | TMR6IF                | TMR5IF                    | TMR4IF                | 111                  |
| F7Dh    | PIE5                 | _        | _                                     | _                         | _              | _               | TMR6IE                | TMR5IE                    | TMR4IE                | 000                  |
| F7Ch    | IPR4                 | _        | _                                     | _                         | _              | _               | CCP5IP                | CCP4IP                    | CCP3IP                | 000                  |
| F7Bh    | PIR4                 | _        | _                                     | _                         | _              | _               | CCP5IF                | CCP4IF                    | CCP3IF                | 000                  |
| F7Ah    | PIE4                 | _        | _                                     | _                         | _              | _               | CCP5IE                | CCP4IE                    | CCP3IE                | 000                  |
| F79h    | CM1CON0              | C10N     | C10UT                                 | C10E                      | C1POL          | C1SP            | C1R                   | C1CH                      | l<1:0>                | 0000 1000            |
| F78h    | CM2CON0              | C2ON     | C2OUT                                 | C2OE                      | C2POL          | C2SP            | C2R                   | C2CH                      | l<1:0>                | 0000 1000            |
| F77h    | CM2CON1              | MC1OUT   | MC2OUT                                | C1RSEL                    | C2RSEL         | C1HYS           | C2HYS                 | C1SYNC                    | C2SYNC                | 0000 0000            |
| F76h    | SPBRGH2              |          |                                       | EUSAR                     | T2 Baud Rate   | Generator, High | gh Byte               |                           |                       | 0000 0000            |
| F75h    | SPBRG2               |          |                                       | EUSAR                     | T2 Baud Rate   | Generator, Lo   | w Byte                |                           |                       | 0000 0000            |
| F74h    | RCREG2               |          |                                       | EUSAR                     | T2 Receive Re  | egister         |                       |                           |                       | 0000 0000            |
| F73h    | TXREG2               |          |                                       | EUSAR                     | T2 Transmit R  | egister         |                       |                           |                       | 0000 0000            |
| F72h    | TXSTA2               | CSRC     | TX9                                   | TXEN                      | SYNC           | SENDB           | BRGH                  | TRMT                      | TX9D                  | 0000 0010            |
| F71h    | RCSTA2               | SPEN     | RX9                                   | SREN                      | CREN           | ADDEN           | FERR                  | OERR                      | RX9D                  | 0000 000x            |
| F70h    | BAUDCON2             | ABDOVF   | RCIDL                                 | DTRXP                     | CKTXP          | BRG16           | _                     | WUE                       | ABDEN                 | 01x0 0-00            |
| F6Fh    | SSP2BUF              |          |                                       | SSP2 F                    | Receive Buffer | Transmit Regi   | ister                 |                           |                       | xxxx xxxx            |
| F6Eh    | SSP2ADD              | SSP2 Add | dress Register                        | in I <sup>2</sup> C Slave | Mode. SSP2 B   | aud Rate Relo   | oad Register in       | I <sup>2</sup> C Master M | ode                   | 0000 0000            |
| F6Dh    | SSP2STAT             | SMP      | CKE                                   | D/Ā                       | Р              | S               | R/W                   | UA                        | BF                    | 0000 0000            |
| F6Ch    | SSP2CON1             | WCOL     | SSPOV                                 | SSPEN                     | CKP            |                 | SSPM                  | <3:0>                     |                       | 0000 0000            |
| F6Bh    | SSP2CON2             | GCEN     | ACKSTAT                               | ACKDT                     | ACKEN          | RCEN            | PEN                   | RSEN                      | SEN                   | 0000 0000            |
| F6Ah    | SSP2MSK              |          | •                                     | -                         | SSP1 MASK F    | Register bits   | •                     | •                         |                       | 1111 1111            |
| F69h    | SSP2CON3             | ACKTIM   | PCIE                                  | SCIE                      | BOEN           | SDAHT           | SBCDE                 | AHEN                      | DHEN                  | 0000 0000            |
| Legend: |                      |          | e e e e e e e e e e e e e e e e e e e |                           | = value dener  |                 |                       |                           |                       |                      |

 Legend:
 x = unknown, u = unchanged, — = unimplemented, q = value depends on condition

 Note
 1:
 PIC18(L)F4XK22 devices only.

 2:
 PIC18(L)F2XK22 devices only.

3: PIC18(L)F23/24K22 and PIC18(L)F43/44K22 devices only.

4: PIC18(L)F26K22 and PIC18(L)F46K22 devices only.

**TABLE 5-2:** REGISTER FILE SUMMARY FOR PIC18(L)F2X/4XK22 DEVICES (CONTINUED)

| Address | Name                  | Bit 7                                     | Bit 6     | Bit 5           | Bit 4           | Bit 3                   | Bit 2         | Bit 1     | Bit 0     | Value on POR, BOR |
|---------|-----------------------|-------------------------------------------|-----------|-----------------|-----------------|-------------------------|---------------|-----------|-----------|-------------------|
| F68h    | CCPR2H                | Capture/Compare/PWM Register 2, High Byte |           |                 |                 |                         |               |           |           | xxxx xxxx         |
| F67h    | CCPR2L                |                                           |           | Capture/C       | ompare/PWM      | Register 2, Lov         | w Byte        |           |           | xxxx xxxx         |
| F66h    | CCP2CON               | P2M<                                      | <1:0>     | DC2E            | 3<1:0>          |                         | CCP2N         | 1<3:0>    |           | 0000 0000         |
| F65h    | PWM2CON               | P2RSEN                                    |           |                 |                 | P2DC<6:0>               |               |           |           | 0000 0000         |
| F64h    | ECCP2AS               | CCP2ASE                                   |           | CCP2AS<2:0      | >               | PSS2A                   | C<1:0>        | PSS2B     | D<1:0>    | 0000 0000         |
| F63h    | PSTR2CON              | _                                         | _         | _               | STR2SYNC        | STR2D                   | STR2C         | STR2B     | STR2A     | 0 0001            |
| F62h    | IOCB                  | IOCB7                                     | IOCB6     | IOCB5           | IOCB4           | _                       | _             | _         | _         | 1111              |
| F61h    | WPUB                  | WPUB7                                     | WPUB6     | WPUB5           | WPUB4           | WPUB3                   | WPUB2         | WPUB1     | WPUB0     | 1111 1111         |
| ECO!    | SLRCON <sup>(2)</sup> | l                                         | _         | _               | ı               | _                       | SLRC          | SLRB      | SLRA      | 111               |
| F60h    | SLRCON <sup>(1)</sup> | ı                                         | _         | _               | SLRE            | SLRD                    | SLRC          | SLRB      | SLRA      | 1 1111            |
| F5Fh    | CCPR3H                |                                           |           | Capture/        | Compare/PWN     | /I Register 3, H        | igh Byte      |           |           | xxxx xxxx         |
| F5Eh    | CCPR3L                |                                           |           | Capture/        | Compare/PWN     | 1 Register 3, L         | ow Byte       |           |           | xxxx xxxx         |
| F5Dh    | CCP3CON               | P3M<                                      | <1:0>     | DC3E            | 3<1:0>          |                         | CCP3N         | 1<3:0>    |           | 0000 0000         |
| F5Ch    | PWM3CON               | P3RSEN                                    |           |                 |                 | P3DC<6:0>               |               |           |           | 0000 0000         |
| F5Bh    | ECCP3AS               | CCP3ASE                                   |           | CCP3AS<2:0      | >               | PSS3A                   | C<1:0>        | PSS3B     | D<1:0>    | 0000 0000         |
| F5Ah    | PSTR3CON              |                                           | _         | _               | STR3SYNC        | STR3D                   | STR3C         | STR3B     | STR3A     | 0 0001            |
| F59h    | CCPR4H                |                                           | •         | Capture/        | Compare/PWI     | M Register 4, H         | ligh Byte     | •         | •         | xxxx xxxx         |
| F58h    | CCPR4L                |                                           |           | Capture/        | Compare/PWI     | M Register 4, L         | ow Byte       |           |           | xxxx xxxx         |
| F57h    | CCP4CON               |                                           | _         | DC4E            | 3<1:0>          |                         | CCP4N         | 1<3:0>    |           | 00 0000           |
| F56h    | CCPR5H                |                                           | •         | Capture/        | Compare/PWI     | M Register 5, H         | ligh Byte     |           |           | xxxx xxxx         |
| F55h    | CCPR5L                |                                           |           | Capture/        | Compare/PWI     | M Register 5, L         | ow Byte       |           |           | xxxx xxxx         |
| F54h    | CCP5CON               |                                           | _         | DC5E            | 3<1:0>          |                         | CCP5N         | 1<3:0>    |           | 00 0000           |
| F53h    | TMR4                  | Timer4 Register                           |           |                 |                 |                         |               |           |           | 0000 0000         |
| F52h    | PR4                   | Timer4 Period Register                    |           |                 |                 |                         |               |           |           | 1111 1111         |
| F51h    | T4CON                 |                                           |           | T4OUT           | PS<3:0>         |                         | TMR4ON        | T4CKP     | -000 0000 |                   |
| F50h    | TMR5H                 |                                           | Holding R | egister for the | Most Significa  | ant Byte of the         | 16-bit TMR5 R | egister   |           | 0000 0000         |
| F4Fh    | TMR5L                 |                                           |           | Least Signif    | cant Byte of th | e 16-bit TMR5           | Register      |           |           | 0000 0000         |
| F4Eh    | T5CON                 | TMR5C                                     | S<1:0>    | T5CKF           | PS<1:0>         | T5SOSCEN                | T5SYNC        | T5RD16    | TMR5ON    | 0000 0000         |
| F4Dh    | T5GCON                | TMR5GE                                    | T5GPOL    | T5GTM           | T5GSPM          | T <u>5GGO</u> /<br>DONE | T5GVAL        | T5GS\$    | S<1:0>    | 0000 0x00         |
| F4Ch    | TMR6                  |                                           | •         | •               | Timer6 Regist   | er                      | •             | •         |           | 0000 0000         |
| F4Bh    | PR6                   |                                           |           |                 | Timer6 Period   | Register                |               |           |           | 1111 1111         |
| F4Ah    | T6CON                 |                                           |           | T6OUT           | PS<3:0>         |                         | TMR6ON        | T6CKP     | 'S<1:0>   | -000 0000         |
| F49h    | CCPTMRS0              | C3TSE                                     | L<1:0>    | _               | C2TSE           | :L<1:0>                 | — C1TSEL<1:0> |           | L<1:0>    | 00-0 0-00         |
| F48h    | CCPTMRS1              |                                           | _         | _               | _               | C5TSE                   | L<1:0>        | C4TSE     | L<1:0>    | 0000              |
| F47h    | SRCON0                | SRLEN                                     |           | SRCLK<2:0>      |                 | SRQEN                   | SRNQEN        | SRPS      | SRPR      | 0000 0000         |
| F46h    | SRCON1                | SRSPE                                     | SRSCKE    | SRSC2E          | SRSC1E          | SRRPE                   | SRRCKE        | SRRC2E    | SRRC1E    | 0000 0000         |
| F45h    | CTMUCONH              | CTMUEN                                    | _         | CTMUSIDL        | TGEN            | EDGEN                   | EDGSEQEN      | IDISSEN   | CTTRIG    | 0000 0000         |
| F44h    | CTMUCONL              | EDG2POL                                   | EDG2S     | EL<1:0>         | EDG1POL         | EDG1S                   | EL<1:0>       | EDG2STAT  | EDG1STAT  | 0000 0000         |
| F43h    | CTMUICON              |                                           | •         | ITRII           | Л<5:0>          | ·                       |               | IRNG<1:0> |           | 0000 0000         |
| F42h    | VREFCON0              | FVREN                                     | FVRST     | FVRS            | S<1:0>          | _                       | _             | _         | _         | 0001              |
| F41h    | VREFCON1              | DACEN                                     | DACLPS    | DACOE           | _               | DACPS                   | SS<1:0>       | _         | DACNSS    | 000- 00-0         |
| F40h    | VREFCON2              | _                                         | _         | _               |                 |                         | DACR<4:0>     |           |           | 0 0000            |
| F3Fh    | PMD0                  | UART2MD                                   | UART1MD   | TMR6MD          | TMR5MD          | TMR4MD                  | TMR3MD        | TMR2MD    | TMR1MD    | 0000 0000         |
| F3Eh    | PMD1                  | MSSP2MD                                   | MSSP1MD   | _               | CCP5MD          | CCP4MD                  | CCP3MD        | CCP2MD    | CCP1MD    | 00-0 0000         |
| F3Dh    | PMD2                  | _                                         | _         | _               | _               | CTMUMD                  | CMP2MD        | CMP1MD    | ADCMD     | 0000              |
| F3Ch    | ANSELE <sup>(1)</sup> | _                                         | _         | _               | _               | _                       | ANSE2         | ANSE1     | ANSE0     | 111               |
| F3Bh    | ANSELD <sup>(1)</sup> | ANSD7                                     | ANSD6     | ANSD5           | ANSD4           | ANSD3                   | ANSD2         | ANSD1     | ANSD0     | 1111 1111         |

 $\rm x$  = unknown,  $\rm u$  = unchanged, — = unimplemented,  $\rm q$  = value depends on condition PIC18(L)F4XK22 devices only.

Legend: Note 1

PIC18(L)F2XK22 devices only. 2:

PIC18(L)F23/24K22 and PIC18(L)F43/44K22 devices only. 3:

PIC18(L)F26K22 and PIC18(L)F46K22 devices only.

### **TABLE 5-2:** REGISTER FILE SUMMARY FOR PIC18(L)F2X/4XK22 DEVICES (CONTINUED)

|         |        |       |       |       |       | . ,   |       | •     |       | •                 |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR |
| F3Ah    | ANSELC | ANSC7 | ANSC6 | ANSC5 | ANSC4 | ANSC3 | ANSC2 | _     | _     | 1111 11           |
| F39h    | ANSELB | _     | _     | ANSB5 | ANSB4 | ANSB3 | ANSB2 | ANSB1 | ANSB0 | 11 1111           |
| F38h    | ANSELA | _     | _     | ANSA5 | _     | ANSA3 | ANSA2 | ANSA1 | ANSA0 | 1- 1111           |

Legend: Note 1  $\rm x$  = unknown,  $\rm u$  = unchanged, — = unimplemented,  $\rm q$  = value depends on condition PIC18(L)F4XK22 devices only.

1: PIC18(L)F2XK22 devices only.

PIC18(L)F23/24K22 and PIC18(L)F43/44K22 devices only. 3:

4: PIC18(L)F26K22 and PIC18(L)F46K22 devices only.