#### PLSI: A Portable VLSI Flow

by

Palmer Dabbelt

A thesis submitted in partial satisfaction of the requirements for the degree of

Master of Science

in

Computer Science

in the

Graduate Division

of the

University of California, Berkeley

Committee in charge:

Krste Asanovic, Chair Jonathan Bachrach

Spring 2017

| The the | sis of Palmer | Dabbelt, | titled 1 | PLSI: A | Portable | VLSI I | Flow, is approve | ved: |
|---------|---------------|----------|----------|---------|----------|--------|------------------|------|
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        |                  |      |
| Chair   |               |          |          |         |          |        | Date             |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        | Date             |      |
|         |               |          |          |         |          |        |                  |      |
|         |               |          |          |         |          |        | Date             |      |
|         |               |          |          |         |          |        |                  |      |

University of California, Berkeley

#### PLSI: A Portable VLSI Flow

Copyright 2017 by Palmer Dabbelt

#### Abstract

PLSI: A Portable VLSI Flow

by

 ${\bf Palmer~Dabbelt}$  Master of Science in Computer Science

University of California, Berkeley

Krste Asanovic, Chair

Write an abstract

# Contents

| C  | onter | nts                         | 1   |
|----|-------|-----------------------------|-----|
| Li | st of | Figures                     | ii  |
| Li | st of | Tables                      | iii |
| 1  | Intr  | roduction                   | 1   |
|    | 1.1   | Sponsors and Such           | 2   |
| 2  | Imp   | plementation                | 3   |
|    | 2.1   | Core Generators             | 5   |
|    | 2.2   | SOC Generators              | 5   |
|    | 2.3   | Technology Mapping          | 6   |
|    | 2.4   | Synthesis Tool Driver       | 8   |
|    | 2.5   | Floorplanning               | 10  |
|    | 2.6   | Place and Route Tool Driver | 14  |
| 3  | Res   | ults                        | 15  |
|    | 3.1   | Discussion                  | 15  |
| 4  | Cor   | nclusion                    | 25  |
|    | 4 1   | Future Work                 | 25  |

# List of Figures

| Z.1  | A nign-level overview of PLSI                                        | 4  |
|------|----------------------------------------------------------------------|----|
| 2.2  | The core-generator addon for Hwacha                                  | 5  |
| 2.3  | An example memory that needs to be mapped                            | 7  |
| 2.4  | An example ASIC SRAM macro description                               | 8  |
| 2.5  | An example technology JSON file                                      | 9  |
| 2.6  | An example PLSI configuration file                                   | 10 |
| 2.7  | Example Rocket Floorplan                                             | 12 |
| 2.8  | Generalized version of the example floorplan from Figure 2.7         | 13 |
| 2.9  | Concrete version of the example floorplan from Figure 2.7, on SAED32 | 13 |
| 3.1  | PLSI CAD Configuration for DefaultConfig                             | 16 |
| 3.2  | PLSI Floorplan for DefaultConfig                                     | 16 |
| 3.3  | ICC Floorplan for DefaultConfig                                      | 17 |
| 3.4  | ICC QoR Report for DefaultConfig                                     | 18 |
| 3.5  | PLSI CAD Configuration for SmallBOOMConfig                           | 19 |
| 3.6  | PLSI Floorplan for SmallBOOMConfig                                   | 19 |
| 3.7  | ICC Floorplan for SmallBOOMConfig                                    | 20 |
| 3.8  | ICC QoR Report for SmallBOOMConfig                                   | 21 |
| 3.9  | PLSI CAD Configuration for EOS24Config                               | 22 |
|      | PLSI Floorplan for EOS24Config                                       | 22 |
| 3.11 | ICC Floorplan for EOS24Config                                        | 23 |
|      | ICC QoR Report for EOS24Config                                       | 24 |

# List of Tables

### Acknowledgments

Acknowledge people

# Chapter 1

### Introduction

Computer architecture research has historically been handicapped by a lack of high quality baselines. Thanks to the advent of RISC-V and Rocket Chip, there are now high quality baseline implementations of multiple families of microarchitectures available for free and with permissive licenses, along with silicon-proven results for some benchmarks. Unfortunately there is no existing VLSI flow that allow architecture researchers to reproduce these results and to obtain numbers for their proposed ideas.

PLSI is designed to be this flow: specifically PLSI is designed to allow computer architecture researchers to quickly get VLSI numbers, allowing them to do RTL based research. To achive this, PLSI uses standard commercial VLSI tools and flows whenever possible – for this thesis only the Synopsys-based flow is demonstrated, but there are experimental flows for both Cadence and open-source tools. In addition to being portable between multiple tools vendors, PLSI is designed to be portable to multiple designs (to enable researchers to build their own cores) and to multiple processes (since researchers tend to have access to an odd set of technologies).

The specific contributions of PLSI are:

- A macro synthesis tool used to map user's memories to various flavors of ASIC SRAMs.
- A modulor, technology-independent floorplanning framework.
- Criteria for ensuring the commercial CAD tools produce reasonable results.
- Usability improvements from a good top-level Makefile that allows the entire flow to be automated and reproducable.

This thesis presents results for three Chisel-based cores (Rocket, BOOM, and Hwacha) mapped to Synopsys's educational 32nm technology via the Synopsys tools. While I understand this isn't sufficient to demonstrate the portability of PLSI to multiple technologies or tool vendors, my access to all the other viable technologies was removed a month before my thesis was due so you'll just have to trust me when I say it's portable to other technologies.

There is ongoing work at Berkeley to port PLSI to FPGA-based flows as well as TSMC's  $28\mathrm{nm}$  HPC process.

### 1.1 Sponsors and Such

I never know what to put here.

# Chapter 2

# Implementation

PLSI is designed to be portable to multiple technologies, CAD tool vendors, and processor generators. As such it has a modular system of addons that can be mixed and matched in order to produce a chip. Users are expected to define the following variables, which will be used to control the flow:

- CORE\_GENERATOR
- SOC\_GENERATOR
- TECHNOLOGY
- SYNTHESIS\_TOOL
- PAR\_TOOL
- FORMAL\_TOOL
- SIGNOFF\_POWER\_TOOL
- SIMULATOR

It is also possible to pass configuration information to each step in the flow by setting the following variables

- CORE\_CONFIG
- CORE\_SIM\_CONFIG
- SOC\_CONFIG
- MAP\_CONFIG

A top-level Makefile sequences the entire chip build; which includes running all the CAD tools, testing the designs after every tool is run, and interpreting the results. A high-level overview of the PLSI flow can be seen in Figure 2.1.



Figure 2.1: A high-level overview of PLSI

CORE\_DIR ?= \$(CORE\_GENERATOR\_ADDON)/src/rocket-chip

RC\_CORE\_ADDONS = hwacha
CORE\_TOP = ExampleTop

include src/addons/core-generator/rocketchip/vars.mk

Figure 2.2: The core-generator addon for Hwacha

#### 2.1 Core Generators

PLSI was designed to support RTL-based research into microarchitectures by quickly providing ground-truth power numbers for a large number of core designs. Thus the whole point of PLSI is that it is easy to port to new cores. Porting PLSI to a new core generator based on Rocket Chip is extremely easy: users simply need to point PLSI at their fork of Rocket Chip. For example, Figure 2.2 shows how little code is required to port PLSI to the Hwacha vector unit.

Porting PLSI to a core generator that isn't based on Rocket Chip is a bit more involve. The most interesting part of porting to PLSI is producing the list of macros that the core requires. There is a custom FIRRTL backend in PLSI that allows Chisel based designs to easily generate PLSI macro configurations (this tool is automatically used for Rocket Chip based projects), but Verilog based cores have a bit more work to do. I haven't actually managed to get a reasonable open-source Verilog core, so I haven't ported PLSI to one yet.

#### 2.2 SOC Generators

The SOC generation step converts a processor into an actual chip. This means inserting things like pads, clock recievers, etc. For performing evaluations of microarchitectures there is a "nop" SOC generator, which just doesn't do anything. This provides a simple way of evaluating a design without getting into the complexities of chip building. This was the only SOC generator used for this thesis.

In addition to the "nop" SOC generator, there is also a "bar-testchip" SOC generator. This SOC generator generates a controller and phy that transparently shims all top-level decoupled interfaces over a low-speed, single-ended interface that is feasible to implement using the standard digital IO pads that a popular commercial foundry provides. This is designed to provide a simple mechanism for building research-style test chips: it alleviates the need to maintain chip-specific IO harnesses. This SOC generator was used to build a real chip on an agressive technology, but I've been removed from the NDAs so I can't bring up the chip to see if it works or not. The process is completely automated: a PLSI tool reads to top-level Verilog of the target design (using a Verilog parser I wrote), infers the decoupled

interfaces, generates an ASIC top-level wrapper and a test harness for both FPGAs and simulation.

#### 2.3 Technology Mapping

The technology mapping step converts generic macro implementations to those that are specific to a particular technology. This step is important to maintaining portability of designs to multiple technologies: RTL writers should never describe a technology-specific concept in their code but should instead describe a generic version of that concept, which the mapping step then maps to a technology-specific implementation. This is really just a synthesis tool, but it handles all the things that commercial synthesis tools don't understand.

The most important example of this is mapping sequential memories to SRAMs on ASIC targets. This is something that traditional synthesis tools can't do because it's impossible to safely infer ASIC SRAMs from synthesizable Verilog. Chisel and FIRRTL handle this mismatch by having an explicit memory visible to the RTL programmer, which has been designed such that it can be mapped to ASIC SRAMs. PLSI uses this information to generate ASIC SRAM wrappers which can then be passed on to the remainder of the CAD flow.

#### Macro JSON Files

PCAD has standardized on JSON as the interchange format between every step in the flow because it's a well supported format. The technology mapping step expects a list of all the macros that need to be implemented and a list of all the macros available to the technology. Figure 2.3 shows an example of one of the branch predictor memories in one of the BOOM configurations, and Figure 2.4 shows the ASIC SRAM that will be used to implement that memory on the 32nm EDK.

#### PCAD Macro Compiler

In order to map technology-agnostic macros to technology-specific macros, I implemented what is in effect a synthesis tool with a limited scope. This tool is an optimizing synthesis tool that uses some very simple optimization techniques. The only macro type I bother optimizing is the memories because they're the only macros that I can compile that have any optimizations potential.

#### Technology JSON Files

All the technology-specific information in PLSI is described within a single file: the technology configuration file. Defining all technology-specific information in this manner is what allows PLSI backends to be portable to multiple technologies.

```
{
  "type": "sram",
  "name": "h_table_ext",
  "depth": 32768,
  "width": 1,
  "ports": [
    {
      "clock port name": "RWO_clk",
      "mask granularity": 1,
      "output port name": "RWO_rdata",
      "input port name": "RWO_wdata",
      "address port name": "RWO_addr",
      "mask port name": "RWO_wmask",
      "chip enable port name": "RWO_en",
      "write enable port name": "RWO_wmode"
    }
  ]
},
```

Figure 2.3: An example memory that needs to be mapped

An example technology JSON file is shown in Figure 2.5. As you can see, technology JSON files describe where to download a technology tarball from, how to extract that tarball, and the contents of that tarball. It is possible to use scripts that operate on the post-extracted technology PDKs to generate library fragments: for example, a script reads TSMC's memory compiler documentation PDF to produce the list of SRAMs that compiler is capable generating, which can then be passed to the PLSI macro compiler in order to map arbitrary Chisel memories to TSMC SRAMs.

When porting PLSI to a new technology it should only be necessary to create a new technology JSON file (presumably patterned off a similar existing technology JSON file). In practice some modifications to all the tools that consume the technology JSON files will be necessary, but the goal is that with each new technology these modifications will become simpler and simpler.

#### PLSI Configuration File

PLSI must be provided with a configuration file in order to configure the mapping phase. This configuration file contains the additional information needed to run the VLSI flow that is not present as part of the core generator. An example PLSI configuration file is show in Figure 2.6, which is the default configuration file for mapping Rocket Chip's DefaultConfig

```
{
  "family": "1rw",
  "width": 8,
  "name": "SRAM1RW1024x8",
  "ports": [
    {
      "write enable port name": "WEB",
      "clock port polarity": "positive edge",
      "output port polarity": "active high",
      "write enable port polarity": "active low",
      "address port polarity": "active high",
      "chip enable port polarity": "active low",
      "clock port name": "CE",
      "input port name": "I",
      "output port name": "O",
      "chip enable port name": "CSB",
      "read enable port name": "OEB",
      "input port polarity": "active high",
      "address port name": "A",
      "read enable port polarity": "active low"
    }
  ],
  "type": "sram",
  "depth": 1024
},
```

Figure 2.4: An example ASIC SRAM macro description

to the Synopsys 32nm educational PDK. It's important to note that while this config file is specific to a technology, it is independent of the CAD tool vendors.

The PLSI configuration file is used to drive all the CAD tools that are run, including both the proprietary ones via wrappers written for PLSI and tools like the macro mapper that were written specifically for PLSI. It allows users to control chip-related settings that do not come from RTL, like the clock speed and MCMM scenarios.

#### 2.4 Synthesis Tool Driver

In order to be portable to multiple CAD tool vendors, PLSI expects that pre-existing synthesis tools are wrapped up with a script that converts the vendor-agnostic PLSI file formats into vendor-specific formats, runs the synthesis tool, and verifies that the run completed

```
{
  "name": "An example technology",
  "tarballs": [
    "path": "tech.tar",
    "homepage": "http://example.com/technology",
  ],
  "libraries": [
    {
      "nldm liberty file": "tech.tar/lib/stdcell/tt0p9v25c.lib",
      "verilog file": "tech.tar/lib/stdcell.v",
      "corner": {
        "nmos": "typical",
        "pmos": "typical",
        "temperature": "25 C"
      },
      "supplies": {
        "VDD": "0.9 V",
        "GND": "O V"
      }
    },
      "nldm liberty file": "tech.tar/lib/sram1024x8/tt0p9v25c.lib",
      "provides": [
        "type": "sram",
        "width": 8,
        "depth": 1024,
        "ports": [
          {
            "read port name": "R",
          }
        ]
      ],
   }
 ]
}
```

Figure 2.5: An example technology JSON file

```
{
  "clocks": [
      "name": "clock",
      "period": "1250ps",
      "par derating": "250ps"
  ],
  "scenerios": [
    {
      "corner": {
        "nmos": "typical",
        "pmos": "typical",
        "temperature": "25 C"
      },
      "supplies": {
        "VDD": "1.05 V",
        "GND": "O V"
      }
    }
  ]
}
```

Figure 2.6: An example PLSI configuration file

without errors. As a study in portability, there are three synthesis tools supported: "yosys", an open-source synthesis tool; "dc", Synopsys's Design Compiler; and "genus", Cadence's GENUS synthesis tool. Only basic features are supported for "yosys" and "genus", while "dc" is the tool that was regularly used.

These wrapper scripts are pretty straight-forward. In order to avoid copyright violations, users are expected to have downloaded tarballs of the vendor's base set of scripts. PLSI then patches these scripts with patches that are generated by reading the various synthesis inputs (the post-map verilog, technology description file, and PLSI configuration file). For example, in order to produce a list of modules

#### 2.5 Floorplanning

One of the more painful steps of producing ASIC results is floorplanning. Our floorplanning scripts have traditionally been non-portable even for similar designs on the same process, much less across different processes. In order to allow floorplanning to be portable to multiple

designs, tools, and processes users write floorplan fragments in a Python DSL that was created for this project.

PLSI's floorplanning system is based on generating hierarchical groups of placeable elements, specifying hints as to how they should be arranged, and nesting these groups. The floorplanning DSL is designed to make it easy for users to produce legal first-cut floorplans and then optimize them when trying to actually build a chip. This DSL handles the following pain points for users:

- Matching Chisel-generated names to logical floorplan groups.
- Shaping logical floorplan groups.
- Ordering macros within logical floorplan groups.

#### **SRAM Floorplanning**

The vast majority of the floorplanning work has gone into handling SRAM macros for ASICs, since those are by far the most important QoR constraints when building high performance processors. The floorplanning step is semi-automated: it's designed to make it easy for users to write first-cut floorplans that apply to multiple design configurations while still allowing them to fine-tine floorplans for maximum performance on the designs that end up being interesting.

Figure 2.7 shows the floorplanning script for a single Rocket core without an L2. As you can see, users can write any Python code they want to control floorplans in as much detail as they want – even providing absolute coordinates for every floorplanable block if they so desire. The canonical way to write floorplans in PLSI is to use the demonstrated helpers to write floorplans in a more technology-agnostic way.

For example, the floorplan demonstrated in Figure 2.7 should work on any of the technologies I have had access to, and should work for any reasonable configuration of Rocket. This floorplan puts the data RAMs for the instruction and data caches on opposite sides of the chip and puts the metadata RAMs in between, limiting the width of the metadata blocks to 75% of the total chip width in order to avoid entirely blocking off the data RAMs on pathological technologies (like SAED32) where Rocket's L1 metadata maps very poorly to the available SRAMs.

#### Power Floorplanning

Almost no work has gone into power floorplanning in PLSI: you just get a single power domain with rings around the outside of the chip's routeable area and a grid inside the rings on the highest metal layers available for regular routing. This power floorplan should be sufficient to evaluate microarchitectures and to build simple chips, but isn't enough to build a big chip.

```
class RocketTilePlacer:
 def __init__(self, config):
   self.top = None
   self.l1dd = []
   self.l1dm = []
   self.l1id = []
   self.l1im = []
 def insert(self, macro):
   if macro.matches(config.rtl_top):
      self.top = TopMacro(macro.name, macro.width, macro.height)
   elif macro.matches("coreplex/rocketTiles/dcache/data"):
      self.l1dd.append(macro)
   elif macro.matches("coreplex/rocketTiles/dcache/MetadataArray"):
      self.l1dm.append(macro)
   elif macro.matches("coreplex/rocketTiles/frontend/icache/u"):
      self.l1id.append(macro)
   elif macro.matches("coreplex/rocketTiles/frontend/icache/tag_array/tag_array"):
     self.l1im.append(macro)
     print("%s cannot be matched" % macro.name)
     return False
   return True
 def list_constraints(self):
   11dd = TopLeftPlacer
                         (self.top, self.top.tl(), sorted(self.l1dd))
   11dm = TopLeftPlacer (self.top, l1dd.bl(), sorted(self.l1dm), self.top.width *
   11id = BottomLeftPlacer(self.top, self.top.bl(), sorted(self.l1id))
   11im = BottomLeftPlacer(self.top, l1id.tl(), sorted(self.l1im), self.top.width *
   return l1dd.place() + l1dm.place() + l1id.place() + l1im.place()
```

Figure 2.7: Example Rocket Floorplan



Figure 2.8: Generalized version of the example floorplan from Figure 2.7

Figure 2.9: Concrete version of the example floorplan from Figure 2.7, on SAED32

#### 2.6 Place and Route Tool Driver

Much like the synthesis tool driver, the place and route tool driver takes in various vendor-agnostic file formats, converts them to vendor-specific formats when necessary, runs the vendor's synthesis tool, checks to see that there are no errors, and then produces the results for other steps to use.

The only PAR tool driver I bothered implementing was for ICC, since it is the only one that works with the 32nm Synopsys educational PDK.

## Chapter 3

### Results

PLSI has been implemented and works for multiple Rocket Chip based designs. This section presents the results for Rocket, BOOM, and Hwacha on Synopsys' 32nm Educational PDK produced via the Synopsys tools. In addition to presenting the results, there is a discussion of the validity of the results.

These results were all run using the latest version of Rocket Chip that supported the various configurations when this thesis was being written. The excat versions of Rocket Chip differ between the various targets because all the forks aren't up to date at all times, but they're all tagged as git submodules in the thesis repository. Newer versions of Rocket Chip have removed support for the L2 cache, which is why the Hwacha configuration (which is based on an older version of Rocket Chip) is the only configuration that has an L2 cache attached.

Rocket

**BOOM** 

Hwacha (with L2)

#### 3.1 Discussion

The results in this section and meant to be suitable for doing computer architecture research, not for building an actual chip. As such they skip the signoff sections of the flow that, from my experience when building chips, don't have meaningful effects on QoR but take a lot of time to get right.

The simplest configuration run for this thesis was the default Rocket configuration, DefaultConfig. This contains Rocket, 64-bit a 5 stage in-order core, with 32 KiB split L1 caches and a floating-point unit. This configuration and floorplan gets very good performance (1.5GHz) on commercial 28nm technologies, but it appears that the 32nm Synopsys EDK is significantly slower.

```
{
  "clocks": [
      "name": "clock",
      "period": "1250ps",
      "par derating": "250ps"
  ],
  "scenarios": [
    {
      "corner": {
        "nmos": "typical",
        "pmos": "typical",
        "temperature": "25 C"
      },
      "supplies": {
        "VDD": "1.05 V",
        "GND": "O V"
      }
    }
  ]
}
```

Figure 3.1: PLSI CAD Configuration for DefaultConfig

Figure 3.2: PLSI Floorplan for DefaultConfig

The PLSI configuration used to generate DefaultConfig is shown in Figure 3.1 and is pretty boring: there's a little bit of derating for PAR, but that's just about as good as I'm able to do for anything. The post-PAR results show that it's close to meeting timing, and that there aren't too many DRC errors so the results are probably believable.

The Hwacha results are, however, a whole different story. As you can see from the PLSI configuration file, the physical design here gets very bad QoR – there's a 50% clock rate difference between the post-PAR and post-synthesis results. While some of this can be attributed to Rocket Chip's memories not mapping well to the 32nm EDK's SRAMs (which have to write masks), a significant part of this is probably due to the poor floorplan quality. From looking at Figure 3.11, you can see how the floorplan generated from Figure ?? is quite bad: you can see how the L2 is too wide and too short, which results in there being no space for the actual core logic.



Figure 3.3: ICC Floorplan for DefaultConfig

| Timing Path Group 'clock' |        | Area                  |                |  |
|---------------------------|--------|-----------------------|----------------|--|
| Levels of Logic:          | 34.00  | Combinational Area:   |                |  |
| Critical Path Length:     | 1.52   | Noncombinational Area | a:             |  |
| Critical Path Slack:      | -0.16  |                       | 144030.016922  |  |
| Critical Path Clk Period: | 1.35   | Buf/Inv Area:         | 48915.350153   |  |
| Total Negative Slack:     | -18.73 | Total Buffer Area:    | 31126.03       |  |
| No. of Violating Paths:   | 988.00 | Total Inverter Area:  | 17789.32       |  |
| Worst Hold Violation:     | 0.00   | Macro/Black Box Area: | :              |  |
| Total Hold Violation:     | 0.00   |                       | 1009378.968750 |  |
| No. of Hold Violations:   | 0.00   | Net Area:             | 381408.759989  |  |
|                           |        | Net XLength :         | 2435133.75     |  |
|                           |        | Net YLength :         | 2365051.00     |  |
| Cell Count                |        |                       |                |  |
|                           |        | Cell Area:            | 1411533.135552 |  |
| Hierarchical Cell Count:  |        | Design Area:          |                |  |
| Hierarchical Port Count:  |        | Net Length :          | 4800185.00     |  |
|                           | 115987 |                       |                |  |
| Buf/Inv Cell Count:       | 16638  |                       |                |  |
| Buf Cell Count:           | 7235   | Design Rules          |                |  |
| Inv Cell Count:           | 9403   |                       |                |  |
| CT Buf/Inv Cell Count:    | 689    | Total Number of Nets: | : 125786       |  |
| Combinational Cell Count: |        | Nets With Violations  | : 316          |  |
| -                         | 21721  | Max Trans Violations  | : 14           |  |
| Macro Count:              | 60<br> | Max Cap Violations:   | 308            |  |

Figure 3.4: ICC QoR Report for DefaultConfig

```
"clocks": [
    {
      "name": "clock",
      "period": "1600ps",
      "par derating": "400ps"
  ],
  "scenerios": [
    {
      "corner": {
        "nmos": "typical",
        "pmos": "typical",
        "temperature": "25 C"
      },
      "supplies": {
        "VDD": "1.05 V",
        "GND": "O V"
      }
    }
 ]
}
```

Figure 3.5: PLSI CAD Configuration for SmallBOOMConfig

Figure 3.6: PLSI Floorplan for SmallBOOMConfig



Figure 3.7: ICC Floorplan for SmallBOOMConfig

| Timing Path Group 'clock' |          | Combinational Cell Count: 187351 |                |  |
|---------------------------|----------|----------------------------------|----------------|--|
|                           |          | Sequential Cell Coun             | t: 39177       |  |
| Levels of Logic:          | 53.00    | Macro Count:                     | 186            |  |
| Critical Path Length:     | 3.56     |                                  |                |  |
| Critical Path Slack:      | -1.56    |                                  |                |  |
| Critical Path Clk Period: | 2.00     | Area                             |                |  |
| Total Negative Slack:     | -1282.67 |                                  |                |  |
| No. of Violating Paths:   | 10636.00 | Combinational Area:              | 548249.859481  |  |
| Worst Hold Violation:     | 0.00     | Noncombinational Area:           |                |  |
| Total Hold Violation:     | 0.00     |                                  | 260366.723512  |  |
| No. of Hold Violations:   | 0.00     | Buf/Inv Area:                    | 141541.690599  |  |
|                           |          | Total Buffer Area:               | 94002.53       |  |
|                           |          | Total Inverter Area:             | 47539.16       |  |
| Cell Count                |          | Macro/Black Box Area:            |                |  |
|                           |          |                                  | 3912562.714844 |  |
| Hierarchical Cell Count:  | 1165     | Net Area:                        | 1230432.321193 |  |
| Hierarchical Port Count:  | 76737    | Net XLength :                    | 7458008.00     |  |
| Leaf Cell Count:          | 226528   | Net YLength :                    | 7564863.50     |  |
| Buf/Inv Cell Count:       | 39474    |                                  |                |  |
| Buf Cell Count:           | 20757    | Cell Area:                       | 4721179.297837 |  |
| Inv Cell Count:           | 18717    | Design Area:                     | 5951611.619030 |  |
| CT Buf/Inv Cell Count:    | 2089     | Net Length :                     | 15022872.00    |  |

Figure 3.8: ICC QoR Report for SmallBOOMConfig

```
"clocks": [
    {
      "name": "clock",
      "period": "2500ps",
      "par derating": "2500ps"
    }
  ],
  "scenerios": [
    {
      "corner": {
        "nmos": "typical",
        "pmos": "typical",
        "temperature": "25 C"
      },
      "supplies": {
        "VDD": "1.05 V",
        "GND": "O V"
      }
    }
 ]
}
```

Figure 3.9: PLSI CAD Configuration for EOS24Config

Figure 3.10: PLSI Floorplan for EOS24Config



Figure 3.11: ICC Floorplan for EOS24Config

| Timing Path Group 'clock'  |        | Area                   |                 |  |
|----------------------------|--------|------------------------|-----------------|--|
| Levels of Logic:           | 29.00  | Combinational Area:    | 1875823.402210  |  |
| Critical Path Length: 5.63 |        | Noncombinational Area: |                 |  |
| Critical Path Slack:       | -0.73  |                        | 659483.367816   |  |
| Critical Path Clk Period:  | 5.00   | Buf/Inv Area:          | 463893.370644   |  |
| Total Negative Slack:      | -2.61  | Total Buffer Area:     | 283467.90       |  |
| No. of Violating Paths:    | 27.00  | Total Inverter Area:   | 180425.47       |  |
| Worst Hold Violation:      | 0.00   | Macro/Black Box Area:  |                 |  |
| Total Hold Violation:      | 0.00   |                        | 10255909.371094 |  |
| No. of Hold Violations:    | 0.00   | Net Area:              | 3823554.904260  |  |
|                            |        | Net XLength :          | 28303776.00     |  |
|                            |        | Net YLength :          | 25156786.00     |  |
| Cell Count                 |        |                        |                 |  |
|                            |        | Cell Area:             | 12791216.141120 |  |
| Hierarchical Cell Count:   |        | Design Area:           | 16614771.045380 |  |
| Hierarchical Port Count:   |        | Net Length :           | 53460560.00     |  |
| Leaf Cell Count:           | 786039 |                        |                 |  |
| Buf/Inv Cell Count:        |        |                        |                 |  |
| Buf Cell Count:            | 65811  | Design Rules           |                 |  |
| Inv Cell Count:            | 78222  |                        |                 |  |
| CT Buf/Inv Cell Count:     | 3501   | Total Number of Nets   | : 850635        |  |
| Combinational Cell Count:  | 686589 | Nets With Violations   | : 13080         |  |
| Sequential Cell Count:     | 99450  | Max Trans Violations   | : 1133          |  |
| Macro Count:               | 608    | Max Cap Violations:    | 12164           |  |

Figure 3.12: ICC QoR Report for EOS24Config

## Chapter 4

### Conclusion

The goal of producing PLSI was to make it easy to generate VLSI results for computer architecture research, and I think it's at least gotten part of the way there. Right now the biggest obstacle in using PLSI is that the semi-automated floorplanning flow hasn't been pushed on enough to be solid. Unfortunately I lost my access to real technologies right at the end of producing this thesis so I couldn't get proper results, and Rocket Chip doesn't map well to the 32nm Synopsys Educational PDK so what's in there won't apply well to the other technologies I've seen.

#### 4.1 Future Work

While I'm not actually really quite sure what to conclude from PLSI's implementation and results, I can conclusively tell you that there's a lot more work to do in this space.

#### Benchmarking and Power

If you've been paying attention then you'll probably notice that there aren't any results from actually simulating the designs that were pushed through the tools. This was mostly for time reasons (as far as I know PrimeTime Power works and has been used by other people, but Donggyu fixed it after I'd ran out of time to run results), but also because it appears that the 32nm Synopsys EDK's power models wouldn't be good enough to get any reasonable information from. There's two problems here: the lack of write masks means many more SRAM macros are emitted than is reasonable, and I get a lot of warnings from the tools about SRAMs not having power modells.

#### DRC and LVS Fixing

I was hoping to have my designs LVS clean and set a low threshold for DRC errors, but it looks like the 32nm Synopsys EDK has some problems that prevent you from producing

DRC clean results using it – I specifically ran into a lot of nets with redundant via errors that looked like some sort of tech file vs DRC deck mismatch. While I tried a few ways to fix this, I didn't have enough time to get it fixed properly so just gave up.