# Foundations and Tools in HOL4 for Analysis of Microarchitectural Out-of-Order Execution

Karl Palmskog, Xiaomo Yao, Ning Dong, Roberto Guanciale, and Mads Dam

KTH Royal Institute of Technology, Sweden





# Instruction Set Architectures (ISAs) and Verified Programs



- compiler correctness composes with program correctness
- program correctness reduces to formal ISA specification

### Hardware Description Languages and Hardware



- HDL verified against ISA specification
- Compiler guarantees hardware (and FPGA) properties

### End-to-End Functional System Verification



- Lightbulb system using Bluespec and RISC-V (Coq)
- Silver processor and CakeML compiler (HOL4)
- So far: only functional correctness

# Missing Formal Abstraction: Microarchitectures



- abstracts over hardware features (pipelines, cores)
- source of information flow vulnerabilities such as Spectre
- mostly hidden at ISA level

### A Machine Independent Language (MIL)

- MIL: proposed language for describing microarchitectural program execution and reasoning about information flow
- abstracts behavior of single core, pipelined processor with out-of-order and speculative execution

|                   | formal abstraction     | implementation |
|-------------------|------------------------|----------------|
| ISA               | BAP, BIR,              | ARMv8-A        |
| Microarchitecture | MIL                    | Cortex-A53     |
| Hardware          | HOL circuits, Bluespec | SC2A11 SoC     |

InSpectre: Breaking and Fixing Microarchitectural Vulnerabilities by Formal Analysis. R. Guanciale, M. Balliu, M. Dam. CCS '20.

### Our Contributions

### Language Formalization

- deep embedding of MIL in HOL4 theorem prover
- in-order (IO) and out-of-order (OoO) dynamic MIL semantics

### Our Contributions

### Language Formalization

- deep embedding of MIL in HOL4 theorem prover
- in-order (IO) and out-of-order (OoO) dynamic MIL semantics

### Formal Metatheory

- proof of memory consistency between IO and OoO semantics
- definition of <u>conditional noninterference</u> for MIL programs
- rules out side channels from OoO execution compared to IO

### Our Contributions

### Language Formalization

- deep embedding of MIL in HOL4 theorem prover
- in-order (IO) and out-of-order (OoO) dynamic MIL semantics

#### Formal Metatheory

- proof of memory consistency between IO and OoO semantics
- definition of conditional noninterference for MIL programs
- rules out side channels from OoO execution compared to IO

#### Tools

- execution of MIL programs inside HOL4 and via CakeML
- strategy for proving conditional noninterference

```
Parameters: r1, r2, z (registers), b1, b2 (memory addresses)

tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
```

```
tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
tc11 := load(MEM,tc04); // r1 := *b1
tc12 := store(REG,tc01,tc11);</pre>
```

// \*b2 := r2

// pc := pc + 4

tc23 := tc21 == 1 ? store(REG, tc02, tc22);

tc31 := load(REG, tc02);

tc41 := load(PC,tc00); tc42 := tc41 + 4;

tc32 := store(MEM, tc05, tc31);

tc43 := store(PC, tc00, tc42);

### MIL States, Executions, and Traces

- instructions (guardedly) assign operations to names
- runtime states hold program, name/value map, tracker sets
- during execution, names mapped to values
- traces describe interaction with memory subsystem

```
\begin{array}{ll} \textit{name sets} & \textit{C}, \textit{F} ::= \{t_1, t_2, \ldots\} \\ \textit{instructions} & \iota ::= t \leftarrow c?o \\ \textit{program} & \textit{I} ::= \{\iota_1, \iota_2, \ldots\} \\ \textit{name/value map} & \textit{s} ::= [t_1 \mapsto v_1, t_2 \mapsto v_2, \ldots] \\ \textit{runtime state} & \sigma ::= (\textit{I}, \textit{s}, \textit{C}, \textit{F}) \\ \textit{observations} & \textit{obs} ::= \epsilon \mid \textit{dI} \textit{a} \mid \textit{ds} \textit{a} \mid \textit{iI} \textit{a} \end{array}
```

# MIL Program Traces (in order)

```
tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
tc11 := load(MEM, tc04);
                                   // r1 := *b1
tc12 := store(REG, tc01, tc11);
tc21 := load(REG, tc03);
                                   // cmov z,r2,r1
tc22 := tc21 == 1 ? load(REG, tc01);
tc23 := tc21 == 1 ? store(REG, tc02, tc22);
tc31 := load(REG, tc02);
                                   // *b2 := r2
tc32 := store(MEM, tc05, tc31);
tc41 := load(PC, tc00);
                                    // pc := pc + 4
tc42 := tc41 + 4:
tc43 := store(PC, tc00, tc42);
```

## MIL Program Traces (in order)

```
tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
tc11 := load(MEM, tc04);
                                 // r1 := *b1
tc12 := store(REG, tc01, tc11);
tc21 := load(REG, tc03);
                                    // \text{cmov } z, r2, r1
tc22 := tc21 == 1 ? load(REG, tc01);
tc23 := tc21 == 1 ? store(REG, tc02, tc22);
tc31 := load(REG, tc02);
                                 // *b2 := r2
tc32 := store(MEM, tc05, tc31);
tc41 := load(PC, tc00);
                                    // pc := pc + 4
tc42 := tc41 + 4:
tc43 := store(PC, tc00, tc42);
```

 $[dl b_1, ds b_2, il(pc_0 + 4)]$ 

# MIL Program Traces (out-of-order)

```
tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
tc11 := load(MEM, tc04);
                                 // r1 := *b1
tc12 := store(REG, tc01, tc11);
tc21 := load(REG, tc03);
                                   // cmov z,r2,r1
tc22 := tc21 == 1 ? load(REG, tc01);
tc23 := tc21 == 1 ? store(REG, tc02, tc22);
tc31 := load(REG, tc02);
                                    // *b2 := r2
tc32 := store(MEM, tc05, tc31);
tc41 := load(PC, tc00);
                                    // pc := pc + 4
tc42 := tc41 + 4;
tc43 := store(PC, tc00, tc42);
```

 $[dl b_1, il (pc_0 + 4), ds b_2]$ 

# MIL Program Traces (out-of-order)

```
tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
tc11 := load(MEM, tc04);
                                // r1 := *b1
tc12 := store(REG, tc01, tc11);
tc21 := load(REG, tc03);
                                   // cmov z,r2,r1
tc22 := tc21 == 1 ? load(REG, tc01);
tc23 := tc21 == 1 ? store(REG, tc02, tc22);
tc31 := load(REG, tc02);
                                   // *b2 := r2
tc32 := store(MEM, tc05, tc31);
tc41 := load(PC, tc00);
                                    // pc := pc + 4
tc42 := tc41 + 4;
tc43 := store(PC, tc00, tc42);
```

[  $il(pc_0 + 4)$ ,  $dl b_1$ ,  $ds b_2$  ]

## MIL Program Traces (out-of-order, $z \neq 1$ )

```
tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
tc11 := load(MEM, tc04);
                                // r1 := *b1
tc12 := store(REG, tc01, tc11);
tc21 := load(REG, tc03);
                                // cmov z,r2,r1
tc22 := tc21 == 1 ? load(REG, tc01);
tc23 := tc21 == 1 ? store(REG, tc02, tc22);
tc31 := load(REG, tc02);
                                   // *b2 := r2
tc32 := store(MEM, tc05, tc31);
tc41 := load(PC, tc00);
                                   // pc := pc + 4
tc42 := tc41 + 4:
tc43 := store(PC, tc00, tc42);
```

$$[ds b_2, dl b_1, il(pc_0 + 4)]$$

### **HOL4** Formalization Approach

- MIL abstract syntax as inductive datatypes
  - $\blacksquare$  instruction names  $\rightarrow$  num
  - values/addresses → word64
  - no need for explicit name binders
- OoO and IO dynamic semantics as HOL4 relations
  - rules for instruction execution/commit/fetch in OoO semantics
  - single rule for IO semantics (ordered OoO steps)
  - rules have <u>labels</u> with name, action, observation
- $lue{}$  executions  $\pi$  are nonempty lists of state-label-state triplets
- traces are lists of (non- $\epsilon$ ) observations, e.g.,  $trace(\pi)$

### Store-to-load dependencies: Store May

 $str-may(\sigma,t)$ : for load instruction t and state  $\sigma$ , all store instructions before t to same resource that may, by further execution, assign to the load address of t.

### Store-to-load dependencies: Store May

 $str-may(\sigma,t)$ : for load instruction t and state  $\sigma$ , all store instructions before t to same resource that may, by further execution, assign to the load address of t.

```
Example: str\text{-}may(\sigma, t_{\text{C31}})

tc00 := 0; \ tc01 := r1; \ tc02 := r2; \ // \ name <- \ value

tc03 := z; \ tc04 := b1; \ tc05 := b2;

tc11 := 1 \ oad(\text{MEM}, tc04); \ // \ r1 := *b1

tc12 := store(\text{REG}, tc01, tc11);

tc21 := 1 \ oad(\text{REG}, tc03); \ // \ cmov \ z, r2, r1

tc22 := tc21 := 1 ? 1 \ oad(\text{REG}, tc01);

tc23 := tc21 := 1 ? store(\text{REG}, tc02, tc22);

tc31 := 1 \ oad(\text{REG}, tc02); \ // \ *b2 := r2
```

$$t \leftarrow c?o \in I \quad s(t) \uparrow \quad [c]s$$

$$[t \leftarrow c?o](I, s, C, F) = (v, obs)$$

$$(I, s, C, F) \xrightarrow{(obs, \text{Exe}, t)} (I, s + [t \mapsto v], C, F)$$
OOO-EXE

$$t \leftarrow c?o \in I \quad s(t) \uparrow \quad [c]s$$

$$[t \leftarrow c?o](I, s, C, F) = (v, obs)$$

$$(I, s, C, F) \xrightarrow{(obs, \text{Exe}, t)} (I, s + [t \mapsto v], C, F)$$

$$t \leftarrow c?st \mathcal{M} t_1 t_2 \in I \quad t \notin C$$

$$s(t) \downarrow \quad s(t_1) = a \quad s(t_2) = v$$

$$bn(str-may((I, s, C, F), t)) \subseteq C$$

$$(I, s, C, F) \xrightarrow{(ds \ a, \text{CMT}(a, v), t)} (I, s, C \cup \{t\}, F)$$
OOO-CMT

$$t \leftarrow c?st \mathcal{PC} \ t_1 \ t_2 \in I \qquad t \notin F \qquad s(t) = a$$

$$translate \ (a, max \ (bn \ (I))) = I'$$

$$bn \ (str-may \ ((I, s, C, F), t)) \subseteq F$$

$$(I, s, C, F) \xrightarrow{(iI \ a, \operatorname{Ftc}(I'), t)} (I \cup I', s, C, F \cup \{t\})$$
OOO-Ftc

$$t \leftarrow c?st \, \mathcal{PC} \, t_1 \, t_2 \in I \qquad t \notin F \qquad s(t) = a$$

$$translate \, (a, max \, (bn \, (I))) = I'$$

$$bn \, (str\text{-}may \, ((I, s, C, F), t)) \subseteq F$$

$$(I, s, C, F) \xrightarrow{(iI \, a, \operatorname{FTc}(I'), t)} \quad (I \cup I', s, C, F \cup \{t\})$$

$$\sigma \xrightarrow{(obs, \alpha, t)} \quad \sigma'$$

$$\forall \, \iota \in \sigma \, . \, \text{if} \, bn \, (\iota) < t \, \text{then} \, \mathcal{C} \, (\sigma, \iota)$$

$$\sigma \xrightarrow{(obs, \alpha, t)} \quad \sigma'$$

$$10\text{-}Step$$

### Well-Formed and Resource Initialized MIL States

MIL runtime states can be malformed in several ways:

- dangling instruction names:  $t \leftarrow c$ ? $st \mathcal{PC} t_1 t_{undef}$
- not respecting name order:  $t_{11} \leftarrow t_{55}$ ?o
- loads of uninitialized resources:  $t \leftarrow c?Id \mathcal{R} t_{\text{uninit}}$

### Well-Formed and Resource Initialized MIL States

MIL runtime states can be malformed in several ways:

- dangling instruction names:  $t \leftarrow c$ ? $st \mathcal{PC} t_1 t_{undef}$
- not respecting name order:  $t_{11} \leftarrow t_{55}$ ?o
- loads of uninitialized resources:  $t \leftarrow c?ld \mathcal{R} t_{\text{uninit}}$

#### Our solution:

- state well-formedness conditions preserved by semantics
- state resource initialization

#### **Theorem**

For all well-formed and resource initialized states  $\sigma_1$  and OoO executions  $\pi = \sigma_1 \xrightarrow{l_1} \sigma_2 \cdots$ , there exists an IO execution  $\pi' = \sigma_1 \xrightarrow{l_1'} \sigma_2' \cdots$  such that for all (address) values a, the list of commits for a in  $\pi$  is a prefix of the list of commits for a in  $\pi'$ .

#### Theorem

For all well-formed and resource initialized states  $\sigma_1$  and OoO executions  $\pi = \sigma_1 \xrightarrow{l_1} \sigma_2 \cdots$ , there exists an IO execution  $\pi' = \sigma_1 \xrightarrow{l'_1} \sigma'_2 \cdots$  such that for all (address) values a, the list of commits for a in  $\pi$  is a prefix of the list of commits for a in  $\pi'$ .

```
Theorem OoO_IO_well_formed_memory_consistent:
  !pi. well_formed_initialized_state (FST (HD pi)) ==>
  step_execution out_of_order_step pi ==>
  ?pi'. step_execution in_order_step pi' /\
  FST (HD pi') = FST (HD pi) /\
  !a. commits pi a <<= commits pi' a</pre>
```

#### Theorem

For all well-formed and resource initialized states  $\sigma_1$  and OoO executions  $\pi = \sigma_1 \xrightarrow{l_1} \sigma_2 \cdots$ , there exists an IO execution  $\pi' = \sigma_1 \xrightarrow{l'_1} \sigma'_2 \cdots$  such that for all (address) values a, the list of commits for a in  $\pi$  is a prefix of the list of commits for a in  $\pi'$ .

```
Theorem OoO_IO_well_formed_memory_consistent:
    !pi. well_formed_initialized_state (FST (HD pi)) ==>
    step_execution out_of_order_step pi ==>
    ?pi'. step_execution in_order_step pi' /\
    FST (HD pi') = FST (HD pi) /\
    !a. commits pi a <<= commits pi' a</pre>
```

#### Theorem

For all well-formed and resource initialized states  $\sigma_1$  and OoO executions  $\pi = \sigma_1 \xrightarrow{l_1} \sigma_2 \cdots$ , there exists an IO execution  $\pi' = \sigma_1 \xrightarrow{l'_1} \sigma'_2 \cdots$  such that for all (address) values a, the list of commits for a in  $\pi$  is a prefix of the list of commits for a in  $\pi'$ .

```
Theorem OoO_IO_well_formed_memory_consistent:
  !pi. well_formed_initialized_state (FST (HD pi)) ==>
  step_execution out_of_order_step pi ==>
  ?pi'. step_execution in_order_step pi' /\
  FST (HD pi') = FST (HD pi) /\
  !a. commits pi a <<= commits pi' a</pre>
```

## Proof Intuition: Two-Step Reordering Lemma



- name in /' is less than name in /
- I' and I" have the same commits

# Proof Intuition: Extending to Traces



## Confidentiality: Conditional Noninterference

- IO execution is a reference execution
- OoO execution should not leak more than its reference

### Confidentiality: Conditional Noninterference

- IO execution is a reference execution
- OoO execution should not leak more than its reference

#### Definition

States  $\sigma_1$  and  $\sigma_2$  are trace-indistinguishable for a labeled state transition relation T, written  $\sigma_1 \simeq_T \sigma_2$ , if for every T-execution  $\pi_1$  starting in  $\sigma_1$ , there exists a T-execution  $\pi_2$  starting in  $\sigma_2$  such that  $trace(\pi_1) = trace(\pi_2)$ , and  $\simeq_T$  is symmetric.

### Confidentiality: Conditional Noninterference

- IO execution is a reference execution
- OoO execution should not leak more than its reference

#### Definition

States  $\sigma_1$  and  $\sigma_2$  are trace-indistinguishable for a labeled state transition relation T, written  $\sigma_1 \simeq_T \sigma_2$ , if for every T-execution  $\pi_1$  starting in  $\sigma_1$ , there exists a T-execution  $\pi_2$  starting in  $\sigma_2$  such that  $trace(\pi_1) = trace(\pi_2)$ , and  $\simeq_T$  is symmetric.

#### Definition

A system is *conditionally noninterferent* with respect to the security policy  $\sim_{\ell}$ , written  $\mathit{CNI}(\sim_{\ell})$ , if it holds that  $\sim_{\ell} \cap \simeq_{\mathsf{IO}} \subseteq \simeq_{\mathsf{OoO}}$ .

### Violating Conditional Noninterference

### Violating Conditional Noninterference

```
tc00 := 0; tc01 := r1; tc02 := r2; // name <- value
tc03 := z; tc04 := b1; tc05 := b2;
tc11 := load(MEM, tc04);
                                  // r1 := *b1
tc12 := store(REG, tc01, tc11);
tc21 := load(REG, tc03);
                                    // \text{cmov } z, r2, r1
tc22 := tc21 == 1 ? load(REG, tc01);
tc23 := tc21 == 1 ? store(REG, tc02, tc22);
tc31 := load(REG, tc02);
                                     // *b2 := r2
tc32 := store(MEM, tc05, tc31);
tc41 := load(PC,tc00);
                                     // pc := pc + 4
tc42 := tc41 + 4:
tc43 := store(PC, tc00, tc42);
```

- Assume value of z is classified by the security policy
- IO trace:  $[dl \ b_1, ds \ b_2, il \ (pc_0 + 4)]$
- OoO trace if z = 1:  $[dl \ b_1, ds \ b_2, il \ (pc_0 + 4)],$   $[dl \ b_1, il \ (pc_0 + 4), ds \ b_2],$  or  $[il \ (pc_0 + 4), dl \ b_1, ds \ b_2].$
- OoO trace if  $z \neq 1$ : [ $ds b_2, dl b_1, il (pc_0 + 4)$ ]

### Proving Conditional Noninterference

#### Lemma

If there exists:

- **1** a relation **L** such that  $\sim_{\ell} \cap \simeq_{\mathsf{IO}} \subseteq \mathsf{L}$ , that is, **L** underapproximates information leakage for IO execution,
- 2 a bisimulation R for the OoO semantics, that is, R overapproximates program information leakage for OoO execution, and
- 3 ~<sub>ℓ</sub> ∩ L ⊆ R, that is initial attacker knowledge and IO information leakage "are not less than" the OoO leakage,

then  $CNI(\sim_{\ell})$ .

# Automating the Conditional Noninterference Lemma Steps

- **1** finding a relation **L** s.t.  $\sim_{\ell} \cap \simeq_{\mathsf{IO}} \subseteq \mathbf{L}$ : mostly automatic by executing by the MIL semantics and using self composition
- 2 finding a bisimulation **R**: currently the least automated, heuristics and examples in paper
- $\mathbf{3} \sim_{\ell} \cap \mathbf{L} \subseteq \mathbf{R}$ : mostly automatic

# **Proof Engineering**

- two-step reordering lemma the most difficult to prove
- unverified translation from BIR to MIL useful for testing
- CakeML execution orders of magnitude faster than inside HOL4
- 30,000 lines of code, 20+ person months

# **Proof Engineering**

- two-step reordering lemma the most difficult to prove
- unverified translation from BIR to MIL useful for testing
- CakeML execution orders of magnitude faster than inside HOL4
- 30,000 lines of code, 20+ person months

### Longer-term vision:

- tool workflow based on HolBA, BIR, and MIL
- input: ARMv8-A and RISCV binary programs
- automatically prove absence of OoO/speculation side channels
- validated hardware model (via Scam-V, Revizor)

### Conclusion

- MIL formalization corrects and validates CCS '20 paper
- MIL HOL4 proofs, CakeML code, BIR translation on Zenodo
- MIL can be integrated with other tools/workflows/ITPs
  - memory consistency "for free"
  - workflow for proving conditional noninterference