

2017 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (ULIS)

April 3-5, 2017 - Athens, Greece

## **PROGRAM**

## SUNDAY, APRIL 2, 2017

16<sup>00</sup> – 19<sup>00</sup> Registration

**Divani Caravel Hotel,** 

Vassileos Alexandrou 2,

16121 Athens - Greece

## MONDAY, APRIL 3, 2017

09<sup>00</sup> – 09<sup>30</sup> *Welcome*Conference Chairperson

## **Session 1: Nanoscale FETs**

## Session Chairs: Androula Nassiopoulou, Francis Balestra

09<sup>30</sup> – 10<sup>00</sup>

Transistor architecture and channel materials for nanoscale FET

Dr. Anna Mocuta (Invited)

IMEC, Leuven, Belgium

10<sup>00</sup> – 10<sup>15</sup> Modeling and Design Considerations for Negative Capacitance Field-Effect Transistors

Michael Hoffmann, Milan Pešić, Stefan Slesazeck, Uwe Schroeder, Thomas Mikolajick

NaMLab gGmbH, Noethnitzer Str. 64, D-01187 Dresden, Germany

10<sup>15</sup> – 10<sup>30</sup> On quantum effects and Low Frequency Noise spectroscopy in Si Gate-All-Around Nanowire MOSFETs at cryogenic temperatures
D. Boudier<sup>1</sup>, B. Cretu<sup>1</sup>, E. Simoen<sup>2</sup>, A. Veloso<sup>2</sup> and N. Collaert<sup>2</sup>

<sup>1</sup>Normandie Univ, UNICAEN, ENSICAEN, CNRS, GREYC, 14000 Caen, France, <sup>2</sup>Imec, Kapeldreef 75, B-3001 Leuven, Belgium

10<sup>30</sup> – 10<sup>45</sup> First SOI Tunnel FETs with Low-Temperature Process

C. Diaz Llorente<sup>1</sup>, C. Le Royer<sup>1</sup>, C-M. V. Lu<sup>1</sup>, P. Batude<sup>1</sup>, C. Fenouillet-Beranger<sup>1</sup>, S. Martinie<sup>1</sup>, F. Allain<sup>1</sup>, S. Cristoloveanu<sup>2</sup>, G. Ghibaudo<sup>2</sup>, and M. Vinet<sup>1</sup>

<sup>1</sup> CEA, LETI, MINATEC Campus, 17 rue des Martyrs, 38054 GRENOBLE Cedex 9, France,

<sup>2</sup> IMEP-LAHC, INP-Grenoble, MINATEC campus, 38016 Grenoble, France

10<sup>45</sup> – 11<sup>00</sup> Impact of strain and traps on optimized n- and p-type TFETs M. Visciarelli, E. Gnani, A. Gnudi, S. Reggiani, G. Baccarani

ARCES and DEI. University of Bologna, Bologna 40136, Italy

11<sup>00</sup> – 11<sup>30</sup> Coffee Break

# Session 2: More than Moore devices and applications, Heterogeneous Integration, Other

Session Chairs: Mireille Mouis, Luca Selmi

11<sup>30</sup> – 12<sup>00</sup> Micro and Nano transducers for autonomous sensing applications
Dr. Cosmin Roman (Invited)

### $12^{00} - 12^{15}$ **Out-of-Equilibrium Body Potential Measurements in -MOSFET for** Biosensing

Licinius Benea<sup>1</sup>, Marylline Bawedin<sup>1</sup>, Cécile Delacour<sup>2</sup>, Sorin Cristoloveanu<sup>1</sup>, Irina Ionica<sup>1</sup>

<sup>1</sup>IMEP-LAHC, Minatec, Grenoble INP, Univ. Grenoble Alpes, CNRS, 38016 Grenoble, France, <sup>2</sup> Néel Inst., CNRS, 38042 Grenoble, France, France

### $12^{15} - 12^{30}$ Electrical Characterization of Percolating Si-Nanonet FET for sensing

T. Cazimajou<sup>1</sup>, M. Legallais<sup>1,2</sup>, M.Mouis<sup>1</sup>, C. Ternon<sup>2,3</sup>, B.Salem<sup>3</sup>, G. Ghibaudo1

<sup>1</sup>Univ Grenoble Alpes, CNRS, Grenoble INP, IMEP-LaHC, F 38000 Grenoble,

<sup>2</sup>Univ Grenoble Alpes, CNRS, Grenoble INP, LMGP, F 38000 Grenoble, France, <sup>3</sup>Univ Grenoble Alpes, CNRS, Grenoble INP, LTM, F 38000 Grenoble, France

### $12^{30} - 12^{45}$ Influence of Free Radical Surface Activation on Si/SiC Heterogeneous **Integration by Direct Wafer Bonding at Room Temperature**

P. Torchia<sup>1</sup>, P. Pampili<sup>1</sup>, J. O'Connell<sup>2</sup>, J. O'Brien<sup>1</sup>, M. White<sup>1</sup>, M. Schmidt<sup>1</sup>, B. Sheehan<sup>1</sup>, F. Waldron<sup>1</sup>, J. D. Holmes<sup>2</sup>, S. Monaghan <sup>1</sup>, R. Duffy<sup>1</sup>, T. Trajkovic<sup>3</sup>, V. Kilchytska<sup>4</sup>, P. Gammon<sup>5</sup>, K. Cherkaoui<sup>1</sup>, P. K. Hurley<sup>1</sup>, and F. Gitv<sup>1</sup>

- (1) Tyndall National Institute, University College Cork, Lee Maltings, Dyke Parade, Cork, Ireland,
- (2) Chemistry Department, University College Cork, Cork, Ireland,
- (3) Cambridge Microelectronics Limited, Cambridge, United Kingdom,
- (4) Universite Catholique de Louvain, Louvain-la-Neuve, Belgium,
- (5) School of Engineering, University of Warwick, Coventry, CV4 7AL, United Kingdom

### $12^{45} - 13^{00}$ Hall-effect Mobility for a Selection of Natural and Synthetic 2D **Semiconductor Crystals**

Scott Monaghan<sup>1</sup>, Farzan Gity<sup>1</sup>, Jeffrey R. Lindemuth<sup>2</sup>, Enrico Napolitani<sup>3</sup>, Ray Duffy<sup>1</sup>, Gioele Mirabelli<sup>1</sup>, Melissa McCarthy<sup>1</sup>, Karim Cherkaoui<sup>1</sup>, Ian M. Povey<sup>1</sup>, Roger E. Nagle<sup>1</sup> and Paul K. Hurley<sup>1</sup>

<sup>1</sup>Tyndall National Institute, University College Cork, Lee Maltings, Cork, IRELAND, <sup>2</sup>LakeShore Cryotronics, Inc., 575 McCorkle Blvd., Westerville, Ohio 43082-8888, USA.

<sup>3</sup>Dept. Physics & Astronomy, Uni. of Padova & CNR-IMM MATIS, Via Marzolo 8, I-35131 Padova, ITALY

#### $13^{00} - 14^{30}$ Lunch Break

## **Session 3: Memory devices**

## Session Chairs: Francisco Gamiz, Marylin Bawedin

 $14^{30} - 15^{00}$ About the intrinsic resistance variability in HfO<sub>2</sub>-based RRAM devices C. Cagli<sup>1</sup>, G. Piccolboni<sup>1</sup>, D. Garbin<sup>1</sup>, A. Grossi<sup>1,2</sup>, G. Molas<sup>1</sup>, E. Vianello<sup>1</sup>, C. Zambelli<sup>2</sup>, G. Reimbold<sup>1</sup> (Invited)

<sup>1</sup>CEA-LETI, Minatec Campus, Grenoble, France,

<sup>&</sup>lt;sup>2</sup>ENDIF, Univ. of Ferrara, Ferrara, Italy

15<sup>00</sup> – 15<sup>15</sup> ReRAM ON/OFF Resistance Ratio Degradation Due to Line Resistance Combined with Device Variability in 28nm FDSOI technology

H. Aziza, P. Canet, J. Postel-Pellerin, M. Moreau, J.-M. Portal, M. Bocquet *Aix Marseille Univ.*, CNRS, IM2NP UMR 7334, 60 rue F. Joliot-Curie, 13453

Marseille Cedex 13, France

15<sup>15</sup> – 15<sup>30</sup> Static Noise Margin Analysis of 8T TFET SRAM Cells Using a 2D Compact Model Adapted to Measurement Data of Fabricated TFET Devices

F. Horst<sup>1;2</sup>, M. Graef<sup>1;2</sup>, F. Hosenfeld<sup>1;2</sup>, A. Farokhnejad<sup>1;2</sup>, G. V. Luong<sup>3</sup>, Q. T. Zhao<sup>3</sup>, B. Iñíguez<sup>2</sup>, A. Kloes<sup>1</sup>

<sup>1</sup>NanoP, TH Mittelhessen University of Applied Sciences, Giessen, Germany, <sup>2</sup>DEEEA, Universitat Rovira i Virgili, Tarragona, Spain, 3PGI 9-IT and JARA-FIT, Forschungszentrum Jülich, Germany

15<sup>30</sup> – 15<sup>45</sup> Design and Implementation Methodology of Energy-Efficient Standard Cell Memory with Optimized Body-Bias Separation in Silicon-on-Thin-BOX

Yusuke YOSHIDA and Kimiyoshi USAMI

Shibaura Institute of Technology, 3-7-5 Toyosu, Koto-ku, Tokyo, Japan

15<sup>45</sup> – 16<sup>00</sup> Indium-Oxide Nanoparticles for Ox-RRAM in CMOS back-end-off-line

<sup>1</sup>Edgar A. A. León Pérez, <sup>1</sup>Oumaïma Abouzaid, <sup>1</sup>Khaled Ayadi, <sup>1</sup>Nicolas

Baboux, <sup>1</sup>Liviu Militaru, <sup>1</sup>Abdelkader Souifi, <sup>2</sup>Jérémy Moeyaert, <sup>2</sup>Thierry

Baron

## 16<sup>30</sup> – 18<sup>30</sup> *Poster Session*

## 20<sup>00</sup> – Reception

<sup>&</sup>lt;sup>1</sup> Institute of Nanotechnologies of Lyon UMR CNRS 5270, INSA de Lyon, 69621 Villeurbanne Cedex, France.

Villeurbanne Cedex, France,

<sup>2</sup> Laboratoire des Technologies de la Microélectronique, Centre National de la Recherche Scientifique, Grenoble, France

## **TUESDAY, APRIL 4, 2017**

## **Session 4: Memory devices**

## Session Chairs: Carlo Cagli, Benjamin Iñíguez

09<sup>00</sup> – 09<sup>30</sup> The mystery of the Z<sup>2</sup>-FET 1T-DRAM memory

Prof. Maryline Bawedin (Invited)

IMEP - INP Grenoble MINATEC

09<sup>30</sup> – 09<sup>45</sup> Feasibility Demonstration of New e-NVM Cells Suitable for Integration at 28nm

S. Kalem<sup>1</sup> and R. Roelofs<sup>2</sup>

<sup>1</sup>BILGEM Informatics and Information Security Research Center, TUBITAK, Gebze, Kocaeli, Turkey, <sup>2</sup>ASM, Kapeldreef 75, Leuven 3001

 $09^{45} - 10^{00}$  Impact of carrier lifetime on  $Z^2$ -FET operation

Mukta Singh Parihar<sup>1</sup>, Kyung Hwa Lee<sup>1</sup>, Maryline Bawedin<sup>1</sup>, Joris Lacord<sup>2</sup>, Sébastien Martinie<sup>2</sup>, Jean-Charles Barbé<sup>2</sup>, Yuan Taur<sup>3</sup> and Sorin Cristoloveanu<sup>1</sup>

<sup>1</sup>Univ. Grenoble Alpes, IMEP-LAHC, Grenoble INP Minatec, CNRS, F-38000 Grenoble, France,

<sup>2</sup>CEA-LETI, Minatec Campus, 38054 Grenoble, France, <sup>3</sup>Univ. of California, San Diego, USA

### Session 5: Nanoscale devices

## Session Chairs: Sorin Cristoloveanu, Qing-Tai Zhao

10<sup>00</sup> – 10<sup>15</sup> Low temperature performance of proton irradiated strained SOI

L.F.V. Caparroz<sup>1</sup>, C. C. M. Bordallo<sup>1,2</sup>, J. A. Martino<sup>1</sup>, E. Simoen<sup>2</sup>, C. Claeys<sup>2,3</sup> and P. G. D. Agopian<sup>1,4</sup>

<sup>1</sup>LSI/PSI/USP, University of Sao Paulo, Brazil,

<sup>2</sup>Imec, Leuven, Belgium,

<sup>3</sup>E.E. Dept., KU Leuven, Belgium,

<sup>4</sup>São Paulo State University (UNESP), Campus of São João da Boa Vista, Brazil

10<sup>15</sup> – 10<sup>30</sup> The MSET Transistor as IC Building-Block

Assaf Peled, Ofer Amrani and Yossi Rosenwaks

t School of Electrical-Engineering, Tel-Aviv University, Tel-Aviv, Israel

10<sup>30</sup> – 10<sup>45</sup> A virtual SOI diode with electrostatic doping

Kyung Hwa Lee, Maryline Bawedin, Hyungjin Park, Mukta Singh Parihar and Sorin Cristoloveanu

Univ. Grenoble Alpes, IMEP-LAHC, Grenoble INP Minatec, CNRS, F-38000 Grenoble, France

10<sup>45</sup> – 11<sup>00</sup> MOSFETs in the VeSTIC process -fabrication and characterization

Daniel Tomaszewski, Krzysztof Domański, Grzegorz Głuszko, Andrzej

Sierakowski, Dariusz Szmigiel

## 11<sup>00</sup> – 11<sup>30</sup> Coffee Break

### **Session 6: Nanoscale FETs**

## Session Chairs: Mikael Ostling, Cor Claeys

## 11<sup>30</sup> – 11<sup>45</sup> Silicon tunnel FET with average subthreshold slope of 55mV/dec at low drain currents

K. Narimani, S. Glass, T. Rieger, P. Bernardy, S. Mantl, Q.T.Zhao

Peter-Grünberg-Institute (PGI9-IT) ,JARA-Fundamentals for Future Technology, Forschungszentrum Jülich, 52428 Jülich, Germany

## 11<sup>45</sup> – 12<sup>00</sup> Performance and Transport Analysis of Vertically Stacked p-FET SOI Nanowires

B. C. Paz<sup>a</sup>, M. Cassé<sup>b</sup>, S. Barraud<sup>b</sup>, G. Reimbold<sup>b</sup>, M. Vinet<sup>b</sup>, O. Faynot<sup>b</sup> and M. A. Pavanello<sup>a</sup>

## 12<sup>00</sup> – 12<sup>15</sup> Improved Analog Performance of SOI Nanowire nMOSFETs Self-Cascode through Back-Biasing

R. Assalti<sup>a</sup>, M. Cassé<sup>b</sup>, S. Barraud<sup>b</sup>, G. Reimbold<sup>b</sup>, M. Vinet<sup>b</sup>, O. Faynot<sup>b</sup> and M. de Souza<sup>a</sup>

## 12<sup>15</sup> – 12<sup>30</sup> Dependence of MOSFETs threshold voltage variability on channel dimensions

C. Couso<sup>1</sup>, J. Diaz-Fortuny<sup>1</sup>, J. Martin-Martinez<sup>1</sup>, M. Porti<sup>1</sup>, R. Rodriguez<sup>1</sup>, M. Nafria<sup>1</sup>, F.V. Fernandez<sup>2</sup>, E. Roca<sup>2</sup>, R. Castro-Lopez<sup>2</sup>, E. Barajas<sup>3</sup>, D. Mateo<sup>3</sup>, X. Aragones<sup>3</sup>

### Session 7: Simulations / characterization

### Session Chairs: Gérard Ghibaudo, Cosmin Roman

**Mechanical simulations of BOX creep for strained FDSOI**R. Berthelon<sup>1,2,3</sup>, F. Andrieu<sup>1</sup>, B. Mathieu<sup>1</sup>, D. Dutartre<sup>2</sup>, C. Le Royer<sup>1</sup>, M. Vinet<sup>1</sup>, A. Claverie<sup>3</sup>

<sup>1</sup> CEA-LETI, Minatec campus, 17 rue des Martyrs, 38054 Grenoble Cedex 9, France.

<sup>&</sup>lt;sup>a</sup> Centro Universitário FEI, Av. Humberto de A. C. Branco, 3972, 09850-901 – São Bernardo do Campo – Brazil,

<sup>&</sup>lt;sup>b</sup> CEA-LETI Minatec, 17 Rue des Martyrs, 38054 – Grenoble – France

<sup>&</sup>lt;sup>a</sup> Department of Electrical Engineering, Centro Universitário FEI, São Bernardo do Campo. Brazil.

Département des Composants Silicium – SCME/LCTE, CEA-LETI Minatec, Grenoble, France

<sup>&</sup>lt;sup>1</sup>Electronic Engineering Department (REDEC) group. Universidad Autónoma de Barcelona (UAB), Barcelona 08193, (Spain),

<sup>&</sup>lt;sup>2</sup> Instituto de Microelectrónica de Sevilla, IMSE-CNM, CSIC and Universidad de Sevilla, (Spain),

<sup>&</sup>lt;sup>3</sup>Dept. Enginyeria Electrònica, Universitat Politècnica de Catalunya (UPC), Edifici C4, 08034, Barcelona (Spain)

<sup>2</sup> STMicroelectronics, 850 rue Monnet, B.P. 16, F-38926 Crolles, France,

<sup>3</sup> CEMES-CNRS, 29 rue Jeanne Marvig 31055 Toulouse Cedex 4

12<sup>45</sup> – 13<sup>00</sup> Impact of cryogenic temperature operation on static and low frequency noise behaviours of FD UTBOX nMOSFETs

B. Nafaa<sup>1,2</sup>, B. Cretu<sup>1</sup>, N. Ismail<sup>2</sup>, O. Touayar<sup>2</sup>, E. Simoen<sup>3,4</sup>

<sup>1</sup>Normandie University, UNICAEN, ENSICAEN, CNRS, GREYC, Caen, France,

<sup>2</sup> Carthage University, INSAT, MMA, Tunis, Tunisia,

<sup>3</sup>lmec, Kapeldreef 75, Leuven, Belgium,

<sup>4</sup>Solid-State Physics Department, Ghent University, Krijgslaan 281 S1, Gent, Belgium

13<sup>00</sup> – 14<sup>30</sup> Lunch Break

### Session 8: Non-Si semiconductor materials and devices

## Session Chairs: Max Lemme, Pierpaolo Palestri

14<sup>30</sup> – 15<sup>00</sup> Properties of III-V nanowires

Prof. Lars-Erik Wernersson (Invited)

Lund University, Sweden

15<sup>00</sup> – 15<sup>15</sup> Vertically Stacked Lateral Si<sub>80</sub>Ge<sub>20</sub> Nanowires Transistors for 5 nm

CMOS Applications
T. Al-Ameri, A. Asenov

School of Engineering, University of Glasgow, Glasgow, G12 8LT, UK

15<sup>15</sup> – 15<sup>30</sup> Static and LF noise characterization of ultra-thin body InAs MOSFETs

T.A. Karatsori<sup>1,3</sup>, M. Pastorek<sup>2</sup>, C.G Theodorou<sup>1</sup>, A. Fadjie<sup>2</sup>, N. Wichmann<sup>2</sup>, L. Desplanque<sup>2</sup>, X. Wallart<sup>2</sup>, S. Bollaert<sup>2</sup>, C.A. Dimitriadis<sup>3</sup>, G. Ghibaudo<sup>1</sup>

1) IMEP-LAHC, Minatec, BP257, 38016 Grenoble, France,

<sup>2)</sup> IEMN, University of Science and Technology, Lille, France,

3) Department of Physics, Aristotle University of Thessaloniki, Greece

15<sup>30</sup> – 15<sup>45</sup> Analysis of the transistor efficiency of Gas Phase Zn Diffusion

In<sub>0.53</sub>Ga<sub>0.47</sub>As nTFETs at different temperatures

C. C. M. Bordallo<sup>1,2</sup>, J. A. Martino<sup>1</sup>, P. G. D. Agopian<sup>1,3</sup>, A. Alian<sup>2</sup>, Y. Mols<sup>2</sup>, R. Rooyackers<sup>2</sup>, A. Vandooren<sup>2</sup>, A. Verhulst<sup>2</sup>, E. Simoen<sup>2</sup>, C. Claeys<sup>2,4</sup>, N. Collaert<sup>2</sup>

<sup>1</sup>LSI/PSI/USP, University of Sao Paulo, Brazil,

<sup>2</sup>Imec, Leuven, Belgium,

<sup>3</sup>São Paulo State University (UNESP), Campus of São João da Boa Vista, Brazil,

<sup>4</sup>E.E. Dept., KU Leuven, Belgium

15<sup>45</sup> – 16<sup>30</sup> Coffee Break

16<sup>30</sup> – 17<sup>00</sup> European Nanoelectronics Research

Dr Panagiotis Tsarchopoulos, EU Officer

### **CONFERENCE DINNER**

## WEDNESDAY, APRIL 5, 2017

## **Session 9: Novel materials and technologies**

### Session Chairs: Lars-Erik Wernersson, Viktor Sverdlov

 $09^{30} - 10^{00}$ The Prospects of 2D Materials for Ultimately-Scaled CMOS Dr. Frank Schwierz (Invited)

University of Ilmenau

 $10^{00} - 10^{15}$ Charge Transport, Interface and Border Traps in Al<sub>2</sub>O<sub>3</sub>/InGaAs structures

> Y.Y. Gomeniuk<sup>1</sup>, Y.V. Gomeniuk<sup>1</sup>, A.N. Nazarov<sup>1</sup>, S. Monaghan<sup>2</sup>, K. Cherkaoui<sup>2</sup>, and P.K. Hurley<sup>2</sup>

<sup>1)</sup>V. Lashkaryov Institute of Semiconductor Physics NAS of Ukraine, ISP NASU, Kyiv, Ukraine, <sup>2)</sup>Tyndall National Institute, University College Cork, Cork, Ireland

 $10^{15} - 10^{30}$ Evaluation of ONO compatibility with high-k metal gate stacks for future embedded flash products

Adam Dobri 123, Dann Morillon 1, Simon Jeannot 1, Fausto Piazza 1, Carine Jahan<sup>2</sup>, Alain Toffoli<sup>2</sup>, Luca Perniola<sup>2</sup>, Francis Balestra<sup>3</sup>

<sup>1</sup> STMicroelectronics, France,

<sup>2</sup> CEA-LETI, Grenoble, France, <sup>3</sup> IMEP-LAHC, Université Grenoble Alpes, Grenoble, France

 $10^{30} - 10^{45}$ Hydrogen Silsesquioxane Tri-Dimensional Advanced Patterning Concepts for High Density of Integration in sub-7 nm Nodes

L. Gaben<sup>1,2,3</sup>, S. Barraud<sup>2</sup>, V. Balan<sup>2</sup>, C. Euvrard<sup>2</sup>, S. Pauliac<sup>2</sup>, J.-A. Dallery<sup>2,4</sup>, J. Bustos<sup>1,2</sup>, R. Dechanoz<sup>2</sup>, B. Hemard<sup>1,2</sup>, L. Koscianski<sup>2</sup>, X. Bossy<sup>1,2</sup>, C. Arvet<sup>1,2</sup>, C. Vizioz<sup>2</sup>, S. Barnola<sup>2</sup>, C. Perrot<sup>1,2</sup>, J. Sturm<sup>2</sup>, Y. Exbrayat<sup>2</sup>, N. Daventure<sup>2</sup>, V. Loup<sup>2</sup>, P. Besson<sup>2</sup>, B. Perrin<sup>2</sup>, B. Previtali<sup>2</sup>, M.-P. Samson<sup>1,2</sup>, S. Monfray<sup>1</sup>, F. Boeuf<sup>1</sup>, T. Skotnicki<sup>1</sup>, F. Balestra<sup>3</sup>, M. Vinet<sup>2</sup>

<sup>1</sup>STMicroelectronics, 850 rue J. Monnet, 38920 Crolles, France,

<sup>2</sup>CEA-LETI, Minatec campus, 17 rue des Martyrs, 38054 Grenoble Cedex 9,

<sup>3</sup>IMEP-LAHC, Université Grenoble Alpes, BP257, 38016 Grenoble Cedex 1, France,

⁴Vistec Electron Beam GmbH, IlmestraBe 4. 07743 Jena, Germany

 $10^{45} - 11^{00}$ Model 3D MOS capacitor system using regular arrays of vertical Si nanowires

E. Hourdakis<sup>1</sup>, A. Casanova<sup>2</sup>, G. Larrieu<sup>2</sup> A.G. Nassiopoulou<sup>1</sup>

<sup>1</sup> NCSR Demokritos, INN, Patriarchou Grigoriou and Neapoleos, Aghia Paraskevi, 153 10 Athens, Greece, <sup>2</sup> LAAS-CNRS, Université de Toulouse, CNRS, Toulouse, France

 $11^{00} - 11^{30}$ Coffee Break

### Session 10: Nanoscale MOSFETs

## Session Chairs: Stephane Monfray, Jan Hoentschel

## 11<sup>30</sup> – 11<sup>45</sup> Comparative study of non-linearities in 28 nm node FDSOI and Bulk MOSFETs

V. Kilchytska<sup>1</sup>, B. Kazemi Esfeh<sup>1</sup>, C. Gimeno<sup>1</sup>, B. Parvais<sup>2</sup>, N. Planes<sup>3</sup>, M. Haond<sup>3</sup>, J.-P. Raskin<sup>1</sup>, D. Flandre<sup>1</sup>

<sup>1</sup> CTEAM, Université catholique de Louvain, 1348 Louvain-la-Neuve, Belgium,

<sup>2</sup> IMEC, Kapeldreef 75, 3001 Leuven, Belgium,

<sup>3</sup> ST-Microelectronics, 850 rue J. Monnet, 38926 Crolles, France

## 11<sup>45</sup> – 12<sup>00</sup> Sensitivity Analysis of C-V Global Variability for 28 nm FD-SOI

Krishna Pradeep<sup>1,3</sup>, Thierry Poiroux<sup>2</sup>, Patrick Scheer<sup>1</sup>, Gilles Gouget<sup>1</sup>, André Juge<sup>1</sup> and Gérard Ghibaudo<sup>3</sup>

t1) STMicroelectronics, Crolles Site, 850 rue Jean Monnet, 38926 Crolles, France,

<sup>2)</sup> CEA-LETI, MINATEC Campus, 38054 Grenoble Cedex 9, France,

3) IMEP-LAHC, MINATEC Campus, 3 Parvis Louis Néel, 38016 Grenoble, Cedex 1, France

## 12<sup>00</sup> – 12<sup>15</sup> Mass data analysis of Random Telegraph Noise in 22nm FDSOI back biased transistors

Michael Otto, Maximilian Juettner, Jan Hoentschel

GLOBALFOUNDRIES Fab1 LLC & Co. KG, Dresden, Germany

## 12<sup>15</sup> – 12<sup>30</sup> Strain-induced increase of electron mobility in ultra-thin InGaAs-OI MOS transistors

Sabina Krivec, Mirko Poliak and Tomislav Suligoi

Department of Electronics, Microelectronics, Computer and Intelligent Systems, Faculty of Electrical Engineering and Computing, University of Zagreb, HR-10000 Zagreb, Croatia

## **Session 11: Modelling and Characterization**

## Session Chairs: Enrico Sangiorgi, Asen Asenov

## 12<sup>30</sup> – 12<sup>45</sup> Compact Modeling of Intrinsic Capacitances in Double-Gate Tunnel-

A. Farokhnejad<sup>1, 2</sup>, F. Horst<sup>1, 2</sup>, M. Graef<sup>1, 2</sup>, C. Liu<sup>3</sup>, Q.T. Zhao<sup>3</sup>, B. Iñiguez<sup>2</sup>, F. Lime<sup>2</sup>, A. Kloes<sup>1</sup>

<sup>1</sup>NanoP, TH Mittelhessen University of Applied Sciences, Giessen, Germany,

<sup>2</sup>DEEEA, University Rovira i Virgili, Tarragona, Spain,

<sup>3</sup>PGI 9-IT and JARA-FIT, Forschungszentrum Jülich, Germany

## 12<sup>45</sup> – 13<sup>00</sup> Assessment of Gate Leakage Mechanism utilizing Multi-Subband Ensemble Monte Carlo

C. Medina-Bailon<sup>1</sup>, T. Sadi<sup>2</sup>, C. Sampedro<sup>1</sup>, A. Godoy<sup>1</sup>, L. Donetti<sup>1</sup>, V. Georgiev<sup>2</sup>, F. Gamiz<sup>1</sup> and A. Asenov<sup>2</sup>

<sup>1</sup>Nanoelectronics Research Group - CITIC-UGR, Universidad de Granada, 18071 Granada, Spain,

<sup>2</sup>School of Engineering, University of Glasgow, Glasgow G12 8LT, Scotland, UK

## 13<sup>00</sup> – 13<sup>15</sup> De-embedding techniques for nanoscale characterization of semiconductor devices by scanning microwave microscopy

Loukas Michalas<sup>1</sup>, Enrico Brinciotti<sup>2</sup>, Andrea Lucibello<sup>1</sup>, Chistopher Hardly Joseph<sup>1</sup>, Ferry Kienberger<sup>2</sup>, Emanuela Proietti<sup>1</sup> & Romolo Marcelli<sup>1</sup>

<sup>1</sup>National Research Council, Institute for Microelectronics and Microsystems (CNR-IMM), Rome, Italy

## 13<sup>15</sup> – 14<sup>30</sup> Lunch Break

### Session 12: Non-Si semiconductor materials and devices

## Session Chairs: Anda Mocuta, Siegfried Mantl

## 14<sup>30</sup> – 14<sup>45</sup> Investigation of InAs/GaSb tunnel diodes on SOI

<sup>1</sup>C. Convertino, <sup>1</sup>D. Cutaia, <sup>1</sup>H. Schmid, <sup>1,2</sup>N. Bologna, <sup>3</sup>P. Paletti, <sup>4</sup>A.M. Ionescu, <sup>1</sup>H. Riel and <sup>1</sup>K. E. Moselund

<sup>1</sup>IBM Research – Zurich, 8803 Rüschlikon, Switzerland,

<sup>2</sup> EMPA, Electron Microscopy Center, 8600 Dübendorf, Switzerland,

<sup>3</sup>University of Notre Dame, Department of Electrical Engineering IN 46556-5637, USA.

<sup>4</sup>Ecole Polytechnique Federal de Lausanne, EPFL, NanoLab, 1015 Lausanne, Switzerland

## 14<sup>45</sup> – 15<sup>00</sup> On the electron velocity-field relation in ultra-thin films of III-V compound semiconductors for advanced CMOS technology nodes

E. Caruso, A. Pin, P. Palestri, L. Selmi

DPIA, University of Udine, Via delle Scienze 206, 33100, Udine, Italy

### 15<sup>00</sup> – 15<sup>15</sup> GaN-On-Insulator: From QDs to a new substrate

P. Dimitrakis<sup>1</sup>, P. Normand<sup>1</sup>, V. Ioannou-Sougleridis<sup>1</sup>, C. Bonafos<sup>2</sup> and E. Iliopoulos<sup>3,4</sup>

<sup>1</sup>Institute of Nanoscience and Nanotechnology, National Centre for Scientific Research "Demokritos", P.O. Box 60228, Aghia Paraskevi, 15310 Athens, Greece, <sup>2</sup>CEMES-CNRS et Université de Toulouse, BP 94347, 31055 Toulouse, France, <sup>3</sup>Physics Department, University of Crete, P.O. Box 2208, 71003 Heraklion, Greece.

<sup>4</sup>IESL-FORTH, P.O. Box 1527, 71110 Heraklion, Greece

## 15<sup>15</sup> – 15<sup>30</sup> Modeling the Impact of 2D Hole Gas in a GaN/AlGaN/GaN Heterostructure

J. Ghosh, S. Ganguly, D. Saha, and A. Laha

Department of Electrical Engineering, Indian Institute of Technology, Mumbai, India

## 15<sup>30</sup>: CLOSING CEREMONY

<sup>&</sup>lt;sup>2</sup>Keysight Technologies Austria GmbH, Linz, Austria

2017 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (ULIS) April 3-5, 2017 - Athens, Greece

## POSTER PROGRAM

## Poster Session, Monday 3/04/2017, 16<sup>30</sup> – 18<sup>30</sup>

### **P1** S-shaped Gate-All-Around MOSFETs for High Density Design Ya-Chi Huang<sup>1</sup>, Meng-Hsueh Chiang<sup>2</sup>, and Shui-Jinn Wang<sup>1</sup>

<sup>1</sup>Institute of Microelectronics, National Cheng Kung University, Tainan 701, Taiwan, <sup>2</sup>Department of Electrical Engineering, National Cheng Kung University, Tainan 701, Taiwan

#### **P2** C-shape silicon window nano MOSFET for reducing the short channel effects

Mahsa Mehrad and Elmira Safarpour Ghadi School of Engineering, Damghan University, Damghan, Iran

### **P3** Improving on-state breakdown voltage and double hump substrate current

A, BDongil Park, ASungmin Kang, AYoungmok Kim, BYonghan Roh and AOhkyum

<sup>A</sup>LSI TD Team, System LSI division, Samsung Electronics, 1, Samsung-ro, Giheung-gu, Yongin-si, Gyeonggi-do, 17113, Republic of Korea, <sup>B</sup>College of Information and Communication Engineering, Sungkyunkwan University, 2066, Seobu-ro, Jangan-gu, Suwon-City, Gyeonggi-do, 18448, Republic of Korea

### Effects of Thermal Generation on Reliability of Z<sup>2</sup>-FET Device **P4** <sup>1</sup>Sehyun Kwon, <sup>1</sup>Jinho Ahn, <sup>2</sup>Francisco Gamiz, <sup>3</sup>Sorin Cristoloveanu, <sup>4</sup>Chunkeun

Kim, <sup>4</sup>Seong II Kim, and <sup>4</sup>Yong Tae Kim <sup>1</sup>Division of Materials Science and Engineering, Hanyang University, Seoul 04763, Korea,

<sup>2</sup>Nanoelectronics Research Group, University of Granada, 18071 Granada, Spain,

<sup>3</sup>IMEP-LAHC, Grenoble INP MINATEC, 38016 Grenoble, France,

### **P5** Effects of non-stoichiometry of silicon oxide layers in double barrier structure on high temperature annealing of ultrathin silicon laver Romuald B. Beck<sup>1,2</sup>, Paweł Korb<sup>1</sup>

<sup>&</sup>lt;sup>4</sup>Semiconductor Materials and Device Lab, Korea Institute of Science and Technology, Seoul 02792. Korea

<sup>1)</sup> Institute of Microelectronics and Optoelectronics, Warsaw University of Technology, Warsaw, Poland,
<sup>2)</sup> CEZAMAT PW, Warsaw, Poland

#### **P6** Experiments and simulation of multilevel resistive switching in forming free Ti/TiO<sub>2-x</sub> RRAM devices

P. Bousoulas, I. Giannopoulos, P. Asenov, I. Karageorgiou, and D. Tsoukalas

Department of Physics, School of Applied Sciences, National Technical University of Athens, Athens 15773, Greece

#### Z<sup>2</sup>-FinFET: 1T-DRAM operation **P7**

Seong-II Kim<sup>1,3</sup>, Yong Tae Kim<sup>1</sup>, Do Hong Kim<sup>2</sup>, F. Gamiz<sup>3</sup>, C. Navarro<sup>3</sup>, and S.Cristoloveanu

<sup>1</sup>Nanophotonics Center, Korea Institute of Science and Technology, Seoul 136-791, South

<sup>2</sup>Department of Materials Science and Engineering, Korea University, Seoul 136-701, South Korea, <sup>3</sup>Dept. de Electronica, University of Granada, 18071, Granada, Spain,

<sup>4</sup>Univ. Grenoble Alpes, IMEP-LAHC, Grenoble INP MINATEC, CNRS, F-38000 Grenoble,

### Analog and RF analysis of gate all around silicon nanowire MOSFETs **P8** Qinghua Han<sup>1</sup>, Linjie Liu<sup>1</sup>, Sergej Makovejev<sup>2</sup>, Stefan Trellenkamp<sup>1</sup>, Jean-Pierre Raskin<sup>2</sup>, Siegfried Mantl<sup>1</sup>, Qing-Tai Zhao

<sup>1.</sup> Peter Grünberg Institut (PGI-9), JARA-FIT, Forschungszentrum Jülich, 52428 Jülich, Germany.

Institute of Information and Communication Technologies, Electronics and Applied Mathematics (ICTEAM), Université catholique de Louvain (UCL), B-1348 Louvain-la-Neuve, Belgium

### **P9 Experimental comparison between relaxed and strained Ge pFinFETs** A.V. Oliveira<sup>1</sup>, P. G. D. Agopian<sup>1,2</sup>, J. A. Martino<sup>1</sup>, E. Simoen<sup>3,4</sup>, J. Mitard<sup>3</sup>, L. Witters<sup>3</sup>, N. Collaert<sup>3</sup>, and C. Claeys<sup>5</sup>

<sup>1</sup>LSI/PSI/EPUSP, University of Sao Paulo, Sao Paulo, Brazil;

<sup>2</sup>Sao Paulo State University (UNESP), Sao Joao da Boa Vista, Brazil;

<sup>3</sup>Imec, Leuven, Belgium;

<sup>4</sup>Dept. of Solid State Sciences, Ghent University, Ghent, Belgium;

<sup>5</sup>E. E. Dept., ESAT, KU Leuven, Belgium

#### P10 Layer Thickness Impact on Second Harmonic Generation Characterization of SOI Wafers

D. Damianos, <sup>a</sup> I. Ionica, <sup>a</sup> J. Changala, <sup>b</sup> M. Lei, <sup>b</sup> A. Kaminski, <sup>a</sup> D.B Pelissier, <sup>c</sup> S. Cristoloveanu, a G. Vitrant

<sup>a</sup> IMEP-LAHC, Minatec, Grenoble-INP, Univ. de Grenoble Alpes, 3 Parvis Louis Néel – CS 50257, F-38016 Grenoble, France,

FemtoMetrix, 1850 East Saint Andrew Place, Santa Ana, CA 92705, USA,

<sup>c</sup> INL – UMR 5270, INSA de Lyon, 7 Avenue Jean Capelle, 69621 Villeurbanne, France

#### P11 FLEXIBLE PIEZOELECTRIC TRANSDUCERS BASED ON A PMMA/ZNO NANOWIRE COMPOSITE

R. Tao, G. Ardila, M. Parmar and M. Mouis

Univ. Grenoble Alpes, CNRS, IMEP-LaHC, F-38000 Grenoble, France

#### P12 Analog parameters on pMOS SOI Ω-gate nanowire down to 10 nm width for different back gate bias

V. T. Itocazu<sup>1</sup>, V. Sonnenberg<sup>1,2</sup>, J. A. Martino<sup>1</sup>, S. Barraud<sup>3</sup>, M. Vinet<sup>3</sup> and O. Faynot<sup>3</sup>

<sup>1</sup> LSI/PSI/USP, University of Sao Paulo, Sao Paulo, Brazil,

<sup>2</sup> FATEC/SP and FATEC/OSASCO / CEETEPS, Sao Paulo, Brazil,

<sup>3</sup> CEA, LETI, Minatec Campus and University Grenoble Alpes, 38054 Grenoble, France

### P13 Quantum Confined Model for a Novel Tri-Material Gate Stack Engineered **Double Gate MOSFET**

Dhriti Duggal<sup>1</sup>, Rajnish Sharma<sup>2</sup>, and Bhanu Kapoor<sup>3</sup>

<sup>1</sup> Department of ECE, Chitkara University, India/ Student Member, IEEE, <sup>2</sup> Department of ECE, Chitkara University, India/ Senior Member, IEEE,

<sup>3</sup> Mimasic, Richardson, TX, USA

#### P14 Characterization of semiconductor structures using scanning microwave microscopy technique

B. Abadlia Bagdad, F. Gamiz

Nanoelectronics Research Group - CITIC-UGR, Universidad de Granada, 18071 Granada, Spain

### P15 Back Enhanced (BE) SOI MOSFET under non-conventional bias conditions L.S. Yojo, R.C. Rangel, K.R.A. Sasaki, J.A. Martino

LSI/PSI/USP, University of Sao Paulo, Sao Paulo, Brazil

### Improved Electrical Characteristics of Gate-Last FD-SOI TFETs with All ALD P16 High-k/Metal Gate Stack Using D<sub>2</sub> Passivation

Jae Ho Lee, Donghwan Lim, Andrey Sokolov Sergeevich, Hoon Hee Han, Seok Ki Son, Yu-Rim Jeon, and Changhwan Choi

Division of Materials Science and Engineering, Hanyang University, Seoul 04763, Korea

#### P17 A reliable high performance nano SOI MOSFET by considering Quadruple silicon zones

Meysam Zareiee, Milad Abtin

School of Engineering, Damghan University, Damghan, Iran

#### P18 Is there a kink effect in FDSOI MOSFETs?

H. J. Park<sup>a</sup>, M. Bawedin<sup>a</sup>, K. Sasaki<sup>b</sup>, J-A. Martino<sup>b</sup>, and S. Cristoloveanu<sup>a</sup>

<sup>a</sup>IMEP-LaHC, Minatec, Grenoble INP, University Grenoble Alpes, CNRS, Grenoble, France,

<sup>b</sup>LSI/PSI/USP, University of Sao Paulo, Sao Paulo, Brazil

### P19 Nanoscale electrical characterization of a varistor-like device fabricated with oxydized CVD graphene

S.Claramunt<sup>1</sup>, B. Sempere<sup>2</sup>, Q. Wu<sup>1</sup>, A. Ruiz<sup>1</sup>, M. Porti<sup>1</sup>, C. Colominas<sup>2</sup>, M. Nafría<sup>1</sup>, X. Aymerich<sup>1</sup>

<sup>1</sup>Electronic Engineering Department, Universitat Autònoma de Barcelona, Cerdanyola del Vallès, Spain,

<sup>2</sup>Chemical Engineerring and Materials Sience Department, Intitut Químic de Sarrià, Barcelona, Spain

#### **P20** Multi-Subband Ensemble Monte Carlo simulations of scaled GAA MOSFETs L. Donetti, C. Sampedro, F.G. Ruiz, A. Godov, F. Gamiz

Departamento de Electrónica and CITIC, Universidad de Granada, Granada, Spain

#### **P21** FDSOI MOSFET threshold voltage characterization based on AC simulation and measurements

Daniel Tomaszewski <sup>a</sup>, Grzegorz Głuszko <sup>a</sup>, Lidia Łukasiak <sup>b</sup>, Krzysztof Kucharski <sup>a</sup>, Jolanta Malesińska <sup>a</sup>

<sup>a</sup> Division of Silicon Microsystem and Nanostructure Technology, Instytut Technologii Elektronowej (ITE), Al. Lotników 32/46, 02-668 Warsaw, Poland, b Institute of Microelectronics and Optoelectronics, Warsaw University of Technology (WUT), ul. Koszykowa 75, 00-662 Warsaw, Poland

#### Back-gate bias effect on FDSOI MOSFET RF Figures of Merits and Parasitic **P22 Elements**

B. Kazemi Esfeh<sup>1</sup>, V. Kilchytska<sup>1</sup>, B. Parvais<sup>2</sup>, N. Planes<sup>3</sup>, M. Haond<sup>3</sup>, D. Flandre<sup>1</sup> and J.-P. Raskin<sup>1</sup>

<sup>1</sup>ICTEAM, Université catholique de Louvain, 1348 Louvain-la-Neuve, Belgium,

<sup>2</sup>Imec, IMEC, Kapeldreef 75, 3001 Leuven, Belgium,

### Al<sub>2</sub>O<sub>3</sub> coating of nanoparticle networks via ALD: effect on strain-sensing **P23** performance

Evangelos Skotadis<sup>a</sup>, Niovi Gialama<sup>a</sup>, Lampros Patsiouras<sup>a</sup>, S. Kennou<sup>b</sup>, Dimitris Tsoukalas<sup>a</sup>

### **P24**

**Toward the integration of Si nanonets into FETs** M. Legallais<sup>1,2</sup>, T. Nguyen<sup>1,3</sup>, M. Mouis<sup>2</sup>, B. Salem<sup>3</sup>, C. Ternon<sup>1,3</sup>

<sup>1</sup>Univ. Grenoble Alpes, CNRS, Grenoble INP\*, LMGP, F-38000 Grenoble, France, <sup>2</sup>Univ Grenoble Alpes, CNRS, Grenoble INP\*, IMEP-LaHC, F-38000 Grenoble, France, <sup>3</sup>Univ Grenoble Alpes, CNRS, LTM, F-38000 Grenoble, France, \*Institute of Engineering Univ. Grenoble Alpes

#### **P25** Si measurements: SiO<sub>x</sub> on Si

S. Kalem, SB Tekin, ZE Kaya

BILGEM Informatics and Information Security Research Center, TDBY, TUBITAK, Gebze, Kocaeli, Turkey

### Design and fabrication of a novel power Si/SiC LDMOSFET for high **P26** temperature applications

P.M. Gammon <sup>1</sup>, F. Li <sup>1</sup>, C.W. Chan <sup>1</sup>, F. Gity <sup>2</sup>, T. Trajkovic <sup>3</sup>, V. Kilchytska <sup>4</sup>, V. Pathirana <sup>3</sup>, N. Udugampola <sup>3</sup>, K. Ben Ali <sup>4</sup>, D. Flandre <sup>4</sup>, J.W. Gardner <sup>1</sup> and P.A. Mawbv 1

### **P27** Gate capacitance performance of p-type InSb and GaSb nanowires C. Martínez-Blanque<sup>1</sup>, F. G. Ruiz<sup>1</sup>, L. Donetti<sup>1</sup>, A. Toral<sup>1</sup>, J. M. González-Medina<sup>1</sup>, E. G. Marín<sup>2</sup>, A. Godoy<sup>1</sup>, and F. Gámiz<sup>1</sup>

<sup>1</sup>Departamento de Electrónica y Tec. Computadores, Universidad de Granada, Fac. Ciencias, Av. Fuentenueva S/N, 18071, Granada, Spain, <sup>2</sup> Dipartimento di Ingegneria dell'Informazione, Università di Pisa, Via G. Caruso 16, 56122 Pisa, Italy

<sup>&</sup>lt;sup>a</sup> Department of Applied Physics, National Technical University of Athens, Athens, Greece.,

Department of Chemical Engineering, University of Patras, Patras, Greece

<sup>&</sup>lt;sup>1</sup> School of Engineering, University of Warwick, Coventry, CV4 7AL, UK,

<sup>&</sup>lt;sup>2</sup> Tyndall National Institute, University College Cork, Lee Maltings, Dyke Parade, Cork,

Cambridge Microelectronics Limited, Cambridge, United Kingdom,

<sup>&</sup>lt;sup>4</sup> Université catholique de Louvain, Louvain-la-Neuve, Belgium