# Weight Block Sparsity: Training, Compilers, and Accelerators

Taehee Jeong Akshay Jain Shreyas Manjunath Mrinal Sarmah Samuel Hsu Nitesh Pipralia Paolo D'Alberto

Abstract—Inference is synonymous of performance: for example, more and faster classifications per seconds. As faster and dedicated chips are deployed in the field also larger and larger models are domineering the public's attention: quantization and sparsification are used to fit these large models into more reasonable sized ones. Quantization reduces the foot print per model weight and sparsification trims superfluous ones. We present the main ideas about a vertical system where convolution and matrix multiplication weights can be trained to exploit an 8x8 block sparsity, compilers recognize such a sparsity for data compaction and computation splitting into threads and cores.

Blocks present spatial locality that a vector operation makes full use and temporal locality for good reuse and cost amortization. If we take a Resnet50, we can reduce the weight by half with little accuracy loss, In principle, we could achieve the speeds similar to Resnet18 (resnet25). We shall present performance estimates by accurate and complete code generation for a small and efficient set of AIE2 (Xilinx Versal FPGAs). We show application for general CPU, GPUS.

Index Terms-performance, FPGA, data centers, tools

### I. Introduction

We must spell out what we mean for block sparsity and for a vertical solution. This will provide a clear introduction to the subject of our work. Block sparsity is an intuitive concept but it is also a little misunderstood because we all have a different mental picture of it. Take a matrix multiplication as in Equation 1

$$\begin{pmatrix} C_0 & C_1 \\ C_2 & C_3 \end{pmatrix} = \begin{pmatrix} A_0 & A_1 \\ A_2 & A_3 \end{pmatrix} \begin{pmatrix} 0 & B_1 \\ B_2 & 0 \end{pmatrix} \tag{1}$$

This is simply the computation

$$C_0 = A_1 B_2$$
;  $C_1 = A_0 B_1$ ;  $C_2 = A_3 B_2$ ;  $C_3 = A_2 B_1$  (2)

and in general with proper  $\gamma_i$ 

$$C_{i} = \sum_{k=0}^{1} A_{2i+k} (\gamma_{2*k+i} B_{2*k+i})$$
 (3)

Where the matrix  $\boldsymbol{B}$  is a constant and diagonal and each submatrices  $\boldsymbol{B}_2$  and  $\boldsymbol{B}_1$  can split further down and show zero blocks of even smaller sizes. In this work, we chose the basic block of being of size  $\boldsymbol{B}_i = 8 \times 8$ . It is arbitrary but it is a great starting point for architectures based on AMD AIE2 products. For example,

$$\boldsymbol{B} = \dot{\sum}_{i} \gamma_{i} \boldsymbol{B}_{i}, \quad \gamma_{i} \in \{0, 1\}$$

Each block is a constant either non zero or zero:

$$m{B} = egin{bmatrix} \gamma_0 m{B}_0 & ... & \gamma_0 m{B}_{n-1} \ \gamma_n m{B}_n & ... & \gamma_{2n-1} m{B}_{2n-1} \ ... & ... & ... \ \gamma_{(n-1)n} m{B}_{(n-1)n} & ... & \gamma_{(n-1)^2} m{B}_{(n-1)^2} \end{bmatrix}$$

Of course, the matrix A can have any value and so C. Some applications have some constraints about the row and columns of  $B_i$ : for example, each row or column cannot be zero. In practice, we do not prune the network, we keep the same number of *channels* every where.

This is a well known data structure in sparse computation field: We can use Compress Block Row or Column format (CBR). There are standard Matrix Sparse-Matrix Multiplication interfaces and algorithms for CPU and GPUs using this data format (where only one operand is sparse).

In the CBR format, the  $\gamma_i$  are not present and only non zeros elements are stored. In other architectures, we can choose to store all non zero blocks in row format and keep a matrix  $\Gamma$  of zeros and ones (or columns). The  $\Gamma$  is a bit matrix (here) but it can be represented as a short integer matrix representing the non-zero block column and in general two orders of magnitude  $(8\times 8\times 4)$  smaller than the sparse or original  $\boldsymbol{B}$  matrix. It is possible the problem has inherent block sparsity. In general, we are working with *man made* block sparsity: the granularity of the dense block is a property of the hardware.

In classification, the model weight size determines one important aspect of the model complexity: the number of operations per single output, the relation between layers (e.g., depth), and redundancy. The last property is important for resiliency and also to leave some space to learn new features if necessary. Exploiting sparsity is another way to reduce redundancy and computation. In our context, sparsity is the zeroing of weights (convolution and fully connected): we start with dense and model using full precision and we have to find a way to chose the binary matrix  $\Gamma$  (which is also called a mask). For a matrix multiplication  $\Gamma \in \mathbf{B}^{n \times m}$ . In a convolution, n is the number of output channels (divided by 8) and m is the number of input channels (as above) and each  $\boldsymbol{B}_i \in \mathbb{R}^{8 \times h \times w \times 8}$  where h and w are the height and width of the convolution kernel. Imagine B having a dimension going into the paper of size  $k \times w$ .

We explore training techniques (PyTorch, Keras is available in github): the most successful so far is the simplest: we take a pre-trained model, we compute a  $\Gamma$  per layer using a function to determine the blocks more likely to be zeros (Norm) and then we train the model till convergence or accuracy achieved.

We take the sparse model and we quantize to 8-bit integer computation by using Vitis-AI quantizer. The final model is a XIR quantize model (assuming addition accumulators are using 32bits). See Section III.

For FPGA accelerator using AIE2, we have a custom compiler that takes the XIR model and an abstraction of a connected set of AIE2. See Section IV. For example, A DDR, one or two memory dedicated per column (512KB each called Mem-tile), 1 to 8 columns, 1 to 8 AIE2 cores per column, and each core has 8\*8KB internal cores. There are vertical connection and there are horizontal connections. Give the HW and per layer, the compiler computes the maximum subvolume computation per core. By heuristics and following a schedule, it computes a memory allocation in mem-tile for input, outputs, and weights. It formats the weights so that to exploit spatial distribution to Mem-tiles and cores into a compact form into a single tensor of weight, bias, and  $\Gamma$ .

With the schedule and the DDR-MemTile allocation, we generate all the explicit communications between DDR, MemTile, and cores. Knowing the subproblem sizes per core and the computation throughput and with a clear specification of what is executed in parallel: we can estimate the execution time per layer and of the entire network with an accuracy closer to a simulation. The code generate is valid code that can be interpreted by the native AIE2 compiler and can be executed. This code can be used for further translation for execution. We shall use this code to have a detailed time estimates for all parts of the computation: we shall show estiamated for two CNN models, a few different AIE designs; see Section V.

In the following Section II, we shall start with a quantitative measure about the advantages of block sparsity in general.

### II. BLOCK-SPARSE MATRIX-MATRIX MULTIPLICATION

As mental and practical exercise, consider  $\Gamma$  and  $\Omega$  two appropriate 0,1 matrices so that for square matrices in  $\mathbb{R}^{N\times N}$ 

$$C = (\Gamma A) * (\Omega B) \tag{5}$$

More precisely, consider non-zero blocks of size  $k \times k$  so that

$$C_{i*N+j} = \sum_{k} (\gamma_{i*N+k} \mathbf{A}_{i*N+k}) (\omega_{k*N+j} \mathbf{B}_{k*N+j})$$
 (6)

Thanks to the sparsity and if we store only non-zeros, then  $gamma_{i*N+k}$  is at the very least contiguous but  $\omega_{k*N+j}$  and the right operand accesses are far from being neither simple not contiguous.

$$\dot{\Omega}\dot{\boldsymbol{B}} = (\Omega \boldsymbol{B})^t = \Omega^t \boldsymbol{B}^t \tag{7}$$

Although expensive, the transposition of a sparse matrix is a sorting algorithm: We start from a row order to a column order, then consider K non-zeros,  $K \log_2(K)$ .

$$C_{i*N+j} = \sum_{k} (\gamma_{i*N+k} \mathbf{A}_{i*N+k}) (\dot{\omega}_{j*N+k} \dot{\mathbf{B}}_{j*N+k})$$
(8)

There will be a meaningful product to compute if and only if  $\gamma_{i*N+k} = 1$ ,  $\dot{\omega}_{j*N+k} = 1$ , and i\*N+k=j\*N+k. Without





Fig. 1. Block 1x1 and 8x8 performance

any extra information, this is simply merge sort. If we take  $\gamma_{i*N+k}=i*N+k$  when the relative block is non zero, nothing otherwise, create a vector, and do the same for  $\dot{\omega}_{j*N+k}$ , then we merge-sort these vectors, we do computations only on equality (we have to inspect each non zero elements  $M_0$  and  $M_1$ , which is  $\leq O(\frac{N}{K})$ . If you like to break codes yourself, see how the Sparse Sparse Matrix multiplication using Coordinate Block Structure (COO) is, please go play with [1]. We have a parallel sorting and a parallel matrix multiplication.

Now, the intuitive part, assume we want to achieve a fixed sparsity (i.e., density) of 50% for a square matrix of size N and we choose the block size  $k \times k$ . The number of blocks per dimension and thus the overhead for sparsity and sorting, is basically  $\frac{1}{2} \frac{N}{k}$ . Larger the k smaller the overhead. The relative performance of the  $k^3$  multiplication is better as k get larger because spatial and temporal locality and optimized code for a constant/parameterized k.

In Figure 1, we present two scatter plots: on the abscissa number of effective multiplication and addition, on the ordinate the performance in GFLOPS, when the sparsity dense block is 1x1 and 8x8. Given the same problem, we may use more threads and thus the Jenga of points. We can see that given he same number of effective operations, the block permits better performance and exploits better performance for each precisions: see a  $2\times$  performance for single precision computation versus double precision. This is a sparse computation and thus the poor peformance (in GFLOPS) is actually expected (the peak performance in this architecture is about 500+GFLOPS).

# III. BLOCK SPARSITY: TRAINING AND QUANTIZATION

In Convolutional Neural Networks, the two main operations are convolutions/correlations and fully connected layers (matrix multiplication). The block sparsity we are seeking to deploy is not naturally recurring and it has to be made. We must train the network so that we can zero blocks of data.

First, let us clarify block sparsity for convolution weights, then we clarify our training process. A convolution has a weight tensor in four dimension:  $W \in \mathbb{R}^{c_{out} \times h \times k \times c_{in}}$ . If you can visualize the h and k dimension going into the paper: We can simplify the weight as  $\dot{W} \in \mathbb{R}^{c_{out} \times c_{in}}$  and block sparsity can be simply described by a mask  $\Gamma \dot{W}$ . Although, we speak of a  $8 \times 8$  of non zeros, this is practice a  $8 \times h \times k \times 8$  block. For the matrix multiply h = k = 1 and there is no difference from the previous section discussion.

We provide a repository using Keras [2] where we implements the contents of this section: Any one can reproduce and break [3]. We target convolutions only and without quantization. The idea of the framework is simple: we take any model and we create a copy where we enhance the convolution with a (non-trainable)  $\Gamma$ . A convolution will have three parameters (saving the model into a different format). The forward computation is modified so that the weights used for convolution are  $\Gamma W$ . We assume the backward computation (i.e., gradient) is done automatically from the forward definition. There is no need to change the bias. For example, we take Resnet50 from the keras application repository, we start with a  $\Gamma = 1$ , and we trained one epoch using imagenet repository [4]. The goal is to choose  $\Gamma$  so that we achieve the required sparsity and to have the minimum loss in accuracy. A little notation first:

We start from an optimized network and assume a loss function  $\ell(x,w)$ . In a close interval of the optimal solution  $\boldsymbol{w}_0$  we have:

$$\ell(x, \boldsymbol{w}_0 + \Delta \boldsymbol{w}) = \ell(x, \boldsymbol{w}_0) + \nabla \ell * \Delta \boldsymbol{w} + (\Delta \boldsymbol{w})^t * H * (\Delta \boldsymbol{w}) + \epsilon$$
(9)

Where the gradient of the loss function is about zero and defined as

$$\nabla \ell * \Delta \boldsymbol{w} = \sum_{w_i} \frac{\partial \ell}{\partial w_i} \Delta w_i \to 0 \tag{10}$$

The second component is the Hessian, it is symmetric and either definite positive (or negative) as a function of the loss.

$$(\Delta \boldsymbol{w})^t * H * (\Delta \boldsymbol{w}) = \sum_{w_i} \Delta w_i \sum_{w_j} \frac{\partial \ell}{\partial w_i \partial w_j} \Delta w_j \qquad (11)$$

We start from  $w_0$ , the current optimal weight, and we must choose how to reduce to zeros the weight and which ones.

In practice, using the code available in [3], we started with a accuracy of 75% top-1 and we ended up with a 68% without accounting for quantization. The investigation using PyTorch, sparsity and quantization achieves only 3% top-1 accuracy drop (instead of 6+), making the training for sparsity quite worth while.

# A. $\Gamma$ chosen once and full training ahead

Take a convolution with  $\Gamma = 1$  and weights W. For each  $gamma_i$ , this will be representative of a block  $W_i \in$  $\mathbb{R}^{8 \times h \times w \times 8} \sim \mathbb{R}^{8 \times 8}$ . We can choose the  $W_i$  using a measure of importance:

- $L_2 = \sqrt{\sum_k w_k^2}$  with  $w_k$  elements of  $\boldsymbol{W}_i$   $L_1 = \sum_k |w_k|$  with Variance  $\sigma^2 = \frac{1}{64} \sum_k (w_k \mu)^2$  with  $\mu = \frac{1}{64} \sum w_k$  or  $\frac{1}{N} \sum w_k$  (the whole tensor). In signal processing  $\sigma^2$  is the power of the signal.

We can the sort them (ascending) and for example choose the first 50% to set to zero. Then start re-training. We do this for the whole network or for one convolution at a time.

# B. $\Gamma$ chosen in steps and small fine tuning

Let say that for every convolution,  $n_i \sum gamma_i$ , which is the number of blocks. We would like to reduce this number to  $\frac{n_i}{2}$ . For each epoch (say every two training epochs), we consider the current unset mask elements  $\sum \gamma_i = k < \frac{n_i}{2}$ . We compute our importance measure for all in ascending order. This time, we zero the first  $min(\frac{5}{100}n_i, 1)$ . We keep this process until we reach 50% sparsity. At each iteration one block will be set to zero.

# C. $\Gamma$ trainable and as optimization problem

We think it is worth mentioning: If we want to make  $\Gamma$ part of the optimization process as trainable variable we could introduce into as a penalty function the loss  $\ell(x, w) + \lambda(w)$ .

First let us introduce an approximation for the max(x), so when in this section you will read max, this is a log sum exponetial

$$\max(\boldsymbol{x}) = LSE(\boldsymbol{x}, \alpha) = \frac{1}{\alpha} \log \sum e^{x_i * \alpha}$$
 (12)

With T we represent the number of non zero block in  $\Gamma$ 

$$\lambda = -\left(\max(\Gamma) - \min(\Gamma)\right) + \beta * L2(\Gamma - T) + \iota * L1(\Gamma)$$
(13)

$$\lambda = \max(-\Gamma, 0) + \max(\Gamma - 1, 0) - (\max(\Gamma) - \min(\Gamma))$$

$$+ \beta * L2(\Gamma - T) + \iota * L1(\Gamma)$$
(14)

This last penalty function represents our attempt to state the  $\gamma_i$  should be positive and in the interval [0, 1] and in a such a way that we maximize the distance between 0s and 1s.

$$\lambda = \max(-\Gamma, 0) + \max(\Gamma - 1, 0) - \frac{\min(\Gamma)}{\max(\Gamma)} + \beta * L2(\Gamma - T) + \iota * L1(\Gamma)$$
(15)

We can exploit this functionality in Keras: the penalty function can be added quite easily and per convolution (if you like) and it is available in the code reference. We could not use it successfully: we do not know if this is because the lack of the penalty, the optimizer, or the lost function.

# D. Hessian and Fisher Information

If we have N parameters/weights, the Hessian  $H \in \mathbb{R}^{N \times N}$  has quite the space complexity (consider even small models could have million parameters). When we are already close to the optimal solution or we are trying to move from the optimal solution without using information from the gradient, the Hessian provides the most information close by an already established solution point. There are also way to compute the Hessian and the effect of the hessian by using Fisher information [5]–[7] and this will reduce to the computation of the gradient of the loss function and the citation within. We could not reproduce the authors results.

The goal is to use the H so that we know in advance what will be the effect of zeroing weights. This will boil down to a  $O(h_i * w_i)$  that we can use to estimate the importance of a block

# E. Diagonal Hessian

We applied a Fisher measure and we just computed  $\nabla^2 \ell$ , that is we compute just the diagonal of the Hessian. Again, we use the  $L_2$  over the normalized weight and went thought the process of training. The elements of the diagonal are not representative in general, but they are a good approximation of the contribution of a single weight. Clearly, convolution is linear and any CNN is a deep network.

The Fisher and  $\nabla^2 \ell$  did not provide any main advantages. But this information is found very useful in quantization and optimization within the same field and application. We embrace the community to help us to understand this better.

# IV. COMPILER AND CODE GENERATION AIE

Within our Xilinx/AMD effort, we can take a Py-Torch/Keras, quantize it using Vitis AI, and create an intermediate representation by using what we call Xilinx Intermediate Representation XIR. This is basically a graph composed by operations that read and write tensors. A convolution has one quantized input: we use the layout format BHWC, the tensors are represented in INT8 with a position where the fraction starts (power of two scale). It computes a tensor using the same layout as the input and with a proper scale. The weights and bias are properties of the convolutions and they are not really considered inputs.

For this project, we are at the third generation of a compiler for custom architectures (previously [8], [9]). The main common harwdware feature for this new architecture is the availability of two main memory levels: DDR and MemTile, and for such memory we import the philosophy of memory data layout and memory allocation.

All weights are statically prepared into DDR and they moved explicitly towards the inner levels by the compiler. Inputs and outputs have designated space DDR (to communicate externally with PCI connection or RAM). DDR can and it will be used for swap tensors in case the inner levels do not allow allocation. The compiler can explore different schedules and the memory allocation to Mem-Tile is basically coloring algorithm plus some heuristics. In this architecture, we do

not allow *streaming* of neither data or weights. In previous architecture we could because input, outputs, and weights used dedicated memory space. Here Activations and Weights share the same memory as we shall explain in the next section.

## A. AIE Hardware abstraction



Fig. 2. 4x4 AIE representation

For this presentation, see Figure 2, we work with a mesh of 4x4 AIE cores connected by 4 horizontal and 4 vertical interconnections. Each core has 8 banks memories for a total 64KB. About 6 banks are used and input/output/weight buffers and 2 banks are used as temporary space for kernels. Each core can request and send data to its direct neighbors (if aware of connection and control).

There are four mem-tiles: each 512KB and each can either be connected to one columns and its direct neighbor column, or it can be connected to a row and its neighbor. The total amount of space is 2MB.

A Memtile can broad-cast data per column or per row. We can dedicate a memtile for weights, one for activations, or we can share. To maximize the computation parallelism, the core will write data per column into memtile: there are different designs that can be used. We shall explore the case where Inputs/Outputs/Weights are evenly distributed across memtiles although the distribution is different per tensor.

The DDR is connected with two channels to write into each mem-tile and each mem-tile can use two channels to write into DDR. DDR and Mem-tile communications are parallel. The abstraction can be extended to more complex

connections (from  $1\times 1$  to  $8\times 2$  and more memtiles). But this is representative.

## B. Sub Volume, Data compression and Data Movement

There are a few assumptions we spell out here. The computation is split by column: each output tensor is split evenly by width, so each memtile will store different columns by width, each core will compute different output channels, and the computation streams computing the height of the tensor by using core input and output ping/pong. As often as possible, we store the weights in the core and we reuse them as much as possible (unless we need to stream the weight instead).

Before we start the memory allocation, we have to investigate the size of the sub-volume computation at AIE core. If we have the input, output, weight in memtile, what is the largest computation we can do in the AIE. The minimum computation is at least one output channel and one row by height. If this is not possible, we try to reduce the size of the width (e.g., by using DDR spils) and we can manage to split the input channels (this will require to split the weights accordingly).

Once we have the subvolume, we know if input and output tensor need width split or input channel split. This in general, means that the tensor cannot fit completely in Mem-tile and part of it will be moved.

At this stage, the subvolume describes the smallest shape of the weights we need to manage. We compress the weight accordingly to such a subvolume so that any data movement will always be a multiple of the subvolume and can be a single load. Such a compress data will have the same properties whether is sparse or not.

# C. Schedule and memory allocation

This is a two level memory hierarchy. During the scheduling of each layer, we evaluate what can fit in mem tile. Here, Activations and weights share the space. At each step the memory allocation will check if we can allocate a tensor in memtile. If we cannot, we evict all tensors into DDR and then split/time the computation. IF we can, we do and we will evict the tensor no longer needed accordingly.

At the end of this stage, every tensor will be associated to an address either in memtile or DDR (or both). If there are only DDR addresses, the compiler will take the basic computation and, by an heuristics, will split the computation (thus the output tensor) by width, output channel, height, and input channel (non necessarily in this order). Every computation will have the DDR to and from MemTile and its data movements for the first two levels of the memory hierarchy.

# D. Code Generation

The compiler recursively create a list of operations smaller and smaller that can actually be executed Mem-Tile to Mem-Tile. In practice, there is a further decomposition using only AIE cores but it is completely determined by the subvolume computation we did previously. We can explicitly determine the data movements from mem-tile to core and back.

At this stage we have all the information: the code generation per layer is a two pass process: first, we generate code

for the all load/store and then we combine them into chain having dependency so that to be logically correct and as fast as possible.

# E. Time Estimation

During and especially once we generated the code for all data movements, data volumes and destinations, the trigger of the computation, and the sub volume per computation we can estimate quite accurately the execution time for each operations and account their parallel execution.

## V. RESULTS

#### VI. CONCLUSIONS

## REFERENCES

- [1] P. D'Alberto, https://github.com/paolodalberto/SparseFastMM/, 2013.
- [2] F. Chollet et al., "Keras," https://keras.io, 2015.
- [3] P. D'Alberto, "Block sparsity and training," https://github.com/paolodalberto/BlockSparsityyTraning, 2020.
- [4] J. Deng, W. Dong, R. Socher, L.-J. Li, K. Li, and L. Fei-Fei, "Imagenet: A large-scale hierarchical image database," in 2009 IEEE conference on computer vision and pattern recognition. Ieee, 2009, pp. 248–255.
- [5] Z. Yao, A. Gholami, S. Shen, K. Keutzer, and M. W. Mahoney, "Adahessian: An adaptive second order optimizer for machine learning," AAAI (Accepted), 2021.
- [6] S. Yu, Z. Yao, A. Gholami, Z. Dong, M. W. Mahoney, and K. Keutzer, "Hessian-aware pruning and optimal neural implant," *CoRR*, vol. abs/2101.08940, 2021. [Online]. Available: https://arxiv.org/abs/2101.08940
- [7] B. Zandonati, A. A. Pol, M. Pierini, O. Sirkin, and T. Kopetz, "Fit: A metric for model sensitivity," 2022.
- [8] P. D'Alberto, V. Wu, A. Ng, R. Nimaiyar, E. Delaye, and A. Sirasao, "Xdnn: Inference for deep convolutional neural networks," ACM Trans. Reconfigurable Technol. Syst., vol. 15, no. 2, jan 2022. [Online]. Available: https://doi.org/10.1145/3473334
- [9] P. D'Alberto, J. Ma, J. Li, Y. Hu, M. Bollavaram, and S. Fang, "DPUV3INT8: A compiler view to programmable FPGA inference engines," *CoRR*, vol. abs/2110.04327, 2021. [Online]. Available: https://arxiv.org/abs/2110.04327





Fig. 3. Resnet50 for 4x4 AIE with dense



Fig. 4. Resnet50 for 4x4 AIE 50% sparse weights