# Experiment 0: Combinational Circuit to count number of 1's

Rathour Param Jitendrakumar Roll Number: 190070049 EE-214, WEL, IIT Bombay January 29, 2021

# Overview of the experiment:

The purpose of this experiment is to design a circuit which counts the number of inputs which are 1 for a given 8-bit input, describe it using VHDL and simulate using the generic testbench using Quartus. I designed the circuit and generated the trace file for all 256 combinations using Python as well as Julia

This report contains my approach to the experiment, design of circuit with relevant code followed by DUT input-output format, RTL netlist view, verified by output waveforms using RTL and Gate Level Simulation

# Approach to the experiment:



My approach is to sum all 8 bits of input A7A6A5A4A3A2A1A0

This is done by making 4 pairs and adding them to get 2-bit vectors B<sub>1</sub>, B<sub>2</sub>, B<sub>3</sub> and B<sub>4</sub>

Then 2 pairs of these vectors on adding gives 3-bit vectors C<sub>1</sub> and C<sub>2</sub>

Finally adding last two gives a 4-bit vector which is the answer S<sub>3</sub>S<sub>2</sub>S<sub>1</sub>S<sub>0</sub>

# Design document and VHDL code if relevant:

This whole design is part of Device Under Test with 8 input bits & 4 output bits which confirm our design. See DUT Input/Output Format:

I constructed an entity named OneCounter, which follows the above approach to calculate the result.

 $A_1 + A_0 = B_1$ ,  $A_3 + A_2 = B_2$ ,  $A_5 + A_4 = B_3$  and  $A_7 + A_6 = B_4$ 

Now,  $B_1 + B_2 = C_1$  and  $B_3 + B_4 = C_2$ 

Finally,  $C_1 + C_2 = S$  (output)

It uses four 1-bit Full Adders, two 2-bit Full Adders and one 3-bit Full Adder.

I am appending carry to output vector as MSB, hence carry not needed for above full adders. So I use 0.

# Architecture of OneCounter architecture Struct of OneCounter is signal B1,B2,B3,B4: std\_Logic\_vector(1 downto 0); signal C1,C2 : std\_Logic\_vector(2 downto 0); begin -- Goal is to calculate A1 + A2 + A3 + A4 + A5 + A6 + A7 = S3S2S1S0 -- Calculate B1,B2,B3,B4 2 bit vectors as pairwise sum of all Ai (use FULL\_ADDER) -- Calculate C1,C2 3 bit vectors as pairwise sum of all Bi (use FULL\_ADDER\_2bit) -- Calculate S4 bit result as C1 + C2 (use FULL\_ADDER\_3bit) FA1: FULL\_ADDER port map (A => A(1), B => A(0), Cin => '0', S => B1(0), Cout => B1(1)); -- A1 + A0 = B1B10 = B1 FA2: FULL\_ADDER port map (A => A(3), B => A(2), Cin => '0', S => B2(0), Cout => B2(1)); -- A3 + A2 = B21B20 = B2 FA3: FULL\_ADDER port map (A => A(5), B => A(4), Cin => '0', S => B3(0), Cout => B3(1)); -- A5 + A4 = B31B30 = B3 FA4: FULL\_ADDER port map (A => A(7), B => A(6), Cin => '0', S => B4(0), Cout => B4(1)); -- A7 + A6 = B41B40 = B4 F2A1: FULL\_ADDER\_2Bit port map (A => B1, B => B2, Cin => '0', S => C1); -- B1 + B2 = C1 F2A2: FULL\_ADDER\_2Bit port map (A => B3, B => B4, Cin => '0', S => C2); -- B3 + B4 = C2 F3A: FULL\_ADDER\_3Bit port map (A => C1, B => C2, Cin => '0', S => S); -- C1 + C2 = S end Struct;

Each 2-bit Full adder is made of 2 1-bit full adders and carry bit is added as MSB of output

Each 3-bit Full adder is made of 3 1-bit full adders and carry bit is added as MSB of output

Each 1-bit Full adder is made of 2 half adders and a OR gate. Each Half adder is made of a XOR gate and a AND gate.

```
Python code used for generating trace file
import numpy as np
n = 8
Max = 2**n
numberOfOutputBits = int(np.floor(np.log2(n)+1))
def generateBinaryStrings(n, Max):
     return [bin(i)[2:].zfill(n) for i in range(Max)]
BinaryStrings = generateBinaryStrings(n, Max)
def OneCounter(string):
     count = 0
     for i in string:
         if (i == '1'):
           count += 1
     return count
with open("Tracefile.txt", "w") as file:
     for i in range(Max):
         I = BinaryStrings[i]
         output = OneCounter(I)
         mask = '1'*numberOfOutputBits
         0 = bin(output)[2:].zfill(numberOfOutputBits)
         str = "{} {} {}\n".format(I, 0, mask)
         file.write(str)
```

### RTL View:









# DUT Input/Output Format:

| Input Format: A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub>                              | (A (8-bit A <sub>7</sub> is MSB A <sub>0</sub> is LSB)) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Output Format: S <sub>3</sub> S <sub>2</sub> S <sub>1</sub> S <sub>0</sub>                                                                                         | (S (4-bit $S_3$ is MSB $S_0$ is LSB))                   |
| 00000000 0000 1111<br>00010000 0001 1111<br>00100001 0010 1111<br>00110100 0011 1111<br>01000111 0100 1111<br>01010111 0101 1111<br>11111101 0111 1111<br>11111111 |                                                         |

# RTL Simulation:



# Gate-level Simulation:



# Krypton board\*:

Map the logic circuit to the Krypton board and attach the images of the pin assignment and output observed on the board (switches/LEDs).

## Observations\*:

You must summarize your observations, either in words, using figures and/or tables.

# References:

Tertulien Ndjountche Digital Electronics 2 Sequential and Arithmetic Logic Circuits Wiley

<sup>\*</sup> To be submitted after the tutorial on "Using Krypton.