# MSM8952 Boot Architecture Overview

## **Q**IIALCO**M**

Qualcomm Technologies, Inc.

#### 80-NV610-3 B

 ${\bf Confidential\ and\ Proprietary-Qualcomm\ Technologies, Inc.}$ 

**Restricted Distribution:** Not to be distributed to anyone who is not an employee of either Qualcomm Technologies, Inc. or its affiliated companies without the express approval of Qualcomm Configuration Management.



## Confidential and Proprietary – Qualcomm Technologies, Inc.



NO PUBLIC DISCLOSURE PERMITTED: Please report postings of this document on public servers or websites to: <a href="mailto:DocCtrlAgent@qualcomm.com">DocCtrlAgent@qualcomm.com</a>.

Not to be used, copied, reproduced, or modified in whole or in part, nor its contents revealed in any manner to others without the express written permission of Qualcomm Technologies, Inc.

Qualcomm is a trademark of Qualcomm Incorporated, registered in the United States and other countries. All Qualcomm Incorporated trademarks are used with permission. Other product and brand names may be trademarks or registered trademarks of their respective owners.

This technical data may be subject to U.S. and international export, re-export, or transfer ("export") laws. Diversion contrary to U.S. and international law is strictly prohibited.

Qualcomm Technologies, Inc. 5775 Morehouse Drive San Diego, CA 92121 U.S.A.

© 2015 Qualcomm Technologies, Inc. and/or its affiliated companies. All rights reserved.

## **Revision History**

| Revision | Date     | Description                 |  |  |
|----------|----------|-----------------------------|--|--|
| А        | Apr 2015 | Initial release             |  |  |
| В        | May 2015 | Added slides 29, 40, and 41 |  |  |



#### **Contents**

- **Boot Architecture**
- MSM8952 PBL
- Watchdog Reset Debug
- MSM8952 Vs MSM8939
- SBL Debugging
- References
- Questions?



Confidential and Proprietary – Qualcomm Technologies, Inc.



## **Boot Architecture**



#### **Boot Address for Processors**

 There are different processors in the MSM8952 chipset. The table lists the processor types and boot addresses.

| Subsystem | Processor  | Boot address                           |                              |
|-----------|------------|----------------------------------------|------------------------------|
| APPS      | Cortex-A53 | 0x00100000*                            |                              |
| RPM       | Cortex-M3  | 0x00200000 <sub>(Subsystem view)</sub> | 0x0 <sub>(System view)</sub> |
| Modem     | MSS_QDSP6  | Configurable*                          |                              |
| Pronto    | ARM9™      | 0x0 or 0xFFFF0000 or ha                | rdware remap*                |
| LPASS     | LPASS_QDS  | Configurable*                          |                              |

<sup>\*</sup> No change in boot address in System and Subsystem views

### **Boot Call Stack**

| Component                                                  | Based on processor        | Loaded from | Executes in                | S               | Function                                                                                                                                                                                                                                                                                 |  |
|------------------------------------------------------------|---------------------------|-------------|----------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Application Processor<br>Primary Boot Loader<br>(APPS PBL) | Cortex-A53<br>(AArch32)   | NA          | APPS ROM                   |                 | Boot device and interface detection,<br>Emergency Download mode support,<br>load and authenticate SBL1 ELF<br>segments across L2TCM, and RPM<br>code RAM                                                                                                                                 |  |
| Secondary Boot<br>Loader stage 1 (SBL1)                    | Cortex-A53 eMMC (AArch32) | eMMC        | L2 TCM (segment1) OCIMEM   | L2 TCM          | Initial memory subsystem (buses, DDR, clocks, and CDT), load/authorize TZ, Hyperviser,                                                                                                                                                                                                   |  |
|                                                            |                           | 2016        | RPM code RAM<br>(segment2) | RPM code<br>RAM | RPM_FW, APPS BL images, memory dump via USB2.0 and Sahara, Watchdog debug retention (e.g., L2 flush), RAM dump to eMMC/SD support, USB driver support, USB charging, thermal check, PMIC driver support, configure DDR, and flush L1/L2/ETB to crash debug support related configuration |  |
| QSEE/TZ(TrustZone)                                         | Cortex-A53<br>(AArch64)   | eMMC        | LPDDR3                     |                 | Equivalent to TZBSP; setup secure run time environment, configure xPU, support fuse driver, authenticates any subsystem images. Abnormal RESET debug functionality is added                                                                                                              |  |
| QHEE(Hypervisior)                                          | Cortex-A53<br>(AArch64)   | eMMC        | LPDDR3                     |                 | Hypervisor image is responsible for VMM setup, SMMU configurations, and xPU access control                                                                                                                                                                                               |  |

## **Boot Call Stack (cont.)**

| Component                                      | Based on processor                   | Loaded from | Executes in                                             | Function                                                                                             |
|------------------------------------------------|--------------------------------------|-------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Resource Power<br>Manager Firmware<br>(RPM_FW) | Cortex-M3                            | еММС        | RPM code RAM                                            | Resource power management                                                                            |
| APPSBL/boot<br>manager and<br>OS loader        | Cortex-A53*<br>(AArch32/<br>AArch64) | еММС        | LPDDR3                                                  | Splash screen, loads and authenticates the kernel, and provides HLOS-specific BL features using UEFI |
| High-Level Operating<br>System (HLOS)          | Cortex-A53<br>(AArch32/<br>AArch64)  | еММС        | LPDDR3                                                  | Boots HLOS images, e.g., A53 HLOS kernel image, Pronto image, etc.                                   |
| Modem Primary Boot<br>Loader (Modem PBL)       | MSS_QDSP6                            | NA 2016     | Modem ROM<br>Qualcomm® Hexagon™ TCM<br>(Data and stack) | Set up Hexagon TCM, copies MBA from LPDDR/3 into Hexagon TCM, and authenticates MBA in Hexagon TCM   |
| Modem Boot<br>Authenticator (MBA)              | MSS_QDSP6                            | еММС        | Hexagon TCM                                             | Authenticates the modem image, xPU protects the DDR regions for modem, and memory dump               |

<sup>\*</sup>LK boot loader will start in 32-bit.

#### **Boot Code Flow**



#### **Boot Flowchart**

- The system powers on and takes MSM8952 AP CPU out of reset.
- In Cortex-A53 APPS PBL executes the following:
  - Loads and authenticates the SBL1 segment #1 from the boot device to L2 (as TCM) (a)
  - Loads and authenticates SBL1 segment #2 (SDI equivalent) to RPM code RAM, and (b) then jumps to SBL1
- SBL1#1 initializes DDR
  - Loads and authenticates the QSEE/TZ image from the boot device to DDR
  - Loads and authenticates the QHEE image from the boot device to DDR

Confidential and Proprietary – Qualcomm Technologies, Inc.

- Loads and authenticates the RPM firmware image from the boot device to RPM code RAM
- (d) Loads and authenticates the HLOS APPSBL image from the boot device to DDR
- SBL1 transfers execution to QSEE/TZ. QSEE/TZ sets up a secure environment, configures xPU, and supports the fuse driver.
  - SBL1 runs in AArch32 mode. QSEE/TZ runs in AArc64 mode. For AArch64 mode switch SBL1 sets boot re-mapper for QSEE entry and writes to RMR register and then triggers warm-reset. Now, QSEE starts in AArch64 mode.

### **Boot Flowchart (cont.)**

- QSEE transfers execution to QHEE. QHEE\* is responsible for VMM setup, SMMU configurations, and xPU access control.
- 6. QHEE notifies RPM to start the RPM firmware execution.
- 7. QHEE transfers execution to HLOS APPSBL to initialize the system.
  - (a) The Linux APPS boot loader (HLOS APPSBL) starts the execution in AArch32 mode-only.
  - (b) This is done by QHEE by looking at the ELF header for HLOS APPSBL, which indicates that it uses 32-bit instruction set architecture. QHEE changes to 32-bit mode and starts Linux APPS boot loader (HLOS APPSBL) execution in 32-bit mode.
- 8. HLOS APPSBL loads and authenticates the HLOS kernel. The Linux APPS boot loader (HLOS APPSBL) will indicate about the HLOS kernel AArch64 mode by making an SCM call to secure the monitor before exiting. LK does not jump into kernel directly as it used to do previously.
- HLOS kernel loads the Modem Boot Authenticator (MBA) to DDR via PIL.
- 10. HLOS kernel brings Modem DSP Hexagon out of reset.
- 11. Modem PBL then continues its boot process.
- 12. HLOS kernel loads the AMSS modem image to DDR via PIL
- 13. Modem PBL authenticates MBA and then jumps to it.
- 14. HLOS loads the Pronto image to DDR via PIL.
- 15. HLOS brings the Pronto image out of reset so that the Pronto image starts executing.
- 16. HLOS loads the LPASS image to DDR via PIL.
- 17. HLOS brings the LPASS image out of reset so that the LPASS image starts executing.

#### **Boot – AArch64 High-Level Flow**

- PBL and SBL run in AArch32 mode only.
- SBL downloads and authenticates images for subsequent boot flow: QSEE, QHEE, RPM firmware, and APPSBL.
- PBL and SBL configure QSEE image architecture mode, pass the images information to TZ, and transfer the execution into TZ.
- If AArch64 is not supported, jump into QSEE entry point.
- If AArch64 is supported, update reset address, remap secure path to QSEE entry, and then trigger AP CPU warm reset (single-core reset). The CPU will then reset from QSEE at AArch64\* mode.
- The remaining AP software stages are supported in AArch64.



### **Boot – AArch64 High-Level Flow (cont.)**



AArch64 has four exception levels (0-3), that replace eight processor modes found in ARM7™. The least privileged, EL0, is equivalent to User mode and EL1 to Kernel mode with EL2 for hypervisors, while the highest privilege level, EL3, is used for the TrustZone security monitor.

#### **Boot – AArch32 to AArch64 Switch Flowchart**



In MSM8952 QSEE/TZ will always run in AArch64 mode.

#### Switch from AArch32 to AArch64

- SBL runs in AArch32 mode
  - Set up boot remapper to AArch64 entry which is the QSEE image
  - Write to RMR\_EL3 register to set AArch64 mode and trigger a warm-reset
- Upon warm-reset, A53 successfully warm boots in QSEE with AArch64 mode

#### **Debug Assistant for AArch64**

- Abnormal reset causes A53 to boot up in Core0 AArch32 mode
- To debug, take a backup of all the alive cores before abnormal reset
- Arch
  - PBL saves X0 and X1, and passes the control to SBL\_Debug\_Entry
  - SBL\_Debug saves all Core0 (except x0, x1) GPRs in AArch32 mode and passes control to AArch64 QSEE
  - AArch64 QSEE then saves all Core0 GPRs in AArch64 mode

## **Boot – SBL ELF Loading**



## **Boot - MBA ELF Loading**



#### **Boot – ELF Loading**

#### SBL ELF loading

- APPS PBL starts ELF loading once the ELF headers are verified. Then APPS PBL loads the program headers, and then authenticates the hash segments
- APPS PBL loads the loadable segments and verifies hashes for each of those segments
- MBA ELF loading
  - Before the Hexagon processor is out of RESET, the PIL loads MBA ELF as is in the DDR and loads RMB0 with start address
  - Modem PBL starts to load MBA ELF from DDR to Hexagon L2 TCM
  - Modem PBL first loads and verifies ELF headers, loads program headers and hash segments, and then authenticates hash segments
  - Modem PBL loads loadable segments and verifies hashes for those segments

#### **SBL-QSEE Interface**

SBL loads and authenticates different boot images and hands over the control to QSEE. SBL populates image information as captured in the below structure for all images loaded by SBL, and then passes to QSEE.

```
typedef struct boot sbl gsee interface
  uint32 magic_1;
  uint32 magic 2;
  uint32 version;
  uint32 number images;
  uint32 reserved 1;
  boot_image_entry[BOOT_IMAGES_NUM_ENTRIES
} boot_sbl_qsee_interface;
                                                        typedef struct
                                                        secboot verified info type
boot images entry
                                                                      version id;
                                                          uint32
  secboot_sw_type image_id;
  uint32 e_ident;
                                                          uint64
                                                                      sw id;
                                                          uint.64
                                                                      msm hw id;
  uint64 entry point;
                                                          uint32
                                                                      enable debug;
  secboot verified info type image verified info;
                                                          secboot_image_hash_info_type
  uint32 reserved 1;
                                                          image_hash_info;
  uint32 reserved 2;
                                                          uint32 enable crash dump;
  uint32 reserved 3;
                                                          secboot_verified_info_type
  uint32 reserved 4;
 boot_images_entry;
```

### **Independent Modem Authentication Flow**



Confidential and Proprietary - Qualcomm Technologies, Inc.

#### **Boot Flowchart – Independent Modem Authentication**

- APPS HLOS downloads the MBA and modem image to DDR
- APPS HLOS writes MBA and modem image address to RMB registers
- APPS HLOS takes the modem out of reset
- Modem PBL executes and sets its own clock
- Modem PBL copies the MBA from DDR to modem TCM
- Modem PBL authenticates the MBA
- Modem PBL relinquishes control to the MBA
- MBA closes the public domain and locks the modem address range

Confidential and Proprietary – Qualcomm Technologies, Inc.

- MBA authenticates the modem image
- 10. MBA relinquishes control to the modem image
- 11. Modem image starts to run

PAGE 22



## **MSM8952 PBL**



### **PBL Error Logging**

- APPS PBL Saves the error information in RPM code RAM
  - Once a PBL error occurs, it goes to the error handler.
  - PBL logs the necessary log information into the RPM code RAM.
  - PBL goes to Emergency Download mode if it is not disabled by the fuse.
  - PBL tries SDC Port 2 recovery first. If it fails, PBL goes to HS-USB Emergency Download mode.
  - In Emergency Download mode, PBL enters the Sahara protocol to receive and authenticate the flash programmer from the host.
  - Once loaded and authentications are passed, the system jumps to the flash programmer start address.
  - The flash programmer executes and downloads the necessary boot images from the host side.
- Modem PBL Updates PBL-logs' error status and error details on RMB-status registers

## **APPS PBL Error Log Format**



#### **APPS PBL Error Code Definitions**

```
typedef enum
                             = 0x010000,
  PBL LOG GENR
                             = 0 \times 020000,
  PBL LOG PROC
                             = 0 \times 030000,
  PBL LOG LOADER
                             = 0 \times 040000,
  PBL LOG FUSE
                             = 0 \times 050000,
  PBL_LOG_AUTH
                             = 0 \times 060000,
  PBL_LOG_TIMER
                             = 0 \times 070000,
  PBL_LOG_CLOCK
  PBL LOG SEC HW
                             = 0 \times 080000,
                             = 0 \times 090000,
  PBL LOG SECBOOT
                             = 0x0A0000,
  PBL LOG SEC IMG AUTH
                             = 0 \times 0 B 0 0 0 0,
  PBL_LOG_SDCC
  PBL_LOG_SAHARA
                             = 0 \times 0 D 0 0 0 0,
  PBL_LOG_NAND
  PBL_LOG_PCIe
                             = 0x0E0000,
                            = 0x0F0000,
  PBL_LOG_UFS
  PBL LOG USB
                             = 0x100000,
  PBL LOG EXCEPTION
                             = 0x110000,
                             = 0x120000,
  PBL LOG ELF
                             = 0x7FFFFFFF /* To ensure it's 32 bits wide */
  PBL LOG FORCE32BITS
}pbl_log_block_type;
```

### **Modem PBL Error Log Format**



### **Common PBL Error Log**

#### Recoverable errors

Authentication failure

Failure due to bad image or image type

Failures due to Sahara

Failed to detect a device

#### Non-recoverable errors

NULL pointer checks

Any clock/PLL failures

Timer failures

Unsupported SDCC spec version or card type

Failures related to MMU

Invalid boot option configured

Invalid boot speed configured (Proc or MCLK)

Failures during memcpy or memzi

Hardware configurations/device state machine failures

Enumeration timeouts

Failures during stack copy

Stack check failures

FEC/fuse errors

Exceptions

#### Sub-error per functional block

#### **Example**

#### General

| PBL_GEN_REC_LOG_WDOG_RESET_DEBUG    | 0x0100    |
|-------------------------------------|-----------|
| PBL_GEN_REC_LOG_RANGE_SIZE_ERR      | 0x0200    |
| PBL_GEN_REC_LOG_FLASH_STATUS        | 0x0300    |
| PBL_GEN_REC_LOG_MISC                | 0x0400    |
| PBL_GEN_REC_RESERVED_1              | 0x0700    |
| PBL_GEN_REC_RESERVED_2              | 0x0800    |
| PBL_GEN_REC_RESERVED_3              | 0x0900    |
| PBL_GEN_REC_RESERVED_4              | 0x0A00    |
| PBL_GEN_NON_REC_LOG_NULL_PTR_ERR    | 0xE000    |
| PBL_GEN_NON_REC_LOG_STACK_CPY_ERR   | 0xE100    |
| PBL_GEN_NON_REC_LOG_BOOT_OPTION     | 0xE200    |
| PBL_GEN_NON_REC_LOG_EXCEPTION_ABORT | 0xE300    |
| PBL_GEN_NON_REC_LOG_FUNC_EXEC       | 0xE400    |
| PBL_GEN_NON_REC_LOG_MEMCPY          | 0xE500    |
| PBL_GEN_NON_REC_LOG_MEMZI           | 0xE600    |
| PBL_GEN_NON_REC_RESERVED_1          | 0xE700    |
| PBL_GEN_NON_REC_RESERVED_2          | 0xE800    |
| PBL_GEN_NON_REC_RESERVED_3          | 0xE900    |
| PBL_GEN_NON_REC_RESERVED_4          | 0xEA00    |
| PBL_GEN_LOG_FORCE32BITS             | 0x7FFFFFF |
|                                     |           |

#### PBL function block IDs

| GENERAL        | 0x010000 |
|----------------|----------|
| SDCC           | 0x020000 |
| NAND           | 0x030000 |
| SPI            | 0x040000 |
| RESERVED       | 0x050000 |
| LOADER         | 0x060000 |
| USB            | 0x070000 |
| TIMER          | 0x080000 |
| CLOCK          | 0x090000 |
| SAHARA         | 0x0A0000 |
| SECBOOT        | 0x0B0000 |
| SEC_HW         | 0x0C0000 |
| SEC_CE         | 0x0D0000 |
| AUTHENTICATION | 0x0E0000 |
| FLCB           | 0x0F0000 |
| SPMI           | 0x100000 |
| FUSE           | 0x110000 |
| PROCESSOR      | 0x120000 |
|                |          |

### **PBL Debugging**

- Obtain APPS PBL dump
  - Open build <META ROOT>\common\t32\t32start.cmd
  - Navigate to JTAG DAP mode > Podbus device chain > power trace ethernet
  - Select Cortex A53 Cluster1 Core 0
  - 4. Click Start
    - Store binary images
      - d.save.binary c:\Temp\APPS\_PBL\_ROM.bin 0x00100000--0x00117FFF
      - d.save.binary c:\Temp\RPM\_CODE\_RAM.bin 0x00200000--0x00223FFF
      - d.save.binary c:\Temp\APPS\_PBL\_L2.bin 0x08000000--0x0807FFFF
    - Store CPU register information
      - store c:\Temp\r\_Apps.cmm R
- Upload the APPS PBL dump in Salesforce and open a case to analyze the issue

Confidential and Proprietary – Qualcomm Technologies, Inc.

### **PBL Boot Option**

 The Boot\_config [0..4] GPIOs or BOOT\_CONFIG fuses can be used to select the following boot options. Once the fuse is blown, the GPIOs used for the boot option are free to be used as common GPIOs.

| BOOT_CONFIG | MSM8952                                  | Comments              |
|-------------|------------------------------------------|-----------------------|
| 0x00        | BOOT_DEFAULT_OPTION                      | eMMC@SDC1→SD@SDC2→USB |
| 0x01        | BOOT_SDC_PORT2_THEN_SDC_<br>PORT1_OPTION | SD@SDC2→eMMC@SDC1     |
| 0x02        | BOOT_SDC_PORT1_OPTION                    | eMMC@SDC1             |
| 0x03        | BOOT_USB_OPTION                          |                       |

Confidential and Proprietary – Qualcomm Technologies, Inc.

### **Fuses Used in PBL**

| Fuse bits eFuse     | Domain       | GPIO         | Description                                                                                                                                                                                                                        |
|---------------------|--------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FAST_BOOT (4 bits)  | ОЕМ          | 4            | Used by boot code to specify which device has priority to be booted from; this helps speed up the boot flow.                                                                                                                       |
| VID (16 bits)       | ОЕМ          | )            | USB vendor ID                                                                                                                                                                                                                      |
| PID (16 bits)       | OEM          | 125          | USB product ID                                                                                                                                                                                                                     |
| E_DLOAD_DISABLE     | OEM          | Z            | Disables emergency downloader                                                                                                                                                                                                      |
| USB_ENUM_TIMEOUT    | OEM 22 RELIT | <i>.</i>     | BOOT ROM must support USB enumeration timeout. Timeout applies to USB Download mode. If USB is not enumerated within time (90 sec), quit USB enumeration. If USB suspends or is disconnected after enumeration, start timer again. |
| SDCC_MCLK_BOOT_FREQ | OEM          |              | SDCC core clock                                                                                                                                                                                                                    |
| OEM_PK_HASH         | OEM          |              | Blows the hash of OEM public key                                                                                                                                                                                                   |
| FORCE_USB_BOOT      | No fuse      | 1 pin GPIO50 | Forces boot from USB                                                                                                                                                                                                               |
| FORCE_DLOAD_DISABLE | ОЕМ          |              | Force-download is disabled                                                                                                                                                                                                         |

#### **Boot Loader Customization**

- If the licensee uses different memory parts than those used in the reference design, the boot loader needs to be updated
- For eMMC memory:
  - If it is compliant, then no customization is required
  - For partition change, see Application Note: eMMC Partition Tables and Raw Programming (80-N4584-1) for details
- For DDR memory:
  - CDT in .xml needs to be reviewed and updated
  - DDR device type, mode (interleaved or not), density (rank/bank/row/column), and JEDEC specification default timing data
  - Retrieved by SBL1 and stored in shared IMEM and accessed by RPM
- Hardware platform ID:
  - Defines PLATFORM\_SUBTYPE based on the same chipset (MTP, CDP, etc.)
  - Controls the alternate functions on GPIOs
  - Stored in SMEM (DDR) and accessed by LK boot loader and the Linux kernel
  - For details, see DDR SDRAM HAL APIs and Customization Reference Guide (80-N1218-1) and Application Note: EEPROM Software Configuration Data Table (CDT) (80-N3411-1)

### **Single Instance DDR Driver**

- Eliminate 3 instances of DDR driver (SBL1, RPM\_FW, and SDI) to 1 instance
- RPM CodeRAM size increased by 16 KB (144 KB) to host a SBL1 ELF segment which includes DDR driver.
- Since RPM(M3) and APPS(Cortex-A7) are part of ARMv7 family, both SBL1 and RPM\_FW plug into same driver instance loaded in RPM CodeRAM by PBL. The SDI watchdog reset path also uses the same instance to bring DDR out of self refresh.
- Rationale
  - Scale DDR driver sequence and setting maintenance
  - Image size optimization



# **Watchdog Reset Debug**



### **SDI Handling changes**

#### MSM8952

- No separate SDI image. A part (~20%) of SDI logic is in SBL1 RPM-code-ram segment and the remaining is in TZ image.
- During cold boot, the SDI logic part of TZ enables the wdog-reset/SDI-path for non-production devices only.
- DDR handling logic, during SDI, reuses SBL1 DDR driver segment in RPM CodeRAM. All the L2/secure cache flush logic, during SDI, is reused from the TZ image.
- PBL on watchdog reset jumps to SBI1 segment#2 of RPM CodeRAM fixed offset.

**Note:** For information on general query to SDI watchdog reset debugging process, refer to Presentation: MSM8916/MSM8909 Linux Android Debug Overview (80-NL239-7)

Confidential and Proprietary – Qualcomm Technologies, Inc.

## **Watchdog Debug Flow Diagram**



### Watchdog Debug Flow

- Cold boot
  - APPS PBL → SBL1 → QSEE → RPM FW\* → APPSBL. \*Logically, QSEE transfers the control to APPSBL (not RPM\_FW).

Confidential and Proprietary – Qualcomm Technologies, Inc.

- Watchdog reset (first reset)
  - APPS PBL  $\rightarrow$  SBL1 segment #2, brings DDR out of self-refresh  $\rightarrow$  QSEE
  - QSEE flushes the cache, saves on-chip debug buffer, before forcing second reset via PS HOLD drop
- Second reset
  - APPS PBL → SBL1 → Sahara Download mode
  - SBL1 supports the default memory dump feature to dump the DDR via USB for non-production devices.

PAGE 37



## MSM8952 Vs MSM8939



#### MSM8952 vs MSM8939

|                   | MSM8952                                                                          | MSM8939                                               |
|-------------------|----------------------------------------------------------------------------------|-------------------------------------------------------|
| CPU               | 4xA53 1.5 GHz to 1.7 GHz,<br>512 KB L2<br>4xA53 1.1 GHz to 1.2 GHz,<br>512 KB L2 | 4xA53 1.5 – 1.7 GHz 512 KB<br>4xA53 1.0 GHz 256 KB L2 |
| Memory            | 1x933 MHz LPDDR3;<br>eMMC5.1, SD 3.0                                             | 1x800 MHz LPDDR3;<br>eMMC4.5, SD3.0                   |
| PBL               | No major changes, PBL supports ELF load.                                         | PBL supports ELF load.                                |
| SBL               | frequency plan is changed for DDR is 933 MHz and Mass Storage mode is removed.   | Frequency plan for DDR is 800 MHz.                    |
| DDR<br>controller | BIMC controller and PHY as that used in MSM8939.                                 | - NA -                                                |

Note: Refer MSM8952 Clock Plan (80-NV610-4) for detailed frequency information.



# **SBL** Debugging



### **SBL** Debugging

- Run boot\_debug.cmm scripts to debug the SBL image
  - Open build <META ROOT>\common\t32\t32start.cmd
  - Navigate to JTAG DAP mode > Podbus device chain > Power Trace Ethernet
  - Select Cortex A53 Cluster1 Core 0
  - 4. Click Start
  - Run <Boot build>\boot\_images\core\boot\secboot3\scripts\ boot\_debug.cmm
  - Select the required option
- Manual debug
  - Open build <META ROOT>\common\t32\t32start.cmd
  - Navigate to JTAG DAP mode > Podbus device chain > Power Trace Ethernet
  - Select Cortex A53 Core 0
  - Click Start
  - Run D.LOAD.ELF <Boot build>boot\_images\core\boot\secboot3\hw\msm8952\sbl1\SBL1\_ASIC.elf /nocode /noclear
  - Insert break point at sbl1\_main\_ctl /o
  - 7. Sys.up and go.

#### References

| Documents                                                        |            |
|------------------------------------------------------------------|------------|
| Qualcomm Technologies, Inc.                                      |            |
| Application Note: eMMC Partition Tables and Raw Programming      | 80-N4584-1 |
| DDR SDRAM HAL APIs and Customization Reference Guide             | 80-N1218-1 |
| Application Note: EEPROM Software Configuration Data Table (CDT) | 80-N3411-1 |
| Presentation: MSM8916/MSM8936/MSM8939 Boot Architecture Overview | 80-NL239-1 |
| Presentation: MSM8916/MSM8909 Linux Android Debug Overview       | 80-NL239-7 |

## **Acronyms**

| Acronyms  |                                           |  |
|-----------|-------------------------------------------|--|
| Term      | Definition                                |  |
| APSS PBL  | Application Processor Primary Boot Loader |  |
| TZ        | TrustZone                                 |  |
| RPM FW    | Resource Power Manager Firmware           |  |
| HLOS      | High-Level Operating System               |  |
| Modem PBL | Modem Primary Boot Loader                 |  |
| MBA       | Modem Boot Authenticator                  |  |



### **Questions?**

https://support.cdmatech.com

