#### **Exercise Manual**

for

# Introduction to OpenCL™ for Intel® FPGAs

#### Lab Exercise 1

#### **Software Requirements**

CentOS 7 Linux\* OS
Eclipse IDE
Intel® FPGA SDK for OpenCL™ version 19.1
Intel® Quartus® Prime Pro software version 19.1 with Arria® 10 family
Intel® Code Builder for OpenCL™ (Needed to run fast emulator)

<sup>\*</sup>OpenCL and the OpenCL logo are trademarks of Apple Inc. used by permission of Khronos



### Exercise 1

## Setting Up OpenCL™ Host-Side Application

In this exercise, you will practice writing an OpenCL™ host-side application including constructs to get the OpenCL platform and device; create an OpenCL context, command queue, and buffers. We will use the C++ OpenCL API in this lab. C API usage is very similar, visit the Intel FPGA OpenCL web page for examples.

- \_\_\_\_ 1. Unzip Introduction\_to\_OpenCL\_19\_1\_v1.tar.gz
  - a. Type "tar -xvf Introduction\_to\_OpenCL\_19\_1\_v1.tar.gz"

This will unzip the course files into the appropriate folder. If the tar.gz files is not there with exactly the same name, please consult the instructor.

- 2. Go into the course directory
  - a. Type "cd OCL 19 1"
- 3. Source the course environment
  - a. Examine init.sh using your favorite text editor (For example gedit)
    - i. Type "gedit opencl init.sh"

This script set up the environment.

- b. Execute the script
  - i. Type "source opencl\_init.sh" in the terminal

#### Step 2. Launch Eclipse

- \_\_\_\_ 1. Launch Eclipse
  - a. Type "eclipse &" in the terminal
- \_\_\_\_2. Set the workspace to /home/student/fpga\_trn/OpenCL/OCL\_19\_1 and click Launch
- \_\_\_\_ 3. Close the welcome screen if it appears by clicking the X by the tab that says Welcome
- 4. You will see a project named **SimpleOpenCL** open in the **Project Explorer** pane on the left. Expand this project by clicking the triangle next to the project's name.



The **SimpleOpenCL** project is the project we're going to use to compile and run our OpenCL host program. You should notice that there are three source files. **utility.cpp** contains functions that perform useful tasks such as printing information about the OpenCL environment. **main.cpp** has main() that will contain all of our host side code, which is what we're going to modify in this exercise. **SimpleKernel.cl** is the kernel file, but is not included in the project since it must be compiled separately in the terminal window.

5. Examine the project settings

When being developed, this project was started by right-clicking in the Project Navigator pane, and selecting New -> C++ Project. Then, customizing the settings outlined below. Any version of Eclipse meant for C/C++ development should be similar to set up.

- a. Click the **Project** menu item near the top of Eclipse, then select **Properties** at the bottom of the list
- b. Expand C/C++ Build at the left and click Settings
- c. In the tab that says Settings, ensure the configuration says **Debug** [Active], and that the **Tools Settings** tab is selected. Expand **GCC C++** Compiler in the left pane, and click **Includes**.
- d. Observe the compile include path that has been included.



\_\_\_\_ 6. In the terminal window, type "aocl compile-config" (may need to press return first)

[student@localhost OCL\_19\_1]\$ aocl compile-config
-I/opt/intelFPGA\_pro/19.1/hld/host/include

This command gives you the configuration you need to use for the compiler settings. Observe that it is the same path set up in Eclipse for the project.

\_ 7. In the **Tools Settings** tab in Eclipse, expand **GCC C++ Linker** and select **Libraries**. Notice the libraries that have been set up for the linker.



- \_\_\_\_\_ 8. Next, click on **Miscellaneous** (under **Libraries**), and observe the Linker flags (which are command line options) that have been set up.
- 9. In the terminal window, type "aocl link-config"

```
[student@localhost OCL_19_1]$ aocl link-config
-L/opt/intelFPGA_pro/19.1/hld/host/linux64/lib -lOpenCL
```

This command gives you the configuration you need to use for the linker settings. Observe that they are the same things set up in the Eclipse project.

\_\_\_\_ 10. For more information on how installable client driver and the various different OpenCL implementations are installed. Type "aocl diagnose icd-only"

For our training, we'll be using the Fast Emulator implementation implemented with libintelocl\_emu.so, the regular FPGA platform is implemented with libalteracl.so

\_\_11. Click **Cancel** at the bottom of the Property window to close the window.

#### Step 2. Write the host side code

If you prefer to edit your code in another editor, it is fine. Simply navigate to the SimpleOpenCL/ subdirectory and open the files from there.

\_ 1. Open main.cpp from the Project Explorer pane in Eclipse by double-clicking on its name.



#### Step 3. Run and debug the host-side program

- \_1. Save **main.cpp**.
- 2. Compile the project by right-clicking the project's name in the Project Navigator pane and selecting Build Project. For subsequent compiles, before selecting Build Project, first run Clean Project (the next option down on the right-click menu).



\_\_\_ 3. If you have any errors, they will show up in the **Problems** tab at the lower part of Eclipse. Expand **Errors** and scroll right to see which file and line number.



\_ 4. Correct any errors with your compile by modifying main.cpp. Remember to run Clean Project before Build Project for any subsequent compiles after the first one. When you see "Build Finished" in blue in the **Console** tab at the bottom of Eclipse, your compile was successful.

```
Finished building target: SimpleOpenCL

15:48:53 Build Finished. 0 errors, 0 warnings. (took 4s.144ms)
```

- \_\_\_\_ 5. Debug the program. Right-click on the project's name in the **Project Navigator** pane and select Debug As -> Local C/C++ Application.
- 6. Click **Switch** when asked to Confirm the Perspective Switch.
- 7. You are now in the **Debug** view of Eclipse. Click the green arrow with the yellow vertical bar beside it near the top to run. The program will run until it finishes or a breakpoint is reached. Set breakpoints by double-clicking in the area to the left of the code. Step by clicking the button that has a yellow arrow bending down.

The output of the host program will show up in the Console tab at the bottom of the screen.



8. Run the program by clicking the green arrow with the yellow vertical bar to its left. When the program runs toward the end, you should see information regarding the Platforms and Device printed in the **Console** tab

Here you see the various properties of your OpenCL Platforms and device.

```
星 Console 🛭 👭 Registers 🧗 Problems 🕡 Executables 🖳 Debugger Console 📋 Memory
<terminated> (exit value: 1) SimpleOpenCL [C/C++ Application] SimpleOpenCL
Number of Platforms: 3
Platform 0: Intel(R) FPGA SDK for OpenCL(TM)
Platform 1: Intel(R) FPGA Emulation Platform for OpenCL(TM) (preview)
Platform 2: Intel(R) CPU Runtime for OpenCL(TM) Applications
Using Platform: 1
Number of Devices in Platform: 1
Device Number: 0
Device Name: Intel(R) FPGA Emulation Device (preview)
Is Device Available?: 1
Device Max Compute Units: 1
Device Max Work Item Dimensions: 3
Device Max Work Group Size: 67108864
Device Max Frequency: 2700
Device Max Mem Alloc Size: 8391900160
```

9. If you need to restart your debugging session because it terminates, press the bug icon near the **Window** menu item at the top of the screen.



\_\_\_\_ 10. When you have successfully run your code, switch back to the C/C++ perspective by clicking the **C/C++** button near the top of the Eclipse window.



#### **Exercise Summary**

 Practiced writing OpenCL host-side code that moved content into the device memory.

#### **END OF EXERCISE 1**

\_\_\_\_\_

Intel Corporation. All rights reserved.

Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries.

Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

\*Other names and brands may be claimed as the property of others.