# Parsa Alizadeh

## 09906453086 | parsa.alizadeh2004@gmail.com

Socket Programming using QT framework

Distributed File System Over LAN

| Education                                                                                        |                                    |  |
|--------------------------------------------------------------------------------------------------|------------------------------------|--|
| University of Tehran , BS Computer Engineering                                                   | 2022-2026(Expected)                |  |
| Experience                                                                                       |                                    |  |
| Computer Architecture                                                                            | 2023                               |  |
| Divisor for unsigned fixed-point numbers                                                         | <u>Github</u>                      |  |
| Single-Cycle RISC-V Processor                                                                    | <u>Github</u>                      |  |
| Multi-Cycle RISC-V Processor                                                                     | <u>Github</u>                      |  |
| Multi-Cycle RISC-V Pipeline Processor                                                            | <u>Github</u>                      |  |
| Digital Design Lab                                                                               | 2024                               |  |
| Clock and Periodic Signal Generation                                                             |                                    |  |
| Sequential Synthesis and FPGA Programming                                                        |                                    |  |
| Digital Modulation                                                                               |                                    |  |
| Using Altera FPGA and Quartus                                                                    | <u>Github</u>                      |  |
| Arm Processor(Computer Architecture Lab)                                                         | 2025                               |  |
| Using Vivado and Xilinx FPGA                                                                     | Github                             |  |
| Artificial Intelligence                                                                          | 2025                               |  |
| <ul> <li>Implementation of Informed and Uninformed Search Algorithms and Solvin Them.</li> </ul> | ng a Problem with<br><u>Github</u> |  |
| Genetic & Game                                                                                   | <u>Github</u>                      |  |
| Predicting Student Grades with ML                                                                | <u>Github</u>                      |  |
| Convolutional vs. Fully Connected Neural Networks                                                | <u>Github</u>                      |  |
| Computer Aided Design of Digital Systems                                                         | 2024                               |  |
| Multiply by Approximation                                                                        | <u>Github</u>                      |  |
| Designing an I/O Buffer                                                                          | Github                             |  |
| <ul> <li>Design and Implementation of the Processing Elements of Eyeriss Accele</li> </ul>       | rator                              |  |
| Computer Network                                                                                 | 2025                               |  |

<u>Github</u>

Github

Making a Network using GN3 and Wireshark

| Operating Systems |                                                              | 2025          |
|-------------------|--------------------------------------------------------------|---------------|
| •                 | Programming race with Socket programming                     | <u>Github</u> |
| •                 | Multi-process Programs and Inter-process Communication (IPC) | <u>Github</u> |
| •                 | Multi-Thread Design of a Neural Network                      | <u>Github</u> |
| •                 | LAB1: Introduction to XV6 OS                                 | <u>Github</u> |
| •                 | LAB2: System calls using XV6                                 | <u>Github</u> |
| •                 | LAB3: Scheduling using xv6                                   | <u>Github</u> |
| •                 | LAB4: Synchronization using xv6                              | Github        |

#### **Related Courses**

- Digital Design
- Computer Architecture
- Computer Aided Design of Digital Systems
- Digital Design Lab
- Computer Architecture Lab
- Computer Networks
- Advanced Programming
- Data Structure and Algorithm
- Artificial Intelligence
- Engineering Probability and Statistics
- Operating Systems

#### **Skills & abilities**

### Languages:

English : Fluent Persian : Native

Tools: Modelsim , Vivado, GN3,

#### Programming:

Proficient in C\C++, Verilog, Python Familiar with: Java, Javascript

#### Libraries and Frameworks:

Familiar with: NumPy, Pandas, Scikit-Learn, TensorFlow, Matplotlib

• Operating Systems: Linux (Ubuntu), Windows