# Towards a Monolithic Electronic Platform in Conventional Silicon Photonics Processes

Philippe Arsenault and Wei Shi\*

Department of Electrical and Computer Engineering, COPL, Université Laval, Québec, Canada \*wei.shi@gel.ulaval.ca

Abstract—We present the design methodology to make any active silicon photonics node, a monolithic platform. The approach is based on the usage of the waveguide and complementary dopant to create MOSFETs and digital gates allowing the inclusion of basic on-chip processing and specialized analog circuitry.

Index Terms—Silicon photonics, Monolithic integrated circuit, electronic-photonic co-design, CMOS integrated circuits

#### I. Introduction

State-of-the art monolithic electronic-silicon photonics processes are a monumental advancement in the co-design of electronic and photonics circuits. For high speed application, sharing the same substrate has its advantages: no interconnection needed reducing the parasitic load, integrated simulation environment and simpler mechanical assembly of the integrated circuit (IC) into more complex systems. Although, at the moment, even the best monolithic processes struggle to compete with recent CMOS nodes in terms of maximum frequency of operation for digital signal processing or the driving power needed for optical modulators. For lower speed application that do not need these higher speeds or driving power, monolithic nodes seems to be an enticing solution for its ease of use, embedded testing capabilities and easier physical assembly. Nevertheless, since monolithic nodes are usually build upon an existing CMOS node and modified to fit the less strainuous fabrication of the photonics, they tend to exceed the price per area of similar CMOS processes [1].

Integrating CMOS capabilities in a silicon photonics node, although possible, is relatively new. It creates a new avenue to access a monolithic node for researchers and industry without the high entry price. Prior art has shown that integrating CMOS transistors into a conventionnal silicon photonics process is possible but limited [1], [2], as it shows poorer electrical performances than equivalent CMOS and has no foundry supplied electronic libraries. It has more recently been used in power monitoring and signal multiplexing applications [3], [4].

In this paper, we aim to expand on the idea by proposing improvements on the transistor design, discussing the limitations and pitfalls of the implementation and tooling, and present the progress made towards a monolithic electronic platform in a conventional silicon photonics process.

The authors want to acknowledge the financial support of the NSREC and Francesco Zanetto for useful discussions.

# II. FUNDAMENTALS AND PRINCIPLE

While the design of the basic transistor unit is a promising start, improving the design is favorable to the integration of onchip more complex analog and digital electronics. This section will present the modeling of the transistors and the effect of the proposed changes has on key parameters; the small signal gain (gm) and the cut-off frequency  $(F_t)$  and their effect on both analog an digital circuits.

A higher small signal gain means that the analog circuitery requires less transistors for the same amplification factor, shrinking the circuits and parasitics. The increase of the small signal gain also increases the current output strength of digital gates, helping in the charge and discharge of capacitive loads, such as gates or PN junctions. The other parameter, the cut-off frequency of the transistor, is a measurment of how fast a single transistor can switch. Improving the cut-off frequency of the transistor opens up the design area for analog and digital circuitry as it represents the upper limit at which a circuit can run in a parasitic-less environment.

The saturation region small signal gain is the measurment of how much the drain current  $(I_D)$  changes in relation with the gate-to-source voltage  $(V_{GS})$  in a specific condition of the drain-to-source voltage  $(v_{DS})$ .

$$gm = \left. \frac{\delta I_D}{\delta V_{GS}} \right|_{v_{DS}} = \mu_x C_{ox} \frac{W}{L} (V_{GS} - V_T) (1 + \lambda v_{DS}) \quad (1)$$

In 1,  $\mu_x$  is the mobility of the charges,  $C_{ox}$  is the oxide capacitance per unit area, W and L are the size of the gate,  $V_T$  is the threshold voltage and  $\lambda$  is the channel-length modulation parameter. The length of the transistor is controllable by the distance between two tubs of the same type of doping and the length of the gate while the width is fixed by the waveguide layer height. As the physical limit of the gate length is the minimal width of a silicon waveguide, the limiting factor is often the minimal distance between two tubs of similar doping without causing a unwanted connection between the source and the drain. Depending on the foundry used, this distance can vary and be subject to mask alignment precision. As for the  $C_{ox}$  value, it is not only found in 1 but also in the formula of  $V_T$ , which influences the bias point and gm.

$$V_T = V_{fb} + 2\phi_F + \frac{\sqrt{2\varepsilon_{Si}qN(2\phi_F)}}{C_{ox}}$$
 (2)



Fig. 1. A. The proposed digital core schematic, B. The digital core in a photonics system and C. Layout of the digital Core.

In (2),  $V_{fb}$  is the flat band voltage,  $\phi_F$  is fermi potential of the doped channel,  $\varepsilon_{Si}$  the permittivity of silicon, q the elemental charge and N the doping of the channel.

The second metric, the cut-off frequency  $F_T$ , it's small-signal gain over its gate-source  $(C_{GS})$  and gate-drain capacitance  $(C_{GD})$ ,

$$F_t = \frac{gm}{2\pi(C_{GS} + C_{GD})} = \frac{\mu_x(V_{GS} - V_t)}{2\pi(\frac{2}{3}L^2 + 2L_{ov}L)},$$
 (3)

where  $L_{ov}$  the overlap length between the gate and the source or drain area. Improvement on the  $2V\ V_T$  value [2] is possible by shaving away at the gap between the gate and the channel, reducing it from  $200\ \mathrm{nm}$  to  $140\ \mathrm{nm}$  and reducing the L value under  $4\ \mu m$ . Together with the diminution of the L value, one could theoretically increase the maximum frequency of operation by a factor of around  $80\ \mathrm{to}\ 100$ .

With the improvements made to the basic MOSFET, the next step is to create a analog and digital library of circuits enabling semi-automated designs.

# III. IMPLEMENTATION AND CHALLENGES

The proposed approch in this article is to give the photonics chip the ability to communicate digitally with an external controller, fixing the number of external connections. The Fig.II.A shows the proposed architecture of an electronic-photonic integrated circuit with an internal core driving photonic structures with a DAC and an array of sample and hold circuits, and receiving signal from power monitor photodetectors with an ADC, a transimpedance amplifier and an analog multiplexer. The analog circuits can be made directly with the transistors while the mixed and digital circuits need more tooling to be possible. Thus, a digital electronic kit was created. It was then fed into an open-source automated router, OpenROAD [5], along with the verilog design files and the technology files. The conceptual schematic of the core is shown in Fig.II.B while the layout is shown in Fig.II.C.

Some challenges did arise, one file we were not able to provide to the router yet is the timing library of the gates, which can either be simulated by parasitic extraction simulations or constructed via a measurment campaign. Nevertheless, not

having the exact timing of the gate influences the maximum clock frequency of the circuit, not its logics, as the circuit will still be capable to compute at a lower speed than expected. Additionnally, during our first measurment campaign of the reduced L and smaller gap transistors, a flaw in the fabrication process was discovered. Since the photonics nodes care much more about the optical properties of the waveguides, when we closed the gap between the channel and the gate, a significant amount of the transistor exhibited an unwanted electrical connection was made between the gate and the drain/source or channel, meaning that the device was unusable with the minimal distance prescribed by the foundry. Finally, while the size of the Fig.II.C is large, shrinking it is not limited by the physics of the implementation but rather the foundry's tolerances on vias and metals.

#### IV. CONCLUSION

Advancements towards a fully electronics-photonics monolithic node were demonstrated by improving of the fundamental building block, the MOSFET, permitting the building of a digital electronics library. This library was then used with open-source tooling to produce a digital core with SPI capabilities showing that the implementation of a digital library was successful. Next steps of this endavour are to build a simulation environment where the analog transistors are well modelled in order to construct the rest of the analog and mixed component to create a completely digitally adressable photonics structures.

### REFERENCES

- [1] S. Shekhar *et al.*, "Roadmapping the next generation of silicon photonics," *Nat Commun*, vol. 15, no. 1, p. 751, 2024.
- [2] F. Zanetto et al., "Unconventional monolithic electronics in a conventional silicon photonics platform," *IEEE Transactions on Electron Devices*, vol. 70, no. 10, pp. 4993–4998, 2023.
- [3] M. Crico et al., "Monolithic transimpedance amplifier for on-chip light monitoring in pure silicon photonics," *IEEE Photonics Technology Let*ters, vol. 36, no. 15, pp. 965–968, 2024.
- [4] F. Zanetto et al., "Time-Multiplexed Control of Programmable Silicon Photonic Circuits Enabled by Monolithic CMOS Electronics," Laser & Enabled by Monolithic CMOS Electronics," Laser & Enabled by Monolithic CMOS Electronics," Laser
- [5] T. Ajayi et al., "Openroad: Toward a self-driving, open-source digital layout implementation tool chain," Proc. GOMACTECH, pp. 1105–1110, 2019.