# **KGP-RISC ISA**

Group: 024

Members: Parth Jindal, Pranav Rajput

## **Instruction formats:**

There are 3 types of instruction formats:

1. R-format (Register format)

2. I-format (Immediate format)

3. J-format (Jump format)

### R-format

| Field size | 6  | 5  | 5  | 5     | 6    | 5  | Instructions                               |
|------------|----|----|----|-------|------|----|--------------------------------------------|
| R-format   | ор | rs | rt | shamt | func | dc | add, cmp, and, xor, all-shift instructions |

Currently, all R-format instructions are kept under the same Op-Code.

op-code: 000000

| Instruction | func-code |
|-------------|-----------|
| add         | 000001    |
| стр         | 000010    |
| and         | 000011    |
| xor         | 000100    |
| shll        | 000101    |
| shrl        | 000110    |
| shllv       | 000111    |
| shrlv       | 001000    |
| shra        | 001001    |
| shrav       | 001010    |

## **I-format**

| Field-size | 6  | 5  | 5     | 16                | Instructions        |
|------------|----|----|-------|-------------------|---------------------|
| I-format   | ор | rs | rt/dc | address/immediate | lw, sw, addi, cmpi, |

The following table enlists the op-code for all the above instructions

| Instruction | op-code |
|-------------|---------|
| lw          | 010000  |
| SW          | 011000  |
| addi        | 001000  |
| cmpi        | 001001  |

## J-format

| Field size | 6  | 26             | Instructions         |  |  |
|------------|----|----------------|----------------------|--|--|
| J-format   | ор | target address | b, br, bl, bcy, bncy |  |  |

The following table enlists the op-code for all the above instructions

| Instruction | op-code | fmt                  |
|-------------|---------|----------------------|
| br          | 100000  | op   rs   xxxxxxxx   |
| b           | 101000  | op   label           |
| bcy         | 101001  | op   label           |
| bncy        | 101010  | op   label           |
| bl          | 101011  | op   label           |
| bltz        | 110000  | op   rs   xx   label |
| bz          | 110001  | op   rs   xx   label |
| bnz         | 110010  | op   rs   xx   label |

The following table summarizes all the instructions and the associated op-codes

| LSB<br>MSB | 000      | 001  | 010  | 011 | 100 | 101 | 110 | 111 |
|------------|----------|------|------|-----|-----|-----|-----|-----|
| 000        | R-format |      |      |     |     |     |     |     |
| 001        | addi     | cmpi |      |     |     |     |     |     |
| 010        | lw       |      |      |     |     |     |     |     |
| 011        | sw       |      |      |     |     |     |     |     |
| 100        | br       |      |      |     |     |     |     |     |
| 101        | b        | bcy  | bncy | bl  |     |     |     |     |
| 110        | bltz     | bz   | bnz  |     |     |     |     |     |
| 111        |          |      |      |     |     |     |     |     |

## Arithmetic Logic Unit Design

The proposed ALU has an internal adder module, and xor modules and a barrel shifter with lines for direction and type(logical/arithmetic).

A separate input bus is also present for shift-amount to be passed as input to shift module. The shift input can either come directly from the shift input bus or from the 5 LSB's of the register specified in the <u>shift-variable instructions</u>. A 2-1 Mux is hence used to select either of these inputs.

For simplicity, since the ISA doesn't have the subtract command natively, no carry-in has been provided rather for the complement instruction, a 2-1 MUX is used to switch input-1 with 32'd1 and the adder module is used to compute the complement.

## Flags from ALU:

- 1. Carry
- 2. Zero result
- 3. Sign of result (0 for +, 1 for -)

The ALU design has been included in the documentation and also embedded here:

# ALU DESIGN KGP-RISC



## Datapath and control signals for the ISA

The given document (separate and embedded) shows the complete data paths and control signals for the Instruction set. The data-paths are shown using black lines and the control signals using the red lines. For simplicity the controller lines have not been joined to the modules themselves rather left open for better visual clarity.

The ISA contains 3 primary control modules:

- 1. Controller: handles the primary signals to all modules
- 2. ALU-Controller: handles the ALU-specific control signals
- 3. Branch-Controller: handles the logic for branch on flag-signals and produces the output if it has to branch or not

There are 3 standard ways in which instruction memory can be referenced in the Instruction set:

- 1. Direct PC addressing
- 2. PC-relative addressing
- 3. (Pseudo)Direct jump addressing

## Control signals:

- 1. Regwrite: whether to write into the register file or not
- 2. RegDst[1:0]: destination register for the write-register (can be \$ra, rs, rt)
- 3. ALUSrc: Source for the 2nd input to the ALU (can be rt, sgn-extend(imm))
- 4. MemRead: whether to read from Data-memory or not
- 5. MemWrite: whether to write into the Data-memory or not
- 6. Mem2Reg[1:0]: write-data for the register files (can be PC+4, mem[], result\_ALU)
- 7. Branch: whether to branch or not
- 8. LblSel: select type of addressing for PC-relative and PseudoDirect
- 9. *JumpAddr*: whether the jump address comes from a source reg (rs) or from a label



## Truth table for control signals with associated op-codes and func-codes

| Ор    | Opcode | RegDst | RegWrite | ALUSrc | MemRead | MemWrite | Branch | Mem2Reg | LblSel | JumpAddr |
|-------|--------|--------|----------|--------|---------|----------|--------|---------|--------|----------|
| add   | 000000 | 00     | 1        | 0      | 0       | 0        | 0      | 10/11   | Х      | х        |
| comp  | 000000 | 00     | 1        | 0      | 0       | 0        | 0      | 10/11   | Х      | х        |
| addi  | 001000 | 00     | 1        | 1      | 0       | 0        | 0      | 10/11   | х      | х        |
| compi | 001001 | 00     | 1        | 1      | 0       | 0        | 0      | 10/11   | Х      | х        |
| and   | 000000 | 00     | 1        | 0      | 0       | 0        | 0      | 10/11   | Х      | Х        |
| xor   | 000000 | 00     | 1        | 0      | 0       | 0        | 0      | 10/11   | х      | х        |
| shll  | 000000 | 00     | 1        | x      | 0       | 0        | 0      | 10/11   | Х      | х        |
| shrl  | 000000 | 00     | 1        | x      | 0       | 0        | 0      | 10/11   | х      | х        |
| shllv | 000000 | 00     | 1        | х      | 0       | 0        | 0      | 10/11   | Х      | Х        |
| shrlv | 000000 | 00     | 1        | x      | 0       | 0        | 0      | 10/11   | Х      | х        |
| shra  | 000000 | 00     | 1        | x      | 0       | 0        | 0      | 10/11   | Х      | Х        |
| shrav | 000000 | 00     | 1        | х      | 0       | 0        | 0      | 10/11   | Х      | Х        |
| lw    | 010000 | 00     | 1        | 1      | 1       | 0        | 0      | 01      | Х      | Х        |
| sw    | 011000 | 01     | 0        | 1      | 0       | 1        | 0      | х       | Х      | х        |
| b     | 101000 | х      | 0        | х      | 0       | 0        | 1      | Х       | 0      | 0        |
| br    | 100000 | x      | 0        | х      | 0       | 0        | 1      | Х       | Х      | 1        |
| bltz  | 110000 | x      | 0        | х      | 0       | 0        | 1      | Х       | 1      | 0        |
| bz    | 110001 | x      | 0        | x      | 0       | 0        | 1      | Х       | 1      | 0        |
| bnz   | 110010 | х      | 0        | х      | 0       | 0        | 1      | х       | 1      | 0        |
| bl    | 101011 | 10/11  | 1        | x      | 0       | 0        | 1      | 00      | 0      | 0        |
| bcy   | 101001 | x      | 0        | x      | 0       | 0        | 1      | х       | 0      | 0        |
| bncy  | 101010 | х      | 0        | х      | 0       | 0        | 1      | х       | 0      | 0        |

# <u>Truth table for ALU-control signals with associated op-codes and func-codes</u>

| Operation | Opcode | Func-code | Compl | Sel | Dir | Туре |
|-----------|--------|-----------|-------|-----|-----|------|
| add       | 000000 | 000001    | 0     | х   | Х   | Х    |
| comp      | 000000 | 000010    | 1     | х   | х   | х    |
| addi      | 001000 | -         | 0     | х   | Х   | х    |
| compi     | 001001 | -         | 1     | х   | х   | х    |
| and       | 000000 | 000011    | 0     | х   | х   | х    |
| xor       | 000000 | 000100    | 0     | X   | х   | х    |
| shll      | 000000 | 000101    | 0     | 1   | 0   | х    |
| shrl      | 000000 | 000110    | 0     | 1   | 1   | 0    |
| shllv     | 000000 | 000111    | 0     | 0   | 0   | х    |
| shrlv     | 000000 | 001000    | 0     | 0   | 1   | 0    |
| shra      | 000000 | 001001    | 0     | 1   | 1   | 1    |
| shrav     | 000000 | 001010    | 0     | 0   | 1   | 1    |
| lw        | 010000 | -         | 0     | X   | х   | х    |
| SW        | 011000 | -         | 0     | х   | х   | х    |
| b         | 101000 | -         | 0     | Х   | х   | x    |
| br        | 100000 | -         | 0     | X   | х   | х    |
| bltz      | 110000 | -         | 0     | х   | х   | х    |
| bz        | 110001 | -         | 0     | х   | Х   | Х    |
| bnz       | 110010 | -         | 0     | х   | х   | х    |
| bl        | 101011 | -         | 0     | х   | Х   | Х    |
| bcy       | 101001 | -         | 0     | х   | х   | х    |
| bncy      | 101010 | -         | 0     | х   | х   | х    |

# **ALU DESIGN KGP-RISC**



