# Government College of Engineering, Amravati (An Autonomous Institute of Government of Maharashtra)

# Fourth Semester B. Tech. (Computer Science and Engineering)

#### Summer - 2016

Course Code: ETU411

Course Name: Analog and Digital IC'S

Time: 2 hr. 30 min. Max. Marks: 60

#### **Instructions to Candidate**

1) All questions are compulsory; solve any two sub-questions from **Q2**.

,)

igital IC's

Marks: 60

2) Assume suitable data wherever necessary and clearly state the assumptions made.

3) Diagrams/sketches should be given wherever necessary.

4) Use of logarithmic table, drawing instruments and Non-programmable calculators is permitted.

5) Figures to the right indicate full marks.

i. An op-amp has an output signal of 2V for an input of 50mV. Find its A<sub>v</sub> and A<sub>v (in dB)</sub>?
ii. The input signal Vi is 0.04 sin 1.13×10<sup>5</sup>t (V) is to be amplified to the maximum extent. How much maximum gain can be had by using op-amp with slew rate of 0.4 V/ μsec?
iii. Which oscillator is used in the audio range from 20Hz to 100 kHz and what is | dφ | dω | for an ideal oscillator?
iv. Why hysteresis is desirable in a Schmitt trigger?

b) Determine whether the output will be distorted due to slew rate limitation in each case as shown in below. The operational amplifier has a slew rate of 0.5V/μsec.



- i.  $V_1 = 0.01 \sin 10^6 t (V)$
- ii  $V_2 = 0.05 \sin 350 \times 10^6 t \text{ (V)}$

5.

- iii  $V_3 = 0.1 \sin 200 \times 10^3 t (V)$
- iv  $V_4 = 0.2 \sin 50 \times 10^3 \text{ t (V)}$
- 2. a) Explain the working of a Wien bridge oscillator. 06

  Derive the expression for the frequency of operation.
  - b) With the help of neat diagram and waveform, 06 explain positive and negative clipper circuit using op-amp.
  - c) Explain with waveforms how IC 555 function as 06 astable multivibrator.
- 3. a) i.In the given logic equation  $A(A+\bar{B}\bar{C}+C)+\bar{B}(\bar{C}+\bar{A}+BC)+(A+\bar{B}C+A\bar{C})=1,$  If  $C=\bar{A}$  then find simplified form of it. ii.Find the minterms expansion of  $f(P, Q, R)=PQ+Q\bar{R}+P\bar{R}$

| 04 |    | b) | Minimize the following function in both SOP and POS forms using K-maps $\Sigma$ m(1,3,4,7,11) + d(5,12,13,14,15)                                                        | 04 |
|----|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|    |    | c) | Implement $f(X,Y,Z) = \sum m(0,3,4,5,7)$ using NOR logic.                                                                                                               | 04 |
|    | 4. | a) | Implement the following Boolean function using 8:1 multiplexer. $F(A,B,C,D) = \overline{A} \ \overline{C} \ D + \overline{B} \ CD + \overline{A} \ B\overline{D} + ACD$ | 06 |
|    |    | b) | Design a full-subtractor and implement it using basic logic gates.                                                                                                      | 06 |
|    | 5. | a) | Design a synchronous BCD counter using J-K flip flops.                                                                                                                  | 04 |
| 06 |    | b) | If a counter having 10 FF's is initially at 0, what count will it hold after 2060 pulses? Compare Synchronous and Asynchronous counter.                                 | 04 |
| 06 |    | c) | Explain any four operating characteristics and applications of flip-flops.                                                                                              | 04 |
| 06 |    |    |                                                                                                                                                                         |    |
| 04 |    |    |                                                                                                                                                                         |    |
|    |    |    |                                                                                                                                                                         |    |
|    |    |    |                                                                                                                                                                         |    |
|    |    |    |                                                                                                                                                                         |    |
|    |    |    |                                                                                                                                                                         |    |

## Government College of Engineering, Amravati

(An Autonomous Institute of Government of Maharashtra)

## Fourth Semester B. Tech. (Computer Science and Engineering)

Summer - 2017

Course Code: ETU411

Course Name: Analog and Digital IC'S

Time: 2 Hrs. 30 Min.

Max. Marks: 60

#### Instructions to Candidate

1) All questions are compulsory.

2) Assume suitable data wherever necessary and clearly state the assumptions made.

3) Diagrams/sketches should be given wherever necessary.

4) Use drawing instruments and non-programmable Calculators is permitted.

5) Figures to the right indicate full marks.

#### ΓU411

rnme

utonon

ster B

Min.

#### Q1. Solve

- a) What are the specifications of ideal OP-AMP? How the ideal characteristics of OP-AMP are approach in an actual OP-AMP? Draw ideal V/I characteristics of OP-AMP
- b) The input to an OP-AMP differentiator circuit is a 06 sinusoidal voltage of peak value of 10  $\mu V$  and frequency 2kHz. Determine the output voltage if R=50k $\Omega$  and C=2 $\mu F$

#### Q2. Solve any Two

a) Explain voltage controlled oscillator (VCO) Using 06 timer 555. Can we change the output frequency of

Contd..



|     |    | VCO? How?                                                                                                                                                        |       |   |
|-----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---|
|     | b) | In Monostable multivibrator using IC555, when $R_A$ =10 $k\Omega$ and output pulse width tp=2.2ms determine the value of C to be required.                       | 06    |   |
|     | c) | Draw the circuit diagram of 555 timer connected as an astable multivibrator and explain its operation.                                                           | 06    |   |
| ).3 | a) | Solve any two Compare ECL, TTL and CMOS logic families and Why are CMOS Ics preferred in low power applications?                                                 | 06    |   |
|     | b) | Output one appears in the truth table for following input conditions ABCD = 0001,0100,1011. Find output minimized expression and implement it using logic gates. | 06    |   |
|     | c) | Minimize the following logic functions and realize it using NOR gate. $F(A,B,C,D) = \pi M(1,2,3,8,9,10,11,14) \cdot d(7,15)$                                     | 06    |   |
| 2.4 | a) | Solve Design two bit comparator using gates.                                                                                                                     | 06    | A |
|     |    | Design full subtractor using 2:1 MUX Ics                                                                                                                         | 06    |   |
| ).5 |    | Solve any two Design synchronous MOD 12 UP counter using T flip                                                                                                  |       |   |
|     |    | flop                                                                                                                                                             | 00    |   |
|     | b) | Design ripple Decade counter using JK flip-flop                                                                                                                  | 06    |   |
|     | c) | Design 3 bit Bi-directional shift register                                                                                                                       | 06    |   |
|     |    |                                                                                                                                                                  | S. S. | 8 |
|     |    | •                                                                                                                                                                |       |   |

## Government College of Engineering, Amravati

(An Autonomous Institute of Government of Maharashtra)

# Fourth Semester B. Tech. (Computer Science and Engineering)

Summer - 2018

Course Code: ETU411

Course Name: Analog and Digital ICs

Time: 2 Hrs. 30 Min.

Max. Marks: 60

#### Instructions to Candidate

- 1) All questions are compulsory. Attempt ANY ONE from Q1 and Q4.
- 2) Assume suitable data wherever necessary and clearly state the assumptions made.
- 3) Diagrams/sketches should be given wherever necessary.
- 4) Use of logarithmic table, drawing instruments and non-programmable calculators is permitted.
- 5) Figures to the right indicate full marks.
- 1. a) Enlist the features of IC741.

6

- b) Elaborate the terms: Input offset voltage, input 6 offset current, Input bias current, CMRR, slew rate, Gain-bandwidth product.
- c) Derive an expression for open-loop gain as a 6 function of frequency. Plot the graph of open-loop gain and phase versus frequency. And comment on the result.
- 2. a) Discuss basic negative clipper circuit. Modify this 6

circuit to work as half wave rectifier.

- b) Design a phase shift oscillator so that  $f_o = 200Hz$ . 6 What are the problems associated with basic differentiator circuit? How they are corrected? Draw the frequency response of basic and practical differentiator.
- 3. a) State and prove the DeMorgan's Laws and give its 6 importance.
  - b) Describe the methods of conversion of SOP to POS 6 form. Convert the SOP form equation to its equivalent POS form equations.  $f = A\bar{B}CD + \bar{A}\bar{B}CD + ABC\bar{D} + AB\bar{C}\bar{D} + A\bar{B}\bar{C}D + ABC\bar{D}$
- 4. a) Reduce the equation given in Q3 b) by using k-map. 6
  Describe the role of don't care condition in k-map reduction, considering d(7,13) in the same function.
  - b) Design a 4-bit parallel subtractor using logic gates 6 that utilizes the 1's complement method for subtraction
  - c) What is the difference between encoder and 6 multiplexer? Draw and explain the working of 8:3 encoder and 8:1 multiplexer to point out the differences.
- 5. a) Enlist the types of shift registers. Describe parallel- 6 in-serial-out shift register.
  - b) Design Mod-10 counter using JK flip-flops. Can 6 this counter be used for BCD counting?

## Government College of Engineering, Amravati (An Autonomous Institute of Government of Maharashtra)

## Fourth Semester B. Tech. (Computer Science and Engineering)

Summer Term - 2017

Course Code: ETU411

Course Name: Analog and Digital IC'S

Time: 2 Hrs. 30 Min.

Max. Marks: 60

#### Instructions to Candidate

1) All questions are compulsory.

2) Assume suitable data wherever necessary and clearly state the assumptions made.

3) Diagrams/sketches should be given wherever necessary.

4) Use drawing instruments and non-programmable calculators is permitted.

5) Figures to the right indicate full marks.

#### 01. Solve any two

- What are the factors that contribute to the 06 propagation delay in digital gate devices? Compare the propagation delays of various logic families.
- b) A Boolean function has four input variables. The 06 first seven outputs are true and the next three are false and others are don't cares. Find out the minimize expressions and implement it using logic gates.

Contd..

Minimize the following logic function and realize 06 using NAND gates  $f(A,B,C,D) = \sum m(1,3,5,8,9,11,15) + d(2,13)$ Solve Design 40:1 MUX using 8:1 MUX(S) 06 Q5. following multi output 06 the Implement combinational logic circuit using 4 line to 16 line decoder  $F1 = \Sigma m(1,2,5,7,8,11,13)$  $F2 = \Sigma m(3,4,9,11)$  $F3 = \Sigma m(10,13,14)$  $F4 = \Sigma m(6,9,12,15)$ Solve Any Two Q3. Design synchronous MOD 7 UP-DOWN counter 06 using JK flip-flop and one control input N for UP-DOWN counting Explain the operation of Bi Directional shift 06 register with its circuit diagram Design the following ripple counter using T flip 06 flops 1. Divide- by -5 2. Divide-by-7 Solve Q4. An inverting amplifier has  $R_f$ =500k $\Omega$  and  $R_1$ =5 06  $k\Omega$ . Determine the amplifier circuit voltage gain, input resistance and output resistance. Determine also the output voltage and input current if the

02.

input voltage in 0.1 V. Assume OP/AMP to be ideal one.

b) "The gain of differential amplifier is same as of inverting amplifier" elaborate and prove the above statement.

### Q5. Solve any Two

- a) Explain the working principal of Monostable multi vibrator using Timer.
- b) What are the essential building blocks of IC 555? 06
  Explain. What do you mean by grounded load?
  And why normally control terminal of IC 555
  Timer is connected to ground through 0.01 μf by pass capacitor
- c) Design a stable multivibrator with an output signal of frequency of 800 Hz and 60% duty cycle.

## Government College of Engineering, Amravati (An Autonomous Institute of Government of Maharashtra)

# Fourth Semester B. Tech. (Computer Science and Engineering)

## Summer Term - 2018

| Course | Code: | ETU | 411 |
|--------|-------|-----|-----|
| Course | Coue. |     |     |

Course Name: Analog and Digital ICs

Time: 2 Hrs. 30 Min. Max. Marks: 60

## **Instructions to Candidate**

- 1) All questions are compulsory. Attempt ANY ONE from Q1, Q5.
- 2) Assume suitable data wherever necessary and clearly state the assumptions made.
- 3) Diagrams/sketches should be given wherever necessary.
- 4) Use of logarithmic table, drawing instruments and nonprogrammable calculators is permitted.
- 5) Figures to the right indicate full marks.
- 1. a) Elaborate the term 'Operational Amplifier'.

  Draw and explain the building blocks of Operational Amplifier.
  - b) Enlist the electrical characteristics of an ideal op- 6 amp.
  - c) Design a compensating network for op-amp. The opamp uses  $\pm 10V$  supply voltages. The  $V_{io}$  is specified as 10mV.
- 2. a) Discuss basic positive and negative clampers.6 Also draw an inverting comparator with positive

feedback. This circuit should convert an irregularshaped waveform to a square wave or pulse. Name this circuit.

- b) Design a Wein bridge oscillator so that  $f_o = 965Hz$ . What are the problems associated with basic integrator circuit? How they are corrected? Draw the frequency response of basic and practical integrator.
- 3. a) Design Ex-or gate using universal gates Brief the 6 needs of universal gates.
  - b) Describe noise margin, propagation delay and Q- 6 factor of digital ICs.
- 4. a) Design 4-bit BCD adder using 4-bit binary adder IC.
  - b) Describe working of 4-bit magnitude comparator.

    Design 5-bit magnitude comparator using 4-bit magnitude comparator IC.

6

6

6

- 5. a) Design a 16:1 multiplexer using minimum number of 6 4:1 multiplexer.
  - b) What do you mean by Race-around condition? How it is taken care in JK flip-flop?
  - c) Describe the working of universal counter along with necessary timing diagram.

## Government College of Engineering, Amravati (An Autonomous Institute of Government of Maharashtra)

## Fourth Semester B. Tech. (Computer Science and Engineering)

Summer Term - 2016

Course Code: ETU411

Course Name: Analog and Digital IC'S

Time: 2 hr. 30 min. Max. Marks: 60

#### Instructions to Candidate

1) All questions are compulsory; solve any two sub-questions from **Q2**.

2) Assume suitable data wherever necessary and clearly state the assumptions made.

3) Diagrams/sketches should be given wherever necessary.

4) Use of logarithmic table, drawing instruments and non programmable calculators is permitted.

5) Figures to the right indicate full marks.

i. What is the use of difference amplifier stage in an op-amp? The ideal Op-Amp has Ri =?, A=? and Ro=?
ii. In response to a square wave input, the output of an op-amp changed from -3V to +3V over a time interval of 0.25μsec. Determine the slew rate of the op-amp?

iii. What is the purpose of compensating networks?

iv.Find R<sub>in</sub> if open loop gain is 10



v. What is the output voltage V<sub>0</sub> shown in circuit?



vi.Recognize the type of oscillator and find the oscillating frequency



2. a) Design a phase shift oscillator to oscillate at 0.1 06 kHz and how frequency of oscillation depends upon RC components?

|    | b) | and lower threshold level $V_{LT} = -1.5V$ converts a 1kHz sine wave of amplitude 5 V pp into a square wave. Calculate the time duration of the negative and positive portion of the output waveform. | 06 |
|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|    | c) | Draw and explain the functional diagram of a 555 timer as monostable multivibrator.                                                                                                                   | 06 |
| 3. | a) | i.Apply Demorgans theorem to expression $f = \overline{\overline{AB}}(CD + \overline{E}F)(\overline{AB} + \overline{CD})$                                                                             | 04 |
|    |    | ii. Reduce the expression $f = \overline{AB} + \overline{A} + \overline{AB}$                                                                                                                          |    |
|    | b) | Make a K-map of $F = AB + A\overline{C} + C + AD + A\overline{B}C + ABC$ and obtain minimal expression in SOP and POS form.                                                                           | 04 |
|    | c) | Compare TTL, ECL, I <sup>2</sup> L and CMOS logic families with the help of noise margin, fan-out, power dissipation and propagation delay                                                            | 04 |
| 4. | a) | Design a combinational circuit using logic gates which compares 2-bit. The circuit should have less than, greater than and equal to outputs.                                                          | 04 |
|    | b) | Design a 4-digit BCD adder using 7483 adders                                                                                                                                                          | 04 |
|    | c) | Implement 3-input XOR logic gate using a multiplexer.                                                                                                                                                 | 04 |
| 5. | a) | Design a 4-bit binary UP/DOWN ripple counter with a control for UP/DOWN counting                                                                                                                      | 06 |
|    | b) | Derive the characteristic equations of JK, SR, D and T flip-flop.                                                                                                                                     | 06 |
|    |    |                                                                                                                                                                                                       |    |