Name: P.Muskan ID: cometfwc035



## Question

Q.39 The Boolean function realized by the logic circuit shown is



# Implementation of 4x1 Multiplexer using Verilog and Vaman Board

# Hardware Implementation Report

## Q.1 FPGA Experiment

# Objective

To design, simulate, and physically implement a 4x1 multiplexer using Verilog HDL on a Vaman FPGA development board. The output of the multiplexer is observed using LEDs.

## Hardware Required

- Vaman FPGA Board
- LEDs
- Resistors (220  $\Omega$ )
- Jumper Wires
- Breadboard

## Theory

A multiplexer (MUX) is a combinational circuit that selects one of several input signals and forwards the selected input to a single output line. A 4x1 multiplexer has 4 input lines, 2 selection lines, and 1 output line.



Name: P.Muskan ID: cometfwc035

The truth table for a 4x1 MUX is as follows:

|   | Select Lines (S1 S0) | Selected Input | Output (Y) |
|---|----------------------|----------------|------------|
| ĺ | 00                   | I0             | I0         |
| İ | 01                   | I1             | I1         |
|   | 10                   | I2             | I2         |
|   | 11                   | I3             | I3         |

# Verilog Code

```
module mux4x1(
       input IO, I1, I2, I3,
2
       input SO, S1,
       output reg Y
  );
5
  always @(*) begin
6
       case ({S1, S0})
           2'b00: Y = I0;
           2'b01: Y = I1;
9
           2'b10: Y = I2;
           2'b11: Y = I3;
11
       endcase
12
  end
13
  endmodule
```

Listing 1: 4x1 Multiplexer Verilog Code

# PCF File (Pin Constraint File)

```
set_io I0
           J15
                # Switch 1
set_io I1
                # Switch 2
           L16
set_io I2
                # Switch 3
           M13
set_io I3
           R15
                # Switch 4
set_io S0
           P14
                # Select Line 1
                # Select Line 2
set_io S1
           N16
set_io Y
           K13
                # LED Output
```

Listing 2: .pcf File for Vaman Board Pin Mapping

## Procedure

- 1. Write the Verilog code for a 4x1 multiplexer.
- 2. Create a new project in the Vaman IDE or through command line using Yosys and nextpnr.
- 3. Add the Verilog file and PCF file to the project.
- 4. Synthesize and implement the design.
- 5. Generate the bitstream or binary (.bin) file.



Name: P.Muskan ID: cometfwc035

- 6. Upload the bitstream to the Vaman board.
- 7. Connect LEDs and switches to observe the multiplexer output.

# **Output** and **Observation**

When the select lines are changed, the output LED glows corresponding to the selected input line as per the truth table.

### Conclusion

The 4x1 multiplexer was successfully implemented on the Vaman FPGA board. The output matched the expected behavior as per the truth table. This experiment demonstrates how combinational logic can be implemented on FPGA hardware using Verilog HDL.

### Result

A 4x1 MUX was designed, simulated, and verified on the Vaman FPGA board using LEDs as output indicators.