# 1. Description

## 1.1. Project

| Project Name    | STCubeGenerated   |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 5.1.0 |
| Date            | 03/28/2019        |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F429/439 |
| MCU name       | STM32F429ZITx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP144 | Pin Name               | Pin Type | Alternate   | Label |
|-----------------------|------------------------|----------|-------------|-------|
| LQFF144               | (function after reset) |          | Function(s) |       |
| 6                     | VBAT                   | Power    |             |       |
| 16                    | VSS                    | Power    |             |       |
| 17                    | VDD                    | Power    |             |       |
| 25                    | NRST                   | Reset    |             |       |
| 27                    | PC1                    | I/O      | ETH_MDC     |       |
| 30                    | VDD                    | Power    |             |       |
| 31                    | VSSA                   | Power    |             |       |
| 32                    | VREF+                  | Power    |             |       |
| 33                    | VDDA                   | Power    |             |       |
| 35                    | PA1                    | I/O      | ETH_REF_CLK |       |
| 36                    | PA2                    | I/O      | ETH_MDIO    |       |
| 38                    | VSS                    | Power    |             |       |
| 39                    | VDD                    | Power    |             |       |
| 43                    | PA7                    | I/O      | ETH_CRS_DV  |       |
| 44                    | PC4                    | I/O      | ETH_RXD0    |       |
| 45                    | PC5                    | I/O      | ETH_RXD1    |       |
| 46                    | PB0 *                  | I/O      | GPIO_Output |       |
| 51                    | VSS                    | Power    |             |       |
| 52                    | VDD                    | Power    |             |       |
| 61                    | VSS                    | Power    |             |       |
| 62                    | VDD                    | Power    |             |       |
| 70                    | PB11                   | I/O      | ETH_TX_EN   |       |
| 71                    | VCAP_1                 | Power    |             |       |
| 72                    | VDD                    | Power    |             |       |
| 73                    | PB12                   | I/O      | ETH_TXD0    |       |
| 74                    | PB13                   | I/O      | ETH_TXD1    |       |
| 75                    | PB14 *                 | I/O      | GPIO_Output |       |
| 83                    | VSS                    | Power    |             |       |
| 84                    | VDD                    | Power    |             |       |
| 94                    | VSS                    | Power    |             |       |
| 95                    | VDD                    | Power    |             |       |
| 106                   | VCAP_2                 | Power    |             |       |
| 107                   | VSS                    | Power    |             |       |
| 108                   | VDD                    | Power    |             |       |
| 120                   | VSS                    | Power    |             |       |
| 121                   | VDD                    | Power    |             |       |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 130                   | VSS                                   | Power    |                          |       |
| 131                   | VDD                                   | Power    |                          |       |
| 137                   | PB7 *                                 | I/O      | GPIO_Output              |       |
| 138                   | воото                                 | Boot     |                          |       |
| 143                   | PDR_ON                                | Reset    |                          |       |
| 144                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                                               |
|-----------------------------------|---------------------------------------------------------------------|
| Project Name                      | STCubeGenerated                                                     |
| Project Folder                    | C:\TPod\cpp\cortex_f429_t1\RTE\Device\STM32F429ZITx\STCubeGenerated |
| Toolchain / IDE                   | MDK-ARM V5                                                          |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.24.0                                             |

## 5.2. Code Generation Settings

| Name                                                          | Value                                           |
|---------------------------------------------------------------|-------------------------------------------------|
| STM32Cube Firmware Library Package                            | Copy all used libraries into the project folder |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                              |
| Backup previously generated files when re-generating          | No                                              |
| Delete previously generated files when not re-generated       | Yes                                             |
| Set all free pins as analog (to optimize the power            | No                                              |
| consumption)                                                  |                                                 |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F429/439 |
| мси       | STM32F429ZITx |
| Datasheet | 024030_Rev9   |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 7. IPs and Middleware Configuration 7.1. ETH

Mode: RMII

#### 7.1.1. Parameter Settings:

**Advanced : Ethernet Media Configuration:** 

Auto Negotiation Enabled

**General: Ethernet Configuration:** 

Ethernet MAC Address 00:80:E1:00:00:00

PHY Address 1

#### 7.1.2. Advanced Parameters:

#### **External PHY Configuration:**

PHY LAN8742A\_PHY\_ADDRESS

PHY Address Value 1

PHY Reset delay these values are based on a 1 ms

Systick interrupt

0x00000FF \*

PHY Configuration delay

PHY Read TimeOut

Ox0000FFF \*

PHY Write TimeOut

Ox0000FFF \*

**Common: External PHY Configuration:** 

Transceiver Basic Control Register 0x00 \*

Transceiver Basic Status Register 0x01 \*

PHY Reset 0x8000 \*

Select loop-back mode 0x4000 \*

Set the full-duplex mode at 100 Mb/s 0x2100 \*

Set the half-duplex mode at 100 Mb/s 0x2000 \*

Set the full-duplex mode at 10 Mb/s 0x0100 \*

Set the half-duplex mode at 10 Mb/s 0x0000 \*

Enable auto-negotiation function 0x1000 \*

Restart auto-negotiation function 0x0200 \*

Select the power down mode 0x0800 \*

Isolate PHY from MII 0x0400 \*

CKC-100

Auto-Negotiation process completed 0x0020 \*

Valid link established 0x0004 \*

Jabber condition detected

0x0002 \*

**Extended: External PHY Configuration:** 

PHY special control/status register Offset

Ox1F \*

PHY Speed mask

Ox0004 \*

PHY Duplex mask

Ox0010 \*

PHY Interrupt Source Flag register Offset

Ox001D \*

PHY Link down inturrupt

Ox000B \*

#### 7.2. GFXSIMULATOR

#### 7.2.1. Simulator Graphic:

7.3. SYS

**Timebase Source: SysTick** 

#### 7.4. TIM6

mode: Activated

#### 7.4.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value)

auto-reload preload

Disable

#### **Trigger Output (TRGO) Parameters:**

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### 7.5. LWIP

mode: Enabled

Advanced parameters are not listed except if modified by user.

#### 7.5.1. General Settings:

#### **LwIP Version:**

LwIP Version (Version of LwIP supported by CubeMX \*\* CubeMX specific \*\*) 2.0.3

IPv4 - DHCP Options:

LWIP\_DHCP (DHCP Module)

Disabled \*

**IP Address Settings:** 

 IP\_ADDRESS (IP Address)
 192.168.001.100 \*

 NETMASK\_ADDRESS (Netmask Address)
 255.255.255.000 \*

 GATEWAY\_ADDRESS (Gateway Address)
 192.168.001.001 \*

**RTOS Dependency:** 

WITH\_RTOS (Use FREERTOS \*\* CubeMX specific \*\*)

Disabled

**Protocols Options:** 

 LWIP\_ICMP (ICMP Module Activation)
 Enabled

 LWIP\_IGMP (IGMP Module)
 Disabled

 LWIP\_DNS (DNS Module)
 Disabled

 LWIP\_UDP (UDP Module)
 Enabled

 MEMP\_NUM\_UDP\_PCB (Number of UDP Connections)
 4

 LWIP\_TCP (TCP Module)
 Enabled

 MEMP\_NUM\_TCP\_PCB (Number of TCP Connections)
 5

#### 7.5.2. Key Options:

#### Infrastructure - OS Awarness Option:

NO\_SYS (OS Awarness)

OS Not Used

**Infrastructure - Timers Options:** 

LWIP\_TIMERS (Use Support For sys\_timeout) Enabled

Infrastructure - Core Locking and MPU Options:

SYS\_LIGHTWEIGHT\_PROT (Memory Functions Protection)

Disabled

**Infrastructure - Heap and Memory Pools Options:** 

MEM\_SIZE (Heap Memory Size) 1600

Infrastructure - Internal Memory Pool Sizes:

MEMP\_NUM\_PBUF (Number of Memory Pool struct Pbufs)

MEMP\_NUM\_RAW\_PCB (Number of Raw Protocol Control Blocks)

4

MEMP\_NUM\_TCP\_PCB\_LISTEN (Number of Listening TCP Connections)

8

MEMP\_NUM\_TCP\_SEG (Number of TCP Segments simultaneously queued)

16

MEMP\_NUM\_LOCALHOSTLIST (Number of Host Entries in the Local Host List)

1

**Pbuf Options:** 

PBUF\_POOL\_SIZE (Number of Buffers in the Pbuf Pool)

16
PBUF\_POOL\_BUFSIZE (Size of each pbuf in the pbuf pool)

592

IPv4 - ARP Options:

LWIP\_ARP (ARP Functionality) Enabled

**Callback - TCP Options:** 

TCP\_TTL (Number of Time-To-Live Used by TCP Packets)

TCP\_WND (TCP Receive Window Maximum Size)

2144

TCP\_QUEUE\_OOSEQ (Allow Out-Of-Order Incoming Packets)

Enabled

16

TCP\_MSS (Maximum Segment Size) 536 TCP\_SND\_BUF (TCP Sender Buffer Space) 1072 TCP\_SND\_QUEUELEN (Number of Packet Buffers Allowed for TCP Sender) 9 **Network Interfaces Options:** LWIP\_NETIF\_STATUS\_CALLBACK (Callback Function on Interface Status Changes) Disabled Disabled LWIP\_NETIF\_LINK\_CALLBACK (Callback Function on Interface Link Changes) **NETIF - Loopback Interface Options:** LWIP\_NETIF\_LOOPBACK (NETIF Loopback) Disabled **Thread Safe APIs - Socket Options:** Disabled LWIP\_SOCKET (Socket API) 7.5.3. PPP: **PPP Options:** PPP\_SUPPORT (PPP Module) Disabled 7.5.4. IPv6: **IPv6 Options:** Disabled LWIP\_IPV6 (IPv6 Protocol) 7.5.5. HTTPD: **HTTPD Options:** LWIP\_HTTPD (LwIP HTTPD Support \*\* CubeMX specific \*\*) Enabled \* 7.5.6. SNMP: **SNMP Options:** LWIP\_SNMP (LwIP SNMP Agent) Disabled 7.5.7. SNTP: **SNTP Options:** LWIP\_SNTP (LWIP SNTP Support \*\* CubeMX specific \*\*) Disabled

7.5.8. MDNS/TFTP:

Disabled

#### **MDNS Options:**

LWIP\_MDNS (Multicast DNS Support \*\* CubeMX specific \*\*)

**TFTP Options:** 

LWIP\_TFTP (TFTP Support \*\* CubeMX specific \*\*)

Disabled

#### 7.5.9. Perf/Checks:

#### **Sanity Checks:**

LWIP\_DISABLE\_TCP\_SANITY\_CHECKS (TCP Sanity Checks)

Disabled

LWIP\_DISABLE\_MEMP\_SANITY\_CHECKS (MEMP Sanity Checks)

Disabled

**Performance Options:** 

LWIP\_PERF (Performace Testing for LwIP)

Disabled

#### 7.5.10. Statistics:

#### **Debug - Statistics Options:**

LWIP\_STATS (Statictics Collection) Disabled

#### 7.5.11. Checksum:

#### **Infrastructure - Checksum Options:**

CHECKSUM\_BY\_HARDWARE (Hardware Checksum \*\* CubeMX specific \*\*) Disabled LWIP\_CHECKSUM\_CTRL\_PER\_NETIF (Generate/Check Checksum per Netif) Disabled Disabled CHECKSUM\_GEN\_IP (Generate Software Checksum for Outgoing IP Packets) Disabled CHECKSUM\_GEN\_UDP (Generate Software Checksum for Outgoing UDP Packets) Disabled CHECKSUM\_GEN\_TCP (Generate Software Checksum for Outgoing TCP Packets) Disabled CHECKSUM\_GEN\_ICMP (Generate Software Checksum for Outgoing ICMP Packets) Disabled CHECKSUM\_GEN\_ICMP6 (Generate Software Checksum for Outgoing ICMP6 Packets) Disabled CHECKSUM\_CHECK\_IP (Generate Software Checksum for Incoming IP Packets) Disabled CHECKSUM\_CHECK\_UDP (Generate Software Checksum for Incoming UDP Packets) CHECKSUM\_CHECK\_TCP (Generate Software Checksum for Incoming TCP Packets) Disabled Disabled CHECKSUM\_CHECK\_ICMP (Generate Software Checksum for Incoming ICMP Packets) CHECKSUM\_CHECK\_ICMP6 (Generate Software Checksum for Incoming ICMP6 Packets) Disabled

#### 7.5.12. Debug:

#### **LwIP Main Debugging Options:**

LWIP\_DBG\_MIN\_LEVEL (Minimum Level)

All

| STCubeGenerated | Project |
|-----------------|---------|
| Configuration   | Report  |

| * User modified value |  |  |
|-----------------------|--|--|
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |

# 8. System Configuration

## 8.1. GPIO configuration

| IP   | Pin  | Signal      | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|------|------|-------------|------------------------------|-----------------------------|--------------|------------|
| ETH  | PC1  | ETH_MDC     | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PA1  | ETH_REF_CLK | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PA2  | ETH_MDIO    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PA7  | ETH_CRS_DV  | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PC4  | ETH_RXD0    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PC5  | ETH_RXD1    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PB11 | ETH_TX_EN   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PB12 | ETH_TXD0    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|      | PB13 | ETH_TXD1    | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
| GPIO | PB0  | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|      | PB14 | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|      | PB7  | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |

## 8.2. DMA configuration

nothing configured in DMA service

## 8.3. NVIC configuration

| Interrupt Table                                                | Enable | Preenmption Priority | SubPriority |  |
|----------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                         | true   | 0                    | 0           |  |
| Hard fault interrupt                                           | true   | 0                    | 0           |  |
| Memory management fault                                        | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                           | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                         | true   | 0                    | 0           |  |
| System service call via SWI instruction                        | true   | 0                    | 0           |  |
| Debug monitor                                                  | true   | 0                    | 0           |  |
| Pendable request for system service                            | true   | 0                    | 0           |  |
| System tick timer                                              | true   | 0                    | 0           |  |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts | true   | 8                    | 0           |  |
| Ethernet global interrupt                                      | true   | 5                    | 0           |  |
| PVD interrupt through EXTI line 16                             | unused |                      |             |  |
| Flash global interrupt                                         | unused |                      |             |  |
| RCC global interrupt                                           | unused |                      |             |  |
| Ethernet wake-up interrupt through EXTI line 19                | unused |                      |             |  |
| FPU global interrupt                                           | unused |                      |             |  |

<sup>\*</sup> User modified value

# 9. Software Pack Report