

# STM32MP13x MPU product line discrete power supply hardware integration

#### Introduction

This application note applies to the STM32MP13x MPU product line devices, henceforward referred to as STM32MP13x to ease the reading of this document. It is usually powered by the STPMIC1 power management IC companion chip, which is fully featured to supply complete applications

This application note describes an alternative solution to supply power to STM32MP13x MPUs with discrete regulators. Only applications supporting the core chipset are covered (STM32MP13x, DDR, and flash memory).

This document is intended for product architects and designers who require information about hardware integration and settings, and it focuses on:

- Reference design block diagram
- · Discrete power supply topologies
- · Power up, power down management
- Low power mode and reset management (crash recovery)
- Voltage regulator module (VRM) electrical specification for supplying the STM32MP13x power rail.



# 1 General information

This document applies to STM32MP13x single-core Arm®-based microprocessors.

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

AN5586 - Rev 1 page 2/51



# 2 Overview

This application note applies to all STM32MP13x devices, which have a large feature set and stringent power-supply requirements.

It focuses on the core chipset supplies (STM32MP13x, DDR, and flash memory) with the following assumptions:

- DC input power source from main power supply: 5.2 V typical (4 V to 5.5 V).
- DDR3L or lpDDR2/3 without bus termination resistors.
- A boot device that can be either a 3.3 V or 1.8 V powered eMMC or a 3.3 V powered NAND or NOR or a SD-card
- 1 x USB-A HS port host and 1x USB-C HS port supporting USB Power Delivery.

The regulator electrical specifications provided in this document are only applicable when the STM32MP13x decoupling scheme (refer to [1]) and layout recommendations are carefully followed.

Power consumption figures provided in this application note are illustrative examples only, and must not be used as a reference. For information regarding power consumption, refer to [7] and the related product datasheet [5].

The STM32MP13x electrical and timing data provided in this application note is for illustration only, and must not be used as a reference. Refer to the relevant STM32MP13x product datasheet.

# 2.1 Reference documents

Table 1. Reference documents

| Document number                              | Title                                                                                                                                               |  |  |  |  |  |  |  |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| STMicroelectronics documents. <sup>(1)</sup> |                                                                                                                                                     |  |  |  |  |  |  |  |
| [1]                                          | Getting started with STM32MP13 Series hardware development (AN5474)                                                                                 |  |  |  |  |  |  |  |
| [2]                                          | STPMIC1: Highly integrated power management IC for micro processor units (DS12792)                                                                  |  |  |  |  |  |  |  |
| [3]                                          | STM32MP13x product lines using low-power modes (AN5565)                                                                                             |  |  |  |  |  |  |  |
| [4]                                          | STM32MP13xx reference manual (RM0475)                                                                                                               |  |  |  |  |  |  |  |
| [5]                                          | STM32MP135C/F: Arm® Cortex®-A7 up to 1 GHz, LCD-TFT, camera interface, 2×ETH, 2×CAN FD, 2×ADC, 24 timers, audio, crypto and adv. security (DS13483) |  |  |  |  |  |  |  |
| [6]                                          | STM32MP1 Series lifetime estimates (AN5438)                                                                                                         |  |  |  |  |  |  |  |
| [7]                                          | STM32MP13x product lines system power consumption (AN5787)                                                                                          |  |  |  |  |  |  |  |
| [8]                                          | DDR memory routing guidelines for STM32MP13x product lines (AN5692)                                                                                 |  |  |  |  |  |  |  |

<sup>1.</sup> Refer to www.st.com

AN5586 - Rev 1 page 3/51



# 3 Glossary

Table 2. Glossary

| Term  | Definition                                                                                                                           |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| FSBL  | First stage boot loader                                                                                                              |  |  |  |  |  |  |
| HSI   | High-speed internal oscillator                                                                                                       |  |  |  |  |  |  |
| IC    | Integrated Circuit                                                                                                                   |  |  |  |  |  |  |
| LDO   | Low drop out. a linear regulator in this document.                                                                                   |  |  |  |  |  |  |
| MPU   | Micro-processor unit. Referring to STM32MP13x devices in this document                                                               |  |  |  |  |  |  |
| PD    | Power Delivery                                                                                                                       |  |  |  |  |  |  |
| POR   | Power-on reset                                                                                                                       |  |  |  |  |  |  |
| RC    | Discrete resistor-capacitor network                                                                                                  |  |  |  |  |  |  |
| RCC   | STM32MP13x reset and clock control                                                                                                   |  |  |  |  |  |  |
| SMPS  | Switched-mode power supply.                                                                                                          |  |  |  |  |  |  |
| UHS-I | SD card ultra-high-speed I mode                                                                                                      |  |  |  |  |  |  |
| VRM   | Voltage regulator module. In this document, a VRM is either a step-down SMPS or an LDO, including their related discrete components. |  |  |  |  |  |  |

AN5586 - Rev 1 page 4/51



# 4 Discrete power supplies topologies

# 4.1 STM32MP13xD/F Run overdrive mode with DDR3L, boot flash, SD-card UHS-I, USB-A host, and USB-C PD

The reference design shown in Figure 1 targets an application powered from the main supply adapter composed of an STM32MP13x supporting Run overdrive mode with DDR3L, a boot flash, an SD-Card interface compatible with UHS-I mode, a USB2.0 HS Type-A host port, and a USB2.0 HS Type-C Power Delivery port. The boot flash can be either eMMC, NAND, NOR, or SD card. Other peripherals like Ethernet, audio, and display are also included to illustrate the application. The main peripheral interfaces work with I/O voltage at 3.3 V

AN5586 - Rev 1 page 5/51



STM32MP13xD/F GPIO PWR SD EN ◀ 47/ GPIO SD VSEL -PWR\_OVRDRV 
PWR\_CPU\_ONRST = PWR\_CPU\_ON && NRST GPIO PWR\_CPU\_ONRST ◀ PWR\_CPU\_ON PWR LP ◀ PWR\_LP PWR ON ◀ PWR\_ONRST ◀ PWR\_ONRST = PWR\_ON && NRST PWR\_ON NRST ◀ NRST RESET PWR\_CPU\_ONRST-SMPS VDDCPU (1.25/1.35 V) Cortex-A7 VDDCPU /SEL step-down 1.25-1.35V/0.5A PWR\_OVRDRV domain VIN O Core PWR ONRST SMPS V<sub>DDCORE</sub> (0.9/1.25 V) VDDCORE PWR\_LP EL step-down domain VSEL: 0 = 0.9 V ; 1 = 1.25 V 0.9-1.25V/0.5A VSW VDDA Analog domain VREF+ domain VREF-(ADC) VSSA VBAT Recommended RC filter ports delay for VIN stabilization VDD PDR\_ON VDD\_ANA VDD\_PLL domain õ V<sub>DD</sub> (3.3 V) LDO VDD delay 3.3 V/300 mA VDDSD2 SD-Card I/O VDDSD1 V<sub>DD\_SD\_IO</sub> (3.3/1.8 V) VDDA1V8 REG BYPASS REG1V8 1V8 reg 1V1 reg VDD3V3\_USBHS must be off when VDDA1V8\_REG is off VDDA1V1 REG USB VDD\_USB (3.3 V) LDO VDD3V3\_USBHS 3.3 V/20 mA V<sub>DD\_DDR</sub> (1.35 V) VDDQ\_DDR DDR DDR\_VREF PWR\_ONRST SMPS 1.35 V/0.5 A DDR3L memory VREFDQ / VREFCA VDD / VDDQ PWR ON - 10K h Optional SD-Card circuitry for UHS-I NRST — J SD-Card V<sub>DD\_SD</sub> (3.3 V) R SD EN - J Power Switch VDD V<sub>DD\_SD\_IO</sub> (3.3/1.8 V) SD\_VSEL Boot Flash (eMMC, NOR, NAND) PWR\_ONRST -► ENLDO or SMPS Vccq V<sub>3V3</sub> (3.3 V) step-down 3.3 V Vcc (3.3 V) Vcc (3.3 V) Other peripherals
Vcc Vcc Vcc (3.3 V) Other peripherals
VANA (1.8 V) (ETH, Display, Audio...) PWR\_ONRST ---EN V<sub>1</sub>v<sub>8</sub> (1.8 V) LDO 1.8 V V<sub>BUS\_SW1</sub> (5.2 V) PWR\_VBUS1\_EN **→**VBUS USB Type-A receptacle Power Switch To STM32MP13x DM1 ◀ D-USB HS port D+ V<sub>BUS\_SW2</sub> (5.2 V) USB Type-C receptacle power VBUS TCPP02-M18 switch VDD -► CC1 CC2 I<sup>2</sup>C ◀ STM32G0 To STM32MP13x To STM32MP13x INTn DM2 **▶** n-I2C and GPIO USB PD conf USB HS port DP2 **→** D+ control signals Power signals

Figure 1. STM32MP13x with DDR3L, boot flash, SD card UHS-I, USB-A host, and USB-C PD

56127V2

AN5586 - Rev 1 page 6/51



Note: The following are not shown in the diagram:

- MPU decoupling scheme is not shown (refer to [1])
- SMPS and LDO regulator product part numbers and discrete components are not shown, but their electrical specifications are detailed in §6 Voltage Regulator Module specification.
- VIN source and related protections, such as ESD, EMI filtering, and over-voltage are not shown.

Note: Power supply options:

- If SD-card UHS-I mode is not required, the SD-card can be powered from  $V_{3V3}$  (hot plug). So, the SD-card power switch ( $V_{DD\_SD}$ ) and power multiplexer ( $V_{DD\_SD_1O}$ ) can be removed.
- If no USB port is required, the V<sub>DD USB</sub> LDO can be removed
- The  $V_{1V8}$  LDO is included to illustrate the analog peripheral supply source. The  $V_{1V8}$  voltage is also required to supply MPU's SD-card I/Os (VDDSD1) when SD-card runs in UHS-I mode.

#### 4.1.1 Input voltage

These application examples are powered from a 5.2 V typical DC voltage source (VIN).

This voltage is compatible with the power supply USB host ports range (from 4.75V to 5.5V at the USB receptacle). If a USB host port is not required, then VIN typical voltage can be extended with a larger range (such as 4.0 V to 5.5 V) compatible with application regulators:

- Linear regulators (LDOs)
- Non-isolated step-down SMPS

Alternatively, this application might be powered by a higher input voltage, such as 12 V. In that case, discrete regulators with suitable rated input voltage are used. For input voltages higher than 12 V - typically industrial applications - use of pre-regulation topology is recommended. For example, the use of a 24-to-5 V step-down SMPS for pre-regulation to generate VIN, followed by the topology defined in this example. Pre-regulation is recommended to avoid working the step-down SMPS with a very low-duty cycle.

The minimum VIN voltage must be higher than the highest voltage used in the application. In this application, 3.3 V is the highest voltage required by the application (to supply  $V_{DD,}$   $V_{3V3}$ , and  $V_{DD_{LUSB}}$ ) for applications without USB host port (else, 5.2 V for application with USB host port). Considering the ideal regulator (no dropout) and ideal power source, the minimum VIN might be 3.3 V. In real conditions, a reasonable 400 mV dropout for a 3.3 V regulator (working at full load) and a 300 mV drop on the VIN path (including DC and AC drop + margin) requires a minimum VIN voltage of about 4 V.

The maximum VIN voltage is limited by the regulator powered by VIN having the lowest maximum-rated input voltage. In this application, it is assumed to be 5.5 V.

#### 4.1.2 Power distribution and regulators topology recommendation

LDO or SMPS regulator topology selection is a trade-off between simplicity of integration versus power-efficiency performance:

- LDO: simplicity of integration, low noise; but poor power efficiency (thermal heating)
- SMPS: good power efficiency (lower thermal heating than LDO); complex to integrate, higher noise than LDO (switching activity).

For an application powered from a DC source, typically powered from AC to DC wall adaptor, power efficiency is less critical than in battery applications. Nevertheless, thermal heating remains an important criterion and must be minimized as much as possible. This is especially so when the application runs the most power-consuming use case.

Reciprocally, an application in Standby mode must have regulators with a low quiescent current for those kept on; and regulators with low leakage current for those turned off.

Regulator topologies must be selected accordingly:

#### VDD power domain (3.3 V):

 $V_{\text{DD}}$  is the reference design main I/O voltage domain used by the MPU and peripherals.

For the  $V_{\text{DD}}$  power domain, the LDO topology is a good compromise between power losses, voltage noise, and cost:

• The  $V_{DD}$  / VIN voltage ratio is 0.66 (3.3 V / 5 V) LDO power efficiency is approximately 66%, quasi-constant.

AN5586 - Rev 1 page 7/51



- Average current consumption is low, even for complex use cases. It is typically below an average worstcase current of 100 mA (50 mA assumed) and never exceeds 200 mA (assuming a 300 mA peak very worst case to allow some margin).
- Current consumption in Stop and Standby modes is very low: around 10 and 3.65 µA respectively (refer to [5] for details and conditions)

With LDO topology power efficiency is ~66% (~VDD/VIN ratio) and ~90% with an SMPS Step-down converter. Power losses are 85 mW with an LDO and 18 mW with an SMPS converter (assuming 50 mA power consumption). For both, it is negligible in terms of thermal heating compared to other power domains.

In Stop mode, power losses are equivalent between an LDO and a step-down SMPS, because common step-down SMPS converter power efficiency decrease under light load.

In Standby mode, power losses are higher with an SMPS compared to an LDO. An SMPS usually has a higher quiescent current than an LDO, and an LDO has no switching losses.

#### VDDA and VREF power domains (3.3 V):

The  $V_{DDA}$  pin supplies the ADC and the voltage reference buffer (VREFBUF) to generate the  $V_{REF+}$  reference voltage of the ADC.

The ADC performance is directly impacted by the noise level from the V<sub>REF+</sub> source, but also by the VDDA source noise level (due to the VDDA power supply rejection ratio).

If VDDA is powered from the VDD power source, a low pass filter with low DC impedance might be inserted in between the VDD power source and VDDA depending on the required ADC performance.

V<sub>REF+</sub> must only be connected to the VDD power source if limited ADC performance is expected.

#### V<sub>DDCORE</sub> power domain (0.9 V - 1.25 V):

V<sub>DDCORE</sub> is the main MPU digital power domain.

For the V<sub>DDCORE</sub> power domain, step-down SMPS topology is recommended for power efficiency as this is one of the highest power-consumption domains in the application.

For  $V_{DDCORE}$ , LDO topology is not recommended due to the ratio between  $V_{DDCORE}$  and VIN of about 0.25 (1.25 V / 5 V). With an LDO, power efficiency might be as low as 25%, meaning significantly more energy is consumed by the LDO converter than the energy consumed by the MPU itself.

 $V_{DDCORE}$  regulator needs to manage two voltage settings for supporting LPLV-Stop2 and Run modes, respectively at 0.9 and 1.25 V.

#### V<sub>DDCPU</sub> power domain (1.25 V – 1.35 V):

V<sub>DDCPU</sub> is the MPU Arm<sup>®</sup> Cortex<sup>®</sup>-A7 CPU digital power domain.

For the  $V_{DDCPU}$  power domain, step-down SMPS topology is recommended for the same reason as for  $V_{DDCORE}$ . The STM32MP13xD and STM32MP13xF devices have an enhanced consumer mission profile (refer to [6]).

This profile allows the Arm® Cortex®-A7 CPU clock frequency to run up to 1 GHz (refer to [5] for details and limitations).

The  $V_{DDCPU}$  supply voltage must be increased to the Run overdrive mode value when the CPU frequency (Fmpuss\_ck) operates above 650 MHz (refer to [5]). When it operates in Run mode at 650 MHz or below, the  $V_{DDCPU}$  supply voltage must be set back to the nominal Run mode value. Refer to Section 5.3 STM32MP15xD and STM32MP15xF Run overdrive mode management for a detailed procedure to switch between Run mode and Run overdrive mode.

Consequently, the V<sub>DDCPU</sub>'s Voltage Regulator Module needs to manage two voltage settings for switching between Run mode and Run overdrive mode, respectively 1.25 and 1.35 V.

#### VDD DDR (1.35 V), VREF DDR (0.675 V) power domains:

 $V_{DD\_DDR}$  is dedicated to DDR3L volatile memory IC power supply (VDD and VDDQ) and the MPU DDR interface voltage domain (VDDQ\_DDR)

For the  $V_{DD\_DDR}$  power domain, step-down SMPS topology is recommended for the same reason as for  $V_{DDCORE}$ .

 $V_{REF\_DDR}$  is dedicated to DDR3L volatile memory IC reference voltage (VREFQ/VREFCA) and MPU DDR reference voltage (DDR\_VREF) at  $V_{DD\_DDR}/2$ .

AN5586 - Rev 1 page 8/51



For the  $V_{REF\_DDR}$  power domain, a voltage divider topology is recommended. It is composed of two resistors having the same value (example: 1 k $\Omega$  +/- 1%) referenced from  $V_{DD\_DDR}$  to generate the  $V_{REF\_DDR}$  at  $V_{DD\_DDR}$  / 2.

There is one voltage divider for the DDR3L volatile memory IC power supply (VREFQ/VREFCA) and one voltage divider for the MPU DDR interface voltage domain (DDR\_VREF).

Note:

In the reference design in Figure 1, there is no VTT\_DDR (Fly-by topology termination) since usually only one memory chip is needed for 16-bit DDR3 configuration.

#### VDD\_USB power domains (3.3 V):

VDD\_USB is dedicated to supplying power to the MPU USB PHY (VDD3V3\_USBHS). The VDD3V3\_USBHS power consumption is less than 11.5 mA typical (20 mA is assumed to allow some margin).

VDD3V3\_USBHS must not be present unless VDDA1V8\_REG is present, otherwise permanent MPU damage might occur (refer to [5] for details). VDD3V3\_USBHS cannot be connected directly to VDD as VDD is always present before VDDA1V8\_REG.

To accommodate this constraint, VDD3V3\_USBHS must be enabled by VDDA1V8\_REG. V<sub>DD\_USB</sub> is enabled when VDD1V8\_REG is enabled, hence by default at power-on. Different power supply options are possible:

- Dedicated LDO (recommended): refer to Figure 1
- Integrated power switch/load switch: refer to Figure 2
- Discrete power switch: refer to Figure 3



Figure 2. Supply VDD3V3\_USBHS with integrated power switch

The power switch (load switch) main electrical criteria:

- The ON-resistance must be low enough to guarantee that  $V_{DD\_USB}$  never drops below 3.07 V. Typically below 3.25 $\Omega$  if VDD has +/- 5% tolerance Ron < ((3.3 V 5%) 3.07 V) / 20 mA = 3.25  $\Omega$
- EN\_V<sub>IH</sub> min threshold (active high) must be below 1.65 V (VDDA1V8\_REG min) to ensure that the power switch turns on in all conditions.
- An integrated output discharge resistor is recommended to discharge the V<sub>DD\_USB</sub> decoupling capacitor when the power switch is disabled

AN5586 - Rev 1 page 9/51



Figure 3. Supply VDD3V3 USBHS with a discrete power switch

This discrete power switch is composed of one P-Channel power MOSFET and one N-Channel MOSFET. The P-Channel acts as a power switch to drain current from  $V_{DD}$  to  $V_{DD\_USB}$  to supply VDD3V3\_USBHS. The P-Channel gate is driven by the N-Channel MOSFET which acts as an open drain to reverse P-Channel polarity. The N-Channel gate is driven by VDDA1V8\_REG voltage. The 1KOhms passive load is added to discharge decoupling capacitors on VDD3V3\_USBHS; continuously consuming 3.3 mA when  $V_{DD\_USB}$  is enabled.

Discrete power switch main electrical characteristics:

- P-Channel MOSFET:
- V<sub>DSS</sub> and V<sub>GSS</sub> > -3.3 V
- I<sub>D</sub> min: -20 mA
- I<sub>D</sub> peak >> -20 mA (peak current when charging VDD3V3\_USBHS decoupling capacitor)
- R<sub>DS(ON)</sub> < 3.25 Ω at V<sub>GS</sub> = -3.3 V
  - N-Channel MOSFET:
- V<sub>DSS</sub> > 3.3 V
- V<sub>GSS</sub> > 1.8 V
- I<sub>D</sub> min: 10 mA
- $R_{DS(ON)} < 100 \Omega \text{ at V}_{GS} = 1.8 \text{ V}$

## $V_{3V3}$ and $V_{1V8}$ power domains:

For  $V_{D3V3}$  and  $V_{1V8}$  power domains, voltage and regulator topology depend on the final application. In the application illustrated in Figure 1, it is assumed that all peripherals can be supplied from a 3.3 V voltage source.  $V_{1V8}$  is an optional supply source to supply specific peripherals such as analog audio codec. In the application shown in Figure 1,  $V_{1V8}$  is specifically used to supply the SD-card MPU GPIOs (VDDSD1) when the SD-card device runs in UHS-I mode.

# SD card power domains ( $V_{DD\_SD}$ and $V_{DD\_SD\_IO}$ ):

In the application illustrated in Figure 1, the SD-card interface supports UHS-I mode.

The SD-card device is powered by  $V_{DD\_SD}$  voltage from the  $V_{3V3}$  power domain via a power switch allowing to power on/off the SD-card device at runtime. The power switch is required to perform a power cycle on the SD-card device specifically to reset the SD-card device from UHS-I mode to Default speed mode. It is typically required when the MPU's SD card software driver requires the restart of the SD card (by asserting PWR\_SD\_EN signal low to high) or during a system reset (when NRST is asserted).

The  $V_{DD\_SD\_IO}$  power domain is dedicated to supplying the MPU VDDSD1 I/Os domain. VDD\_SD\_IO is powered from a power multiplexor allowing  $V_{DD\_SD\_IO}$  to switch dynamically from  $V_{DD\_SD}$  voltage (3.3 V) to  $V_{1V8}$  (1.8 V).

- V<sub>DD\_SD\_IO</sub> = 3.3 V when the SD card operates in Default speed mode (reset state)
- V<sub>DD SD IO</sub> = 1.8 V when the SD card operates in UHS-I mode

AN5586 - Rev 1 page 10/51



The signal SD\_VSEL illustrated in Figure 1, is controlled from an MPU GPIO by the MPU SD card software driver to control the power multiplexor for switching  $V_{DD\_SD\_IO}$  from 3.3 to 1.8 V when the SD card is going from the Default speed mode to UHS-I mode:

When the UHS-I mode is requested, the software sends a command to the SD-card device to internally change its GPIOs to 1.8 V. Then the software changes the  $V_{DD\_SD\_IO}$  voltage from 3.3 V to 1.8 V by setting the V\_SEL signal to HIGH. The software can then change the SDMMC1 GPIO to high-drive HSLV mode by setting the SYSCFG\_HSLVENxR register to 0x1018. In SYSCFG\_HSLVENxR, x=4 for SDMMC1 (or x=5 if SDMMC2 is used).

Caution:

SYSCFG\_HSLVENxR must not be set to HSLV before V<sub>DD\_SD\_IO</sub> voltage is set to 1.8 V or the device might be damaged.

Note:

A discrete pull-down resistor is recommended on the SD\_VSEL signal to guarantee VDD\_SD\_IO = 3.3 V at reset state

If the SD card is powered off by software (PWR\_SD\_EN = '0'), the software must first reset SYSCFG\_HSLVENxR before setting  $V_{DD\_SD\_IO}$  to 3.3 V (V\_SEL LOW). Then, the software can power on the  $V_{DD\_SD}$  voltage (PWR\_SD\_EN = '1')

In case of system reset (NRST asserted), the SYSCFG\_HSLVENxR HSLV content is automatically reset, and SD\_VSEL and PWR\_SD\_EN GPIOs go in high impedance. When NRST is released, the SD-Card is automatically powered on (the EN signal of the SD-card power switch goes HIGH) and VDD\_SD\_IO is automatically set to 3.3 V (SD\_VSEL is pulled down by a discrete pull-down resistor).

Consequently, the application illustrated in Figure 1 allows the MPU to boot over the SD-card interface or reboot safely after a system reset (NRST assertion)

#### V<sub>BUS</sub> <sub>SW1</sub> and V<sub>BUS</sub> <sub>SW2</sub> power domains:

In the application illustrated in Figure 1, the  $V_{BUS\_SW1}$  dedicates the power domains to power supply the Type-A USB high-speed host port, and the  $V_{BUS\_SW2}$  dedicates the power domain to power supply the USB Type- $C^{\circledR}$  high-speed Dual Role Data, Dual Role Power port.

Both  $V_{BUS\_SW1}$  and  $V_{BUS\_SW2}$  are powered from VIN via independent power switches at 5.2 V. The 5.2 V voltage is defined to be compliant with the USB  $V_{BUS}$  specification range (from 4.75 to 5.5 V at the USB connector level) at full load including losses through power switches.

#### Flashing through USB with Type-A connector

Figure 4. Flashing through USB with Type-A connector



For applications that have only a Type-A receptacle USB port, it is still possible to perform serial boot over the USB on the MPU application. This can be done in USB device mode.

This specific Boot mode is different from the classical one that uses the USB Type-C or the USB Type-B receptacle. To support this specific Boot mode, there are two requirements:

AN5586 - Rev 1 page 11/51



- A USB Type-A receptacle is used in USB device mode
- A dedicated non-USB compliant Type-A to Type-A plug cable is required.

The host PC USB Type-A receptacle must be connected on one side of the dedicated cable while the other side is connected to the MPU device USB Type-A receptacle.

Note:

If  $V_{BUS}$  is interconnected inside the non-USB compliant Type-A to Type-A plug cable, then  $V_{BUS\_SW}$  is powered from the USB host PC port. As most power switches do not have reverse voltage protection, the current passes through the power switch in the reverse direction making VIN powered from  $V_{BUS\_SW}$ .

STM32CubeProgrammer is used on the host PC to flash the Linux distribution on the target MPU.

The MPU must be ready for USB/UART boot:

- Either the flash memory is empty: consequently, the MPU switches automatically in USB/UART boot mode
- Or boot pins must be set to force USB/UART boot mode (BOOT[2:0]='000' or '110')

In the above use case, the  $V_{BUS\_SW}$  signal is not required to be connected to the MPU hence the boot ROM does not probe  $V_{BUS}$  to detect a host PC connection.

#### Flashing operation:

- Initial conditions:
  - PC ready to enumerate USB DFU
  - Boot pin set to USB/UART mode if flash is not empty
  - The board power supply is OFF
  - USB cable connection between PC host and MPU board
- 2. Power supply is switched ON (or reset of the STM32MP13x MPU is asserted)
- 3. PC enumerates USB DFU
- 4. Flashing starts with STM32Cube Programmer

Once flashing is complete, the USB cable between the host PC and the MPU device must be disconnected. This must be done before booting the system in application mode from flash because the application might enable the USB host port voltage ( $V_{BUS-SW}$ ) by setting PWR\_VBUS\_EN signal.

## 4.2 STM32MP13x low-cost with DDR3L, boot flash, and USB-A host

The reference design shown in Figure 5 targets a low-cost application powered from the main supply adapter composed of an STM32MP13x where  $V_{DDCORE}$  and  $V_{DDCPU}$  are merged, a DDR3L, a boot flash, an SD-Card, and a USB2.0 HS host port. The boot flash can be either eMMC, NAND, NOR, or SD card. Other peripherals like Ethernet, audio, and display are also included to illustrate the application. The main peripheral interfaces work with I/O voltage at 3.3 V.

AN5586 - Rev 1 page 12/51



STM32MP13x 57 PWR\_CPU\_ON PWR\_LP PWR LP ◀ PWR\_ONRST ◀ 10K PWR\_ON PWR\_ONRST = PWR\_ON && NRST NRST **← NRST** PWR\_ONRST → EN **SMPS** Cortex-A7 V<sub>DDCORE</sub> (0.9/1.25 V) **VDDCPU** vsel step-down PWR\_LP domain VIN 🔿 0.9-1.25 V/1 A 5.2 V-DC typ. Core **VDDCORE** domain VSW VDDA Analog domain VREF+ domain VREF (ADC) VSSA Recommended RC filter delay for VIN stabilization **VBAT** ports **VDD** PDR\_ON VDD\_ANA domain 9 VDD\_PLL RC delay VDD (3.3 V) ENLDO or SMPS VDD 3.3 V VDDSD2 SD-Card I/O VDDSD1 VDDA1V8\_REG BYPASS\_REG1V8 1V8 reg VDD3V3\_USBHS must be off when VDDA1V8\_REG is off 1V1 reg VDDA1V1\_REG USB 4 VDD\_USB (3.3 V) VDD3V3\_USBHS LDO 3.3 V/20 mA VDD\_DDR (1.35 V) VDDQ\_DDR DDR\_VREF **DDR** PWR\_ONRST-**SMPS** step-down 1.35 V/0.5 A DDR3L memory V<sub>REFDQ</sub> / V<sub>REFCA</sub> V<sub>DD</sub> / V<sub>DDQ</sub> Boot Flash (SD, eMMC, NOR, NAND) PWR\_ONRST — LDO or SMPS Vcca  $V_{3V3}$  (3.3 V) or  $V_{DD}$ step-down Vcc (3.3 V) 3.3 V V<sub>CC</sub> (3.3 V) Other peripherals Vcca (ETH, Display, Audio...) V<sub>BUS\_SW1</sub> (5.2 V) PWR\_VBUS1\_EN ---►VBUS USB Type-A receptacle Power Switch To STM32MP13x DM2 ← D-

Figure 5. Low-cost version V<sub>DDCPU</sub> merged with V<sub>DDCORE</sub> using single step-down SMPS

AN5586 - Rev 1 page 13/51

USB HS port

control signals Power signals DP2◀



Note: The following are not shown in the diagram:

- MPU decoupling scheme is not shown (refer to [1]).
- SMPS and LDO regulator product part numbers and discrete components are not shown, but their electrical specifications are detailed in Section 6 Voltage regulator module specification.
- VIN source and related protections, such as ESD, EMI filtering, and over-voltage are not shown.

Note: In this configuration with  $V_{DDCPU}$  and  $V_{DDCORE}$  merged, LPLV-Stop2, and Run overdrive mode is not possible

Note: Power supply options:

- If no USB port is required, the V<sub>DD USB</sub> LDO can be removed
- If Standby mode is not required, the V<sub>3V3</sub> power domain (peripherals supply) can be merged with the V<sub>DD</sub> power domain to allow removing the V<sub>3V3</sub>'s VRM. Accordingly, boot flash and peripherals supplied from the merged V<sub>DD</sub> / V<sub>3V3</sub> power domains must be reset from a hardware signal (NRST), as the VDD power domain is an always-on supply.

#### 4.2.1 Input voltage

Refer to Section 4.1.1 Input voltage.

## 4.2.2 Power distribution and regulators topology recommendation

Similar to Section 4.1.2 Power distribution and regulators topology recommendation with following differences:

#### V<sub>DDCORE</sub> power domain (0.9 V - 1.25 V):

In the application illustrated in Figure 5, the  $V_{DDCORE}$  power domain supplies both MPU  $V_{DDCORE}$  and  $V_{DDCORE}$  and  $V_{DDCORE}$ . Those are merged to save a step-down SMPS compared to the application illustrated in Figure 1. In this application:

- The  $V_{\text{DDCPU}}$  supply is limited to the Run mode nominal voltage and consequently, the CPU frequency is limited to 650 MHz
- The LPLV-Stop2 is not supported
- The LPLV-Stop is supported

For the V<sub>DDCORE</sub> power domain, step-down SMPS topology is recommended for power efficiency as this is one of the highest power-consumption domains in the application.

For  $V_{DDCORE}$ , LDO topology is not recommended due to the ratio between  $V_{DDCORE}$  and VIN of about 0.25 (1.25 V / 5 V). With an LDO, power efficiency might be as low as 25%, meaning significantly more energy is consumed by the LDO converter than the energy consumed by the MPU itself.

 $V_{DDCORE}$  regulator needs to manage two voltage settings for supporting LPLV-Stop and Run nominal modes, respectively at 0.9 and 1.25 V.

## VDD\_SD power domains (3.3 V):

In the application illustrated in Figure 5, the SD card is powered directly from the  $V_{3V3}$  power domain (hot plug) compared to the application illustrated in Figure 1. Consequently, the SD card can operate in Default speed mode only.

#### VDD and V3V3 power domains (3.3 V):

If very low power mode is not required in the application (typically the Standby mode), then  $V_{DD}$  and  $V_{3V3}$  can be merged to save one regulator. In that case, it is recommended to use a step-down SMPS to supply both  $V_{DD}$  and  $V_{3V3}$  power domains; making all peripherals (including boot flash) always powered.

In that case, it is required that all peripherals powered from this always-supply can restart/reboot in case of a system reset (NRST asserted). Accordingly, special attention is required for the boot flash peripheral.

# 4.3 STM32MP13xD/F Run overdrive mode with IpDDR2/3, boot flash, USB-A host, and I/Os voltage at 1.8 V

The reference design in Figure 6 targets an application powered by the main supply adapter composed of an STM32MP13x supporting Run overdrive mode with lpDDR2/3, a boot flash, and a USB2.0 HS Type-A host port. The boot flash can be either eMMC, NAND, NOR, or SD card. Other peripherals like Ethernet, audio, and display are also included to illustrate the application. The main peripheral interfaces work with an I/O voltage of 1.8 V.

AN5586 - Rev 1 page 14/51



STM32MP13xD/F 4 GPIO PWR\_OVRDRV ◀ PWR\_CPU\_ONRST = PWR\_CPU\_ON && NRST PWR\_CPU\_ON PWR\_CPU\_ONRST ◀ 10K PWR LP ◀ PWR\_LP PWR\_ON ◀ PWR ONRST ◀ PWR\_ON PWR\_ONRST = PWR\_ON && NRST NRST < NRST RESET PWR CPU ONRST - EN SMPS VDDCPU (1.25/1.35 V) Cortex-A7 **VDDCPU** → VSEL step-down PWR\_OVRDRV domain VINO 1.25-1.35 V/0.5 A 5.2 V-DC typ. Core PWR\_ONRST **SMPS** VDDCORE (0.9/1.25 V) **VDDCORE** PWR\_LP VSEL step-down domain 0.9-1.25 V/0.5 A VSW VDDA Analog domain VREF+ domain VREF-(ADC) VSSA **VBAT** Recommended RC filter ports elay for VIN stabilization PDR\_ON **VDD** Ţ VDD\_ANA domain 0 VDD\_PLL VDD (1.8 V) SMPS **VDD** 1.8 V/300 mA VDDSD2 SD-Card I/O VDDSD1 VDDA1V8\_REG ·IH 1V8 reg BYPASS\_REG1V8 VDD3V3 USBHS must be off when VDDA1V8 REG is off 1V1 reg MPU requir VDDA1V1\_REG USB PWR ONRS1 V<sub>DD\_USB</sub> (3.3 V) LDO VDD3V3 USBHS 3.3 V/20 mA VDD2\_DDR (1.2 V) VDDQ DDR **DDR** DDR\_VREF **♦2K 1% ♦ 2K 1%** NRST - K1 **SMPS** step-down 1.2 V/0.5 A IpDDR2 / IpDDR3 memory V<sub>REFQ</sub> / V<sub>REFCA</sub> VDD2 / VDDQ / VDDCA NRST—ENLDO or SMPS V<sub>DD1\_DDR</sub> (1.8 V) V<sub>DD1</sub> 1.8 V/100 mA Boot flash (eMMC, NOR, NAND) PWR\_ONRST - ENLDO or SMPS Vnn Vccq Vcc (3.3 V) V<sub>3V3</sub> (3.3 V) step-down 3.3 V V<sub>CC</sub> (3.3 V) Other peripherals (ETH, Display, Audio...) V<sub>BUS\_SW1</sub> (5.2 V) PWR\_VBUS1\_EN ▶VBUS Power Switch USB Type-A receptacle To STM32MP13x D-DM2< USB HS port DP2 D+ Power signals

Figure 6. STM32MP13x with IpDDR2/3, boot flash, and I/Os voltage at 1.8 V



Note: The following are not shown in the diagram:

- MPU decoupling scheme is not shown (refer to [1])
- SMPS and LDO regulator product part numbers and discrete components are not shown, but their electrical specifications are detailed in §6 Voltage Regulator Module specification.
- VIN source and related protections, such as ESD, EMI filtering, and over-voltage are not shown.

#### 4.3.1 Input voltage

Refer to Section 4.1.1 Input voltage.

#### 4.3.2 Regulators topology recommendation: LDO or SMPS

Similar to Section 4.1.2 Power distribution and regulators topology recommendation with following differences:

#### VDD power domain:

For the VDD power domain, step-down SMPS topology is recommended for power-efficiency reasons.

Nevertheless, LDO topology might be acceptable due to the low power consumption in this supply domain: With the LDO topology, power efficiency is approximately 36% (~VDD / VIN ratio) and it is about 90% with an SMPS step-down converter. Power losses are 160 mW with LDO and 18 mW with an SMPS converter respectively (assuming 50 mA power consumption). Depending on the application heat-dissipation capacity, if 60 mW in losses is acceptable, then an LDO can be used.

#### VDD USB power domains:

VDD\_USB is dedicated to supplying power to the MPU USB PHY (VDD3V3\_USBHS). It must be powered from 3.07 to 3.6 V.

VDD3V3\_USBHS power consumption is less than 11.5 mA typical (20 mA is assumed to allow some margin). VDD3V3\_USBHS must not be present unless VDDA1V8\_REG is present, otherwise permanent MPU damage might occur (refer to [5] for details). VDD3V3\_USBHS cannot be connected directly to VDD as VDD is always present before VDDA1V8\_REG.

To accommodate this constraint, VDD3V3\_USBHS must be synchronized with the PWR\_ON or PWR\_ONRST signal, as VDD is connected to VDDA1V8\_REG and VDD rises first in the application (refer to Figure 6). Two power supply options are possible:

- Dedicated LDO (recommended): refer to Figure 6
- Reuse of the regulator supplying peripheral (V<sub>D3V3</sub>): refer to Figure 7.

AN5586 - Rev 1 page 16/51



Figure 7. Supply VDD3V3 USBHS from V<sub>3V3</sub>

The  $V_{3V3}$  power source can be used to supply VDD3V3\_USBHS if the following conditions are respected:

- V<sub>3V3</sub> voltage must be in VDD3V3\_USBHS voltage tolerance (3.07 to 3.6 V).
- V<sub>3V3</sub> (VDD3V3\_USBHS) must not be present unless VDD (VDDA1V8\_REG) is present.

So if the  $V_{3V3}$  regulator has the same voltage and is controlled through PWR\_ONRST as in Figure 7, the two above constraints are fulfilled.

#### **VDDA** and **VREF** power domains:

The  $V_{DDA}$  pin supplies the ADC and the voltage reference buffer (VREFBUF) to generate the  $V_{REF+}$  reference voltage of the ADC.

The ADC performance is directly impacted by the noise level from the  $V_{REF+}$  source, but also by the VDDA source noise level (due to the VDDA power supply rejection ratio).

If the ADC is used in the application with reference voltage  $V_{REF+}$  higher than 2 V, then the  $V_{3V3}$  power source might be used to supply VDDA. A low pass filter with low DC impedance might be inserted in between the  $V_{3V3}$  power source and VDDA depending on the required ADC performance.

V<sub>REF+</sub> might be connected to the V<sub>3V3</sub> power source only if limited ADC performance is expected.

#### VDD1\_DDR (1.8 V), VDD2\_DDR (1.2 V) power domains:

 $V_{DD1\ DDR}$  is dedicated to IpDDR2 or IpDDR3 volatile memory IC power supply ( $V_{DD1}$ ).

 $V_{DD2\_DDR}$  is dedicated to IpDDR2 or IpDDR3 volatile memory IC power supply ( $V_{DD2}$ ,  $V_{DDQ}$ , and  $V_{DDCA}$ ) and for the MPU DDR interface voltage domain (VDDQ\_DDR)

 $V_{REF\_DDR}$  is dedicated to IpDDR2 or IpDDR3 volatile memory IC reference voltage ( $V_{REFQ}/V_{REFCA}$ ) and MPU DDR reference voltage (DDR\_VREF) at  $V_{DD2\_DDR}/2$ .

AN5586 - Rev 1 page 17/51



For the  $V_{DD1\_DDR}$  power domain, step-down SMPS topology is recommended. Nevertheless, LDO topology might be acceptable due to the low power consumption on this supply domain (less than 5 mA on average and ~30 mA max): With the LDO topology, power efficiency is approximately 36% ( $\sim V_{DD1\_DDR}$  / VIN ratio) and it is about 90% with an SMPS step-down converter. Power losses are 16 mW with LDO and 1 mW with an SMPS converter respectively (assuming 5 mA power consumption). Depending on the application, if 16 mW in losses is acceptable, then an LDO can be used.

For the  $V_{DD2\_DDR}$  power domain, step-down SMPS topology is recommended as with LDO topology, the power efficiency might be approximately 24% ( $\sim V_{DD2\_DDR}$  / VIN ratio)

For the  $V_{REF\_DDR}$  power domain, a voltage divider topology can be used. It is composed of two resistors having the same value (example:  $2 \text{ K}\Omega$  or  $2.2 \text{ K}\Omega$  +/-1%) referenced from  $V_{DD2\_DDR}$  to generate the  $V_{REF\_DDR}$  at  $V_{DD2\_DDR}$  / 2. there is one voltage divider for the IpDDR2/3 volatile memory IC power supply ( $V_{REFQ}/V_{REFCA}$ ) and one voltage divider for the MPU DDR interface voltage domain (DDR\_VREF).

#### Caution:

IpDDR2 and IpDDR3 have power-up and power-down sequences that must be followed. There are defined in JEDEC standard JESD209-2B and JESD209-3C respectively for IpDDR2 and IpDDR3.

#### According to Figure 6:

- $V_{DD1 DDR} = V_{DD1}$
- $V_{DD2\_DDR} = V_{DD2} = V_{DDQ} = V_{DDCA}$
- V<sub>REFQ</sub> = V<sub>REFCA</sub> = V<sub>DD2</sub> <sub>DDR</sub> / 2

IpDDR2/3 power-up constraints defined in JEDEC standards can be simplified as:

- Once V<sub>DD1\_DDR</sub> or V<sub>DD2\_DDR</sub> > 300 mV
- V<sub>DD1 DDR</sub> must be greater than V<sub>DD2 DDR</sub> 200 mV

IpDDR2/3 power-down constraints defined in JEDEC standards can be simplified as:

- Once V<sub>DDx\_min</sub> > V<sub>DD1\_DDR</sub> or V<sub>DD2\_DDR</sub> > 300 mV
- V<sub>DD1 DDR</sub> must be greater than V<sub>DD2 DDR</sub> 200 mV

#### Note:

VDDx\_min is the VDD1 minimum value or VDD2 minimum value specified in JEDEC.

The circuitry proposed in Figure 6 allows the control of the  $V_{DD1\_DDR}$  and  $V_{DD2\_DDR}$  regulators to fulfill the above electrical constraints:

#### IpDDR2/3 power-up sequence:

- While the NRST signal is asserted, both V<sub>DD1</sub> DDR and V<sub>DD2</sub> DDR regulators are off
- Once the NRST signal is released, the V<sub>DD1 DDR</sub> regulator starts (V<sub>DD2 DDR</sub> regulator keeps disabled)
- Once the V<sub>DD1\_DDR</sub> regulator reaches a defined output voltage (such as 1.6 V which is considered as enable threshold of the V<sub>DD2\_DDR</sub> regulator EN pin) V<sub>DD2\_DDR</sub> regulator starts
- V<sub>DD2 DDR</sub> regulator output voltage rises with V<sub>REFQ</sub> = V<sub>DD2 DDR</sub> / 2 at anytime

#### IpDDR2/3 power-down sequence:

- While the NRST signal is released, both V<sub>DD1</sub> <sub>DDR</sub> and V<sub>DD2</sub> <sub>DDR</sub> regulators are on
- Once the NRST signal is asserted or VIN is dropping, the V<sub>DD1\_DDR</sub> regulator stops, and the V<sub>DD1\_DDR</sub> output voltage is discharged or V<sub>DD1\_DDR</sub> output voltage follows VIN (minus the regulator dropout)
- Once the V<sub>DD1\_DDR</sub> regulator drops below a defined output voltage (such as 1.4 V considering 200 mV hysteresis on V<sub>DD2\_DDR</sub> regulator EN pin) V<sub>DD2\_DDR</sub> regulator is stopped
- $V_{DD2\ DDR}$  regulator output voltage drops with  $V_{REFQ} = V_{DD2\ DDR}$  / 2 at anytime

Note:

 $V_{DD1\_DDR}$  regulator and  $V_{DD2\_DDR}$  regulator must have built-in discharge circuitry. It is required that the  $V_{DD2\_DDR}$  regulator has faster discharge circuitry than the  $V_{DD1\_DDR}$  regulator to fulfill power-down electrical constraints.

AN5586 - Rev 1 page 18/51



# 5 Power management

The following power modes are reviewed in the following sections:

- Operating modes
- Application power-up and power-down modes
- Low-power management mode
- User reset and crash recovery management
- Software management examples

# 5.1 Operating modes

The application can switch to different operating modes depending on the system's activity. The operating modes are managed by the MPU. The operating modes control the power management and the clock distribution (refer to details in [3]).

The three MPU output pins, PWR\_ON, PWR\_CPU\_ON, and PWR\_LP, are automatically controlled depending on the operating mode. They are used to control the application regulators:

- PWR\_ON supply request signal (active high): Enables V<sub>DDCORE</sub> and the application peripherals power supplies. It is active in Run, Stop, LPLV-Stop, and LPLV-Stop2 modes. It is inactive in Standby mode (and implicitly in VBAT and power-off mode when VDD is not present).
- PWR\_CPU\_ON supply request signal (active high): Enables V<sub>DDCPU</sub>. It is active in Run, Stop, and LPLV-Stop modes. It is inactive in LPLV-Stop2 and Standby modes.
- PWR\_LP low-power mode request signal (active low): It is used to request a regulator or a peripheral to enter a low-power state. It is active in LPLV-Stop, LPLV-Stop2, and Standby modes. It is inactive in the Run and the Stop mode.

Note:

With discrete regulators application, LPCFG (PWR\_ON pin configuration in PWR\_CR1 register) must always be set to 0.

Table 3 summarizes power supply states for the application operating modes illustrated in Figure 1.

LP-Stop mode is not covered since LPLV-Stop or LPLV-Stop2 are more appropriate in the context of this AN.

Table 3. System operating modes

| Operating<br>mode | PWR_ON | PWR_CPU_ON | PWR_LP | Description                                                                                                                                                                                                 | Notes  |
|-------------------|--------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Run               | 1      | 1          | 1      | $V_{DD}$ power on $V_{DDCORE}$ , $V_{DDCPU}$ , power on, system clock on $V_{3V3}$ power on, $V_{DD\_SD}$ power on/off                                                                                      | (1)(2) |
| Stop              | 1      | 1          | 1      | DDR active/auto refresh  V <sub>DD</sub> , V <sub>DDCPU</sub> power on  V <sub>DDCORE</sub> power on, system clock off  V <sub>3V3</sub> power on, V <sub>DD_SD</sub> power on/off  DDR active/auto refresh | (1)(2) |
| LPLV-Stop         | 1      | 1          | 0      | V <sub>DD</sub> power on  V <sub>DDCORE</sub> & V <sub>DDCPU</sub> (merged) power on at lower voltage, system clock off  V <sub>3V3</sub> power on, V <sub>DD_SD</sub> power on/off  DDR self-refresh       | (1)(3) |
| LPLV-Stop2        | 1      | 0          | 0      | $V_{DD}$ power on $V_{DDCPU}$ power off $V_{DDCORE}$ power on at lower voltage, system clock off $V_{3V3}$ power on, $V_{DD\_SD}$ power on/off                                                              | (1)(4) |

AN5586 - Rev 1 page 19/51



| Operating mode                     | PWR_ON | PWR_CPU_ON | PWR_LP | Description                                                                                                                                 | Notes  |
|------------------------------------|--------|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|--------|
|                                    |        |            |        | DDR self-refresh                                                                                                                            |        |
| Standby                            | 0      | 0          | 0      | $V_{DD}$ power on $V_{DDCORE}, V_{DDCPU}$ power off, system clock off $V_{3V3}$ power off, $V_{DD\_SD}$ power off $DDR$ off or self-refresh | (1)(5) |
| Power off or<br>Coin-cell-<br>VBAT | -      | -          | -      | All power off; except the MPU VSW domain if Coin-cell-VBAT present                                                                          | (6)    |

- 1. Depending on the application, DDR volatile memory can be DDR3, DDR3L, IpDDR2, or IpDDR3.
- 2. The difference between Run and Stop modes is only based on the STM32MP1 Series microprocessor clock management. For power management, there is no difference between Run and Stop modes.
- LPLV-Stop is relevant only when V<sub>DDCORE</sub> and V<sub>DDCPU</sub> are merged, like the application in Figure 5 where LPLV-Stop2 is not supported.
- LPLV-Stop2 can be supported only when V<sub>DDCORE</sub> and V<sub>DDCPU</sub> are independent, like applications in Figure 1 and in Figure 6.
- 5. Depending on the application, DDR can be off in Standby mode, like applications in Figure 1; or DDR can be in self-refresh like the application in Figure 6.
- 6. To retain the content of the STM32MP1 Series microprocessor VSW domain (RTC, backup registers, backup RAM, and retention RAM) when VDD is turned off, the STM32MP1 Series microprocessor VBAT pin can be connected to an optional coin cell battery.

#### 5.1.1 Reset and crash recovery management circuitry

PWR\_ONRST and PWR\_CPU\_ONRST are additional signals dedicated to the management of system reset and crash recovery at the application level. As shown in Figure 8, PWR\_ONRST and PWR\_CPU\_ONRST signals are generated from PWR\_ON and PWR\_CPU\_ON with NRST signal using a discrete logical "AND" circuitry.

PWR\_CPU\_ONRST = PWR\_CPU\_ON && NRST

PWR\_CPU\_ONRST = PWR\_CPU\_ON && NRST

PWR\_CPU\_ON PWR\_LP

PWR\_ONRST = PWR\_ON && NRST

PWR\_CPU\_ON

PWR\_CPU

Figure 8. PWR\_ONRST and PWR\_CPU\_ONRST crash recovery management signal

The AND logic circuits are composed of a 10 k $\Omega$  resistor and a diode. Use of a Schottky diode such as BAT54 or BAT60 is recommended. The 10-k $\Omega$  value might be adapted according to the combined impedances of the regulators' EN input pin; especially if some or all of the regulator EN pins have built-in pull-down resistors.

The PWR\_ONRST signal and the PWR\_CPU\_ONRST signal are equivalent to respectively the PWR\_ON signal and the PWR\_CPU\_ON signal. However, if a reset occurs (NRST signal low pulse), the PWR\_ONRST and PWR\_CPU\_ONRST signals go low, meaning that regulators controlled by those signals are turned OFF for the NRST low pulse duration, then are turned back ON after the reset is released to a high state.

This allows power cycling to be performed on peripherals. Power cycling is recommended to ensure that the correct restart and reset of peripherals is assured after an application reset occurs (NRST), especially for peripherals that do not have a reset input signal. Power cycling is especially recommended for peripheral boot devices/flash memory such as eMMC, NAND, NOR, and SD card.

AN5586 - Rev 1 page 20/51



MPU devices have a bidirectional pad reset (NRST) allowing the reset of external devices. If a crash occurs (iwdg1\_out\_rst or iwdg2\_out\_rst watchdog elapsing), a reset pulse is generated on the NRST signal. An identical pulse is generated on the PWR\_ONRST signal to control the power cycling of the STM32MP13x core domain and the peripheral power supplies. An identical pulse is generated on the PWR\_CPU\_ONRST signal to control the power cycling of the STM32MP13x Arm® Cortex®-A7 CPU digital power domain. An example timing diagram is provided in Section 5.5 Crash recovery management.

Important:

The MPU's RPCTL (Reset Pulse Control) allows control of the minimum pulse duration of the NRST pin. It must be enabled by the software at boot-up and set to the appropriate duration, for example, 31 ms by setting bitfield MRD[4:0] = 0x1F in the RCC\_RDLSICR register.

This ensures that discrete regulator output voltages have enough time to drop before the pulse ends (transits to '1') and re-enables the regulators.

In Figure 9 through Figure 16, the VDDA1V8\_REG level and the signal waveforms associated with its management are shown in light blue for clarity.

# 5.2 Power-up/power-down sequence and reset management

# 5.2.1 Power-up / power-down with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> independent, DDR3L (Figure 1)

The power sequence described in this subsection is only applicable to Figure 1 having an independent power supply for  $V_{DDCORE}$  and  $V_{DDCPU}$  with a DDR3L volatile memory.

- The application is not powered, or the MPU is in VBAT mode (powered from VBAT to supply the V<sub>SW</sub> power domain).
- 2. A valid power supply source is connected to the application. The VIN voltage rises. After a delay, (defined by a passive R-C network), to allow the VIN voltage to stabilize, the V<sub>DD</sub> regulator is enabled.
- 3. The V<sub>DD</sub> voltage starts to rise:
  - a. The NRST, PWR\_ON, PWR\_CPU\_ON, and PWR\_LP signals are set to LOW by the MPU, forcing the PWR ONRST and PWR CPU ONRST signals to LOW.
  - b. Once the V<sub>DD</sub> supply is above the POR rising threshold level<sup>(1)</sup>, a t<sub>RSTTEMPO</sub> <sup>(2)</sup> delay is started.
- Once the t<sub>RSTTEMPO</sub> has elapsed, the PWR\_ON, PWR\_CPU\_ON and PWR\_LP signals are set high by the MPU:
  - a. After  $t_{RSTTEMPO}$  elapses, the MPU waits for 20  $\mu s^{(3)}$  before releasing the NRST signal, making PWR\_ONRST and PWR\_CPU\_ONRST going to a high level.  $V_{DD\_DDR_1}$   $V_{3V3}$ ,  $V_{1V8}$ ,  $V_{DD\_SD}$  and  $V_{DD\_SD\_IO}$  are enabled by PWR\_ONRST signal and the  $V_{DD\_DDR_2}$   $V_{3V3}$ ,  $V_{1V8}$ ,  $V_{DD\_SD}$  and  $V_{DD\_SD\_IO}$  voltages start to rise.
  - b. V<sub>DDCORE</sub> regulator is enabled by PWR\_ONRST signal and V<sub>DDCORE</sub> voltage starts to rise.
  - c. V<sub>DDCPU</sub> regulator is enabled by PWR\_CPU\_ONRST signal and V<sub>DDCPU</sub> voltage starts to rise.
  - d. Once the V<sub>DDCORE</sub> voltage is above the V<sub>TH\_VDDCORE</sub> (4) rising threshold level, a t<sub>VDDCORE\_TEMPO</sub> (5) is started. As long as the t<sub>VDDCORE\_TEMPO</sub> has not elapsed, the MPU is kept in internal reset.
  - e. Once the  $V_{DDCPU}$  voltage is above the  $V_{TH\_VDDCPU}$  (6) rising threshold level, a  $t_{VDDCPU\_TEMPO}$  (7) is started. As long as the  $t_{VDDCPU\_TEMPO}$  has not elapsed, the CPU Cortex A7 is kept in internal reset.

AN5586 - Rev 1 page 21/51



- 5. Once the t<sub>VDDCORE</sub> TEMPO elapses, the MPU core domain is taken out of internal reset (V<sub>DDCORE</sub> OK):
  - The  $V_{DDCORE}$  voltage must be higher than  $V_{DDCORE}^{(8)}$  minimum Run mode operating supply level. This must be guaranteed by the  $V_{DDCORE}$  regulator slew rate.
  - b.  $V_{DDA1V8\_REG}$  internal regulator is enabled. When  $V_{DDA1V8\_REG}$  voltage reaches the  $V_{DD\_USB}$  regulator enable threshold, the  $V_{DD\_USB}$  regulator is enabled
  - c. The MPU performs internal hardware initialization (enabling HSI and option bytes loading with  $\sim$ 130 µs duration). EADLY<sup>(9)</sup> timer (10 ms) delay is started.
  - d. When EADLY has elapsed and the t<sub>VDDCCPU\_TEMPO</sub> has elapsed, the CPU Cortex A7 is taken out of internal reset (V<sub>DDCPU\_OK</sub>) then the MPU enters Run mode. The Boot ROM starts accessing the external peripherals to load and execute the boot software.
  - e. After the application has initialized, the software might enable the USB interface ( $V_{BUS\_SW1}$ ,  $V_{BUS\_SW2}$ )
- 6. Power supply source is removed from the application:
  - a. The VIN voltage drop
  - b. When the VIN voltage is close to  $V_{DD_{i}}$   $V_{DD\_USB}$ , and  $V_{3V3}$  (3.3 V), they start to drop in parallel with VIN
  - c. Once the  $V_{DD}$  supply is below the POR fall threshold<sup>(10)</sup>, the MPU reset internally and disables  $V_{DDA1V8\_REG}$ . NRST, PWR\_ON, PWR\_CPU\_ON, and PWR\_LP signals are set to LOW by the MPU. The PWR\_ONRST and PWR\_CPU\_ONRST signals are forced low by the NRST, PWR\_ON, and PWR\_CPU\_ON signals. The  $V_{DDCORE}$ ,  $V_{DDCPU}$ ,  $V_{DD\_DDR}$ , and  $V_{3V3}$  regulators are disabled.  $V_{DD\_SD}$ ,  $V_{DD\_SD\_IO}$ ,  $V_{BUS\_SW1}$ , and  $V_{BUS\_SW1}$  are disabled and fall, and  $V_{BUS}$  too. The current consumption of VIN drops, making VIN fall slowly. When the  $V_{DDA1V8\_REG}$  voltage reaches the regulator disable threshold for  $V_{DD\_USB}$ , the  $V_{DD\_USB}$  regulator is disabled.
- The application has no power or the MPU is in VBAT mode (powered from VBAT to supply V<sub>SW</sub> power domain.
- 1. POR rise threshold =  $V_{BOR0}$  rising edge = 1.67 V typ
- 2.  $t_{RSTTEMPO} = 377 \mu s typ$
- 3. Internal RCC delay of the MPU
- 4.  $V_{TH\_VDDCORE}$  rising edge = 0.95 V min
- 5.  $t_{VDDCORE\_TEMPO} = 200 \,\mu s \,min$
- 6. V<sub>TH VDDCPU</sub> rising edge = 0.95 V min
- 7.  $t_{VDDCPU\ TEMPO} = 200 \ \mu s \ min$
- 8.  $V_{DDCORE}$  operating voltage = 1.21 V min
- 9. The EADLY timer prevents the Boot ROM from performing any access to the boot peripheral before it is ready when recovering from Standby mode. Typically, it waits for a stable voltage on the flash memory that is read by the Boot ROM to get the boot software. In this application, the default value (10 ms) is kept to wait for the V<sub>3V3</sub> and V<sub>DD\_USB</sub> voltage to stabilize (refer to RM0475 [4] for more details).
- 10. POR fall threshold = V<sub>BOR0</sub> falling edge = 1.63V typ (or = V<sub>BOR3</sub> falling edge = 2.6 V max if option byte SELINBORH[0:1] = 11 (BOR = 2.7V))

AN5586 - Rev 1 page 22/51





Figure 9. Power-up / power-down with  $V_{\text{DDCORE}}$  and  $V_{\text{DDCPU}}$  independent, DDR3L

AN5586 - Rev 1 page 23/51



# 5.2.2 Power-up / power-down with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged, DDR3L (Figure 5)

The power sequence described in this subsection is only applicable to Figure 5 having  $V_{DDCORE}$  and  $V_{DDCPU}$  merged with a DDR3L volatile memory. The description of Figure 10 is not provided because it is very similar to Section 5.2.1 Power-up / power-down with  $V_{DDCORE}$  and  $V_{DDCPU}$  independent, DDR3L (Figure 1).



Figure 10. Power-up / power-down with  $V_{\text{DDCORE}}$  and  $V_{\text{DDCPU}}$  merged, DDR3L

AN5586 - Rev 1 page 24/51



# 5.2.3 Power-up / power-down with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> independent, IpDDR2/3 (Figure 6)

The power sequence described in this subsection is only applicable to Figure 6 having  $V_{DDCORE}$  and  $V_{DDCPU}$  independent with an IpDDR2/3 volatile memory. The description of Figure 11 is not provided because it is very similar to Section 5.2.1 Power-up / power-down with  $V_{DDCORE}$  and  $V_{DDCPU}$  independent, DDR3L (Figure 1) except for VDD voltage at 1.8 V and an IpDDR2/3 instead of a DDR3L



Figure 11. Power-up / power-down with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> independent, IpDDR2/3

AN5586 - Rev 1 page 25/51



### 5.3 STM32MP15xD and STM32MP15xF Run overdrive mode management

The STM32MP13xD and STM32MP13xF devices have an enhanced consumer mission profile (refer to [6]) which allows the Arm® Cortex®-A7 CPU to run at higher clock frequency (refer to [5] for details and limitations). Accordingly, the  $V_{DDCCPU}$  supply voltage must be increased when the CPU frequency (Fmpuss\_ck) operates above 650 MHz. Refer to the datasheet [5] for the  $V_{DDCPU}$  Run overdrive minimum voltage value. When it does not operate in the Run mode above 650 MHz, the  $V_{DDCPU}$  supply voltage must be set back to its nominal Run mode voltage.

The  $V_{DDCPU}$  voltage is increased by setting the PWR\_OVRDRV signal to HIGH which controls the VSEL signal of the  $V_{DDCPU}$  VRM to set its output voltage to the Run overdrive mode voltage. Reciprocally, the  $V_{DDCPU}$  voltage is decreased by resetting the PWR\_OVRDRV signal to '0' to set the  $V_{DDCPU}$  VRM output voltage to the Run mode.

When going from Run mode to Run overdrive mode above 650 MHz, V<sub>DDCPU</sub> must be increased before the frequency.

When going from Run overdrive mode back to Run mode, the frequency must be decreased before the voltage. When the Run overdrive mode is needed, the MPU\_RAM\_LOWSPEED bit in the MPU PWR\_CR1 register must be managed by software in addition to the V<sub>DDCPU</sub> voltage change.

The MPU\_RAM\_LOWSPEED bit must be reset (it is an action that software must manage) by respecting the two conditions below:

- After the V<sub>DDCPU</sub> supply has reached the Run overdrive mode voltage range
- Before increasing the STM32MP13xD/F frequency into the overdrive frequency range.

The MPU RAM LOWSPEED bit must be set by respecting the two conditions below:

- After decreasing the MPU frequency into the standard frequency range
- Before decreasing the MPU voltage below the Run overdrive mode voltage range.

The application Run overdrive mode sequence is shown in Figure 12 according to the implementation shown in Figure 1.

- 1. The application is operating in Run mode with a CPU frequency below 650 MHz
- 2. When Run overdrive mode is requested:
  - a. The software prepares to enter Run overdrive mode: it changes the V<sub>DDCPU</sub> voltage level by setting PWR\_OVRDRV signal to '1'.
  - b. V<sub>DDCPU</sub> voltage starts to rise.
  - c. Software wait for  $t_{rise}^{(1)}$ .
- 3. Once V<sub>DDCPU</sub> reaches the Run overdrive voltage (t<sub>rise</sub> duration elapsed):
  - a. The software resets the MPU RAM LOWSPEED bit.
  - b. Then, the software increases the CPU frequency above 650 MHz. The system is now in Run overdrive mode above 650 MHz.
- 4. When the Run mode is requested:
  - a. The software prepares to resume Run mode: It changes the CPU frequency to below or equal to 650 MHz
  - b. Then, the software sets the MPU\_RAM\_LOWSPEED bit.
- Once the bit MPU\_RAM\_LOWSPEED is set:
  - a. The software decreases the V<sub>DDCPU</sub> voltage level by setting the PWR\_OVRDRV signal to LOW.
  - b. The system is now in Run mode below 650 MHz.
- 1. Duration required for  $V_{DDCPU}$  regulator to rise from Run mode voltage to Run overdrive mode voltage. For example, assuming a regulator having 1 mV /  $\mu$ s, the software needs to wait for  $t_{rise}$  = 100  $\mu$ s minimum to go from 1.25 to 1.35 V.

AN5586 - Rev 1 page 26/51



Figure 12. Run mode and Run overdrive mode sequence

#### 5.3.1 Run overdrive mode low-cost alternative

The  $V_{DDCPU}$  can always be set at 1.35 V allowing the CPU to work in Run mode (CPU frequency lower than 650 MHz) and in Run overdrive mode (CPU frequency higher than 650 MHz).

This simplifies the  $V_{DDCPU}$  VRM design to manage a single output voltage (1.35 V) and to free the PWR\_OVRDRV GPIO.

But always using  $V_{DDCPU}$  at 1.35 V does not guarantee lifetime (refer to [6]) and increases the CPU power consumption in Run mode (CPU frequency < 650 Mhz)

AN5586 - Rev 1 page 27/51



# 5.4 Low power mode management

Note:

Stop mode concerns the MPU internal clock management without external power management. So, the Stop mode is not described in this section.

#### 5.4.1 LPLV-Stop mode

As mentioned in Table 3, the LPLV-Stop mode is only relevant when  $V_{DDCORE}$  and  $V_{DDCPU}$  are merged. Accordingly, the sequence shown in Figure 13 is only applicable to the application shown in Figure 5.

- 1. The application is powered and is working in Run operating mode.
- 2. When the LPLV\_Stop operating mode is requested, the software prepares an LPLV\_Stop entry process such as stopping some clocks, setting DDR to Self-Refresh, and setting PWRLP TEMPO<sup>(1)</sup>.
- 3. The MPU sets the LPDS and LVDS bit of the PWR\_CR1 register to prepare to enter LPLV-Stop:
  - a. The PWR\_LP signal is deasserted when the MPU enters LPLV-Stop.
  - b. Once the PWR\_LP signal is deasserted, the V<sub>DDCORE</sub> regulator VSEL input goes low making V<sub>DDCORE</sub> voltage decreasing to reach the LPLV-Stop mode operating supply level (0.9 V)
- 4. On a wakeup event, the MPU leaves LPLV-Stop mode and asserts the PWR LP signal:
  - a. The MPU timer t<sub>SEL\_VDDCORETEMPO</sub> (2) is started to allow V<sub>DDCORE</sub> voltage to reach the Run mode operating supply level.
  - b. The V<sub>DDCORE</sub> regulator VSEL input goes high making V<sub>DDCORE</sub> voltage increase.
- 5. Once t<sub>SEL VDDCORETEMPO</sub> has elapsed:
  - a.  $V_{DDCORE}$  must be higher than the minimum Run mode operating supply level<sup>(3)</sup> (refer to [4] and [5]).
  - b. A clock restore process is performed in the MPU.
- 6. Once the MPU HSI clock oscillator is stable (~5 μs), the application goes into the Run mode (as the PWRLP\_TEMPO timer set to min value) and the software resumes normal operations (such as restoring clocks and restoring DDR from self-refresh).
- PWRLP\_TEMPO is an STM32MP13x dedicated timer designed to wait for the regulator recovery when the application goes from low-power mode to Run mode. In this application, the PWRLP\_TEMPO delay can be set to min value or bypassed (in bitfield PWRLP\_DLY[21:16] of the RCC\_PWRLPDLYCR register) as when t<sub>SEL\_VDDCORETEMPO</sub> elapsed, the V<sub>DDCORE</sub> voltage must already be higher than minimum Run mode operating supply level.
- 2. t<sub>SEL VDDCORETEMPO</sub> 234 µs min (refer to [4]).
- 3. This constraint must be guaranteed by the design of the  $V_{DDCORE}$  regulator.

AN5586 - Rev 1 page 28/51





Figure 13. LPLV-Stop mode sequence

#### 5.4.2 LPLV-Stop2 mode

As mentioned in Table 3, the LPLV-Stop2 mode is only possible when  $V_{DDCORE}$  and  $V_{DDCPU}$  are independent. Accordingly, the sequence shown in Figure 14 is only applicable to applications shown in Figure 1 and Figure 6. Only the LPLV-Stop2 mode sequence of application shown in Figure 1 is described in this subsection as the LPLV-Stop2 mode sequence is equivalent to the application shown in Figure 6

- 1. The application is powered and is working in Run operating mode.
- 2. When the LPLV-Stop2 operating mode is requested, the software prepares an LPLV-Stop2 entry process such as stopping some clocks, setting DDR to Self-Refresh, and setting PWRLP\_TEMPO.
- 3. The MPU sets the LPDS, LVDS and STOP2 bit of the PWR\_CR1 register to prepare entering LPLV-Stop2:
  - The PWR\_LP signal and the PWR\_CPU\_ON signal are deasserted when the MPU enters LPLV-Stop2.
  - b. Once the PWR\_LP signal is deasserted, the V<sub>DDCORE</sub> regulator VSEL input goes low making V<sub>DDCORE</sub> voltage decrease to reach the LPLV-Stop2 mode operating supply level (0.9 V).
  - c. Once the PWR\_CPU\_ON signal is deasserted, the PWR\_CPU\_ONRST signal is deasserted in parallel and the regulator of the  $V_{DDCPU}$  goes off making the  $V_{DDCPU}$  voltage decrease to reach 0 V.

AN5586 - Rev 1 page 29/51



- On a wakeup event, the MPU leaves LPLV-Stop mode and asserts the PWR\_LP signal and the PWR CPU ON signal:
  - a. The MPU timer t<sub>SEL\_VDDCORETEMPO</sub> (1) is started to allow V<sub>DDCORE</sub> voltage to reach the Run mode operating supply level.
  - b. Once the PWR\_LP signal goes HIGH, the  $V_{DDCORE}$  regulator VSEL input goes high making  $V_{DDCORE}$  voltage increase.
  - c. Once the PWR\_CPU\_ON signal goes HIGH, the PWR\_CPU\_ONRST goes HIGH in parallel and the  $V_{DDCPU}$  regulator goes on making  $V_{DDCPU}$  voltage increase.
- 5. Once t<sub>SEL VDDCORETEMPO</sub> has elapsed:
  - a. The  $V_{DDCORE}$  must be higher than the minimum Run mode operating supply level<sup>(2)</sup> (refer to [4] and [5]).
  - b. A clock restore process is performed in the MPU
  - c. Once the MPU HSI clock oscillator is stable (~5 µs), the PWRLP\_TEMPO timer is started.
- Once the V<sub>DDCPU</sub> voltage is above the V<sub>TH\_VDDCPU</sub> (3) rising threshold level, a t<sub>VDDCPU\_TEMPO</sub> (4) is started.
- 7. Once the t<sub>VDDCPU\_TEMPO</sub> and the PWRLP\_TEMPO have both elapsed, the application goes into Run mode:
  - The software resumes normal operations (such as restoring clocks and restoring DDR from selfrefresh).
  - b. The software might switch the CPU to Run overdrive mode (set the PWR\_OVRDRV signal high, reset the MPU's MPU\_RAM\_LOW bit of PWR\_CR1 register then increase the CPU frequency).
- 1. t<sub>SEL VDDCORETEMPO</sub> 234 µs min (refer to [4]).
- 2. This constraint must be guaranteed by the design of the V<sub>DDCORE</sub> regulator.
- 3.  $V_{TH\_VDDCPU}$  rising edge = 0.95 V min
- 4.  $t_{VDDCPU\_TEMPO} = 200 \mu s min$

Note:

If the MPU goes in LPLV-Stop2 while it is running in CPU overdrive step 2 ( $V_{DDCPU} = 1.35 \text{ V}$  as PWR\_OVRDRV = 1) then,  $V_{DDCPU}$  goes back to CPU overdrive voltage when leaving LPLV-Stop2 step 4 and the CPU overdrive frequency is set back during the LPLV-Stop2 SW resume step 7.

#### Warning:

To manage a scenario where LPLV-Stop2 is very short, it is usually required to set PWRLP\_TEMPO delay (PWRLP\_DLY in RCC\_PWRLPDLYCR register) equal to or higher than the  $V_{DDCPU}$  regulator soft-start delay (typically about 1 to 2 ms for common discrete step-down SMPS): In case of very short LPLV-Stop2 duration, the PWR\_CPU\_ON signal (controlling  $V_{DDCPU}$  regulator EN pin) pulses low for a very short duration. Depending on the  $V_{DDCPU}$  regulator model used in the application, its internal soft-start delay is usually rearmed once its EN pin goes low. Consequently, when a very short LPLV-Stop2 scenario occurs, the  $V_{DDCPU}$  regulator goes off then it goes back on immediately. In that case, the  $V_{DDCPU}$  voltage slightly decreases and keeps higher than the  $V_{TH-VDDCPU}$  threshold, but it does not regulate until its internal reference voltage (following soft-start delay) crosses the regulator output voltage. In that case and if PWRLP\_TEMPO delay is set to min value, the MPU goes into Run mode once  $t_{SEL\_VDDCORETEMPO}$  and clock restore process is ended as  $V_{DDCPU}$  is ready (higher than  $V_{TH-VDDCPU}$ ). Once the CPU runs, making load current on  $V_{DDCPU}$ , the  $V_{DDCPU}$  voltage drops below  $V_{DDCPU}$  minimum operating voltage making the CPU crash, due to the  $V_{DDCPU}$  regulator not being ready (soft-start ongoing).

AN5586 - Rev 1 page 30/51

DT56140V2





Figure 14. LPLV-Stop2 mode sequence

AN5586 - Rev 1 page 31/51

Power signals
SW control/choice

HW control signal



#### 5.4.3 Standby mode with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> independent, DDR3L (Figure 1)

The application Standby mode sequence is shown in Figure 15. Standby mode sequence according to the implementation shown in Figure 1. STM32MP13x with DDR3L, boot flash, SD card UHS-I, USB-A host, and USB-C PD having independent power supply for  $V_{DDCORE}$  and  $V_{DDCPU}$  with a DDR3L volatile memory.

In this application, the boot flash memory used by the boot ROM to read the boot software (for example FSBL) is powered from the  $V_{3V3}$  domain, and the DDR3L memory is powered OFF in Standby mode.

- The application is powered and running. When Standby mode is requested, the software prepares for Standby entry (stops some clocks, ..., sets POPL<sup>(1)</sup> and EADLY<sup>(2)</sup> timers, and so on)
- 2. The software might switch off USB power domains by turning off V<sub>DDA1V8\_REG</sub> making the V<sub>DD\_USB</sub> regulator switch off<sup>(3)</sup>. When the software is ready, the MPU enters Standby mode and the POPL timer starts automatically.
- 3. The PWR\_ON, the PWR\_CPU\_ON and the PWR\_LP signals are deasserted:
  - a. The PWR ONRST signal, the PWR CPU ONRST are forced low.
  - b. V<sub>DDCORE</sub> regulator is powered Off by PWR\_ONRST signal
  - c. V<sub>DDCPU</sub> regulator is powered Off by PWR CPU ONRST signal
  - d.  $V_{DD\ DDR}$  and  $V_{3V3}$  regulators are powered off by the PWR\_ONRST signal
- 4. On a wakeup event, the MPU leaves Standby mode<sup>(4)</sup>, asserts the PWR\_ON, the PWR\_CPU\_ON and the PWR\_LP signals:
  - a. The PWR\_ONRST and the PWR\_CPU\_ONRST signals rise as NRST are high.  $V_{DD\_DDR}$ , and  $V_{3V3}$  are enabled by the PWR\_ONRST signal and the  $V_{DD\_DDR}$ , and  $V_{3V3}$  voltages start to rise
  - b. The V<sub>DDCORE</sub> regulator is enabled by the PWR\_ONRST signal and the V<sub>DDCORE</sub> voltage starts to rise
  - c. The V<sub>DDCPU</sub> regulator is enabled by the PWR\_CPU\_ONRST signal and the V<sub>DDCPU</sub> voltage starts to rise.
  - d. Once the  $V_{DDCORE}$  voltage is above the  $V_{TH\_VDDCORE}$  rising minimum threshold, a  $t_{VDDCORE\_TEMPO}$  delay is started to allow  $V_{DDCORE}$  voltage to reach the Run mode operating supply level.
  - e. Once the  $t_{VDDCORE\_TEMPO}$  elapsed<sup>(5)</sup>, the MPU performs internal hardware initialization (enables the HSI and option-byte loading with 130  $\mu$ s duration)
  - f. Once the  $V_{DDCPU}$  voltage is above the  $V_{TH\_VDDCPU}$  rising minimum threshold, a  $t_{VDDCPU\_TEMPO}$  delay is started to allow  $V_{DDCPU}$  voltage to reach the Run mode operating supply level.
- 5. Once the internal hardware initialization ends and the t<sub>VDDCPU\_TEMPO</sub> has elapsed, the MPU is taken out of internal reset (V<sub>DDCORE OK</sub> and V<sub>DDCPU OK</sub>):
  - a. The EADLY delay timer is started.
- 6. When EADLY has elapsed, the Boot ROM starts accessing external peripherals (flash memory) to load and execute the boot software. Implicitly, when EADLY has elapsed, all voltages of the regulators must be stable; especially V<sub>3V3</sub> which is the power domain supplying flash memory:
  - a. The Boot ROM reads (peripheral boot), verifies, and executes the FSBL.
  - b. The software detects an "exit from Standby mode" and resumes the Kernel software accordingly.
- 7. Once the software has resumed:
  - a. The software might switch the USB power domains on by turning V<sub>DDA1V8\_REG</sub> on and making the V<sub>DD USB</sub> regulator switch on, depending on the presence of USB devices.
  - b. The software might switch the CPU to Run overdrive mode (set the PWR\_OVRDRV signal high, reset the MPU's MPU RAM LOW bit of PWR CR1 register then increases the CPU frequency).
- The STM32MP13x POPL timer allows the STM32MP13x to be kept on standby and to assert a PWR\_ON signal low for a minimum duration. This action allows the peripheral regulators, the V<sub>DDCPU</sub> regulator, and the V<sub>DDCORE</sub> regulator to discharge their respective output voltage before restarting them. This is to ensure the peripherals restart properly if a wake-up event occurs just after the application goes into standby. The POPL timer must be set according to the regulator having the slowest falling voltage (for example, 10 ms is suggested for the application having a regulator with embedded output discharge).
- 2. The STM32MP13x EADLY timer is dedicated to preventing boot ROM from performing any access to the boot peripheral before it is ready when recovering from Standby mode. It waits for a stable voltage on the flash memory to ensure that the boot software is reliably read by the boot ROM. The flash memory can be the eMMC or the SD-Card. In this application, V<sub>3V3</sub> rise time depends on the V<sub>3V3</sub> regulator characteristics and control so the minimum EADLY must be set accordingly (eg: 5 ms is suggested for the application having a V<sub>3V3</sub> regulator rising voltage in 5 ms)

AN5586 - Rev 1 page 32/51

DT56141V2



- Alternatively, if V<sub>DDA1V8\_REG</sub> is not turned off by the software before entering Standby mode, it is automatically disabled by hardware at that time, turning V<sub>DD\_USB</sub> off. In that case, V<sub>DDA1V8\_REG</sub> is automatically turned on by the hardware when leaving Standby mode, turning V<sub>DD\_USB</sub> on.
- 4. The STM32MP13x waits for the POPL timer to elapse before leaving Standby mode; even if a wakeup event occurs before.
- 5. The  $V_{DDCORE}$  voltage must be higher than the minimum Run mode operating supply level (refer to [4] and [5]) This constraint must be guaranteed by the design of the  $V_{DDCORE}$  regulator.

Standby request WAKEUP Event Operating Run Standby HW leave Run SW enter SW resume Standby mode Standby Standby Hw init Boot ROM Periph boot FSBL resur Kernel Run POPL 130 µs EADLY (1) (2) (7) (3)(4)(5) (6) 5 V ◆ tvddcore tempo 1.25 V The voltage must be higher than the STM32MP13 VDDCORE minimum Run mode VDDCORE  $V_{\text{TH\_VDDCORE}}$ operating supply level CPU in Run overdrive → tvddcpu\_tempo VDDCPU The voltage must be higher than the STM32MP13 VDDCPU minimum Run mode VTH\_VDDCPU operating supply level VDD USB VDDA1V8 REG V<sub>DD\_USB</sub> on threshold V<sub>DD\_USB</sub> off threshold  $V_{DD\_DDR}$ V<sub>3V3</sub> must be stable when FADLY elabses V<sub>3</sub>v<sub>3</sub> rise duration = 0.5 to 5 ms 3.3 V Other supplies (V<sub>1</sub>V<sub>8</sub>, V<sub>DD\_SD</sub>, V<sub>DD\_SD\_IO</sub>) rise and fall as V<sub>3</sub>V<sub>3</sub> **NRST** PWR\_ON PWR\_ONRST PWR\_CPU\_ON PWR\_CPU\_ONRST PWR\_LP PWR\_OVRDRV discrete pull-down resisto Power signals --- SW control/choice HW control signal

Figure 15. Standby mode sequence

AN5586 - Rev 1 page 33/51



#### 5.4.4 Standby mode with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged, DDR3L (Figure 5)

The application Standby mode sequence shown in Figure 5 having merged  $V_{DDCORE}$  and  $V_{DDCPU}$  power supplies and with a DDR3L has an equivalent sequence to the one in Section 5.4.3 Standby mode with  $V_{DDCORE}$  and  $V_{DDCPU}$  independent, DDR3L (Figure 1) with the following differences:

- V<sub>DDCPU</sub> is merged with V<sub>DDCORE</sub>. So V<sub>DDCPU</sub> rises and falls at the same time as V<sub>DDCORE</sub>
- CPU Run overdrive mode is not supported

#### 5.4.5 Standby mode with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> independent, IpDDR2/3 (Figure 6)

The application Standby mode sequence is shown in Figure 6. STM32MP13x with IpDDR2/3, boot flash, and I/Os voltage at 1.8 V and has  $V_{DDCORE}$  and  $V_{DDCORE}$  independent with an IpDDR2/3 volatile memory has an equivalent sequence to the one in Section 5.4.3 Standby mode with  $V_{DDCORE}$  and  $V_{DDCORE}$  independent, DDR3L (Figure 1) with the following difference:

IpDDR2/3 keeps in self-refresh in Standby mode. So V<sub>DD1\_DDR</sub> and V<sub>DD2\_DDR</sub> are kept enabled in Standby mode.

## 5.5 Crash recovery management

#### 5.5.1 Crash recovery management with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> independent, IpDDR2/3 (Figure 6)

As shown in Section 5.1.1 Reset and crash recovery management circuitry, a discrete circuitry must be added to the design (refer to Figure 8) to perform a power cycling. This allows the MPU and peripherals to restart properly after a crash. This is especially suitable for flash memory, which does not have a reset input to restart it properly after a crash (Eg: SD-Card working in UHS-I mode must have a power cycling to go back to legacy mode allowing it to be booted from the MPU's bootROM).

The sequence shown in Figure 16 illustrates a crash recovery sequence according to the implementation shown in Figure 6. The implementation of Figure 6 shows the most complex crash recovery sequence (highlighting the IpDDR2/3 power sequence constraints).

- The application is powered and running. The RPCTL timer (refer to Section 5.1.1 Reset and crash recovery management circuitry) is set to 31 ms and EADLY to 10 ms during application initialization. A crash occurs (iwdg1\_out\_rst or iwdg2\_out\_rst watchdog elapsing) or an NRST pulse is performed from the user reset button.
- 2. The MPU asserts the NRST signal and the RPCTL timer starts:
  - a. The PWR ONRST and the PWR CPU ONRST signals are forced LOW by the NRST signal
  - b. The V<sub>DD CPU</sub> regulator is powered off by the PWR CPU ONRST signal
  - c. The  $V_{DD\ CORE}$  regulator is powered off by the PWR\_ ONRST signal
  - d. The V<sub>DD1 DDR</sub>, V<sub>DD2 DDR</sub> (1) and V<sub>3V3</sub> regulators are powered off by the PWR\_ONRST signal
  - e. The  $V_{DD\ CPU}$ ,  $V_{DD\ CORE}$ ,  $V_{DD1\ DDR}$ ,  $V_{DD2\ DDR}$  and  $V_{3V3}$  voltages fall
- 3. The RPCTL timer elapses (after 31 ms):
  - a. The MPU releases the NRST signal
  - b. The PWR\_ONRST signal and the PWR\_CPU\_ONRST signal rise.
  - c. The V<sub>DD\_CPU</sub> regulator is powered on by the PWR\_CPU\_ONRST and the V<sub>DD\_CPU</sub> voltage starts to rise.
  - d. The  $V_{DD\_CORE}$  regulator is powered on by the PWR\_ ONRST and the  $V_{DD\_CORE}$  voltage starts to rise.
  - e. The  $V_{DD1\_DDR}$  and  $V_{3V3}$  regulators are powered on by the PWR\_ONRST signal and the  $V_{DD1\_DDR}$ , and  $V_{3V3}$  voltages start to rise
  - f. Once the  $V_{DD1\_DDR}$  voltage is above the  $V_{DD2\_DDR}$  EN pin on threshold, the  $V_{DD2\_DDR}$  regulator is powered on and the  $V_{DD2\_DDR}$  voltage starts to rise.
  - g. Once the  $V_{DDCPU}$  voltage is above the  $V_{TH\_VDDCPU}$  rising threshold level, a  $t_{VDDCPU\_TEMPO}$  is started.
  - h. Once the V<sub>DDCORE</sub> voltage is above the V<sub>TH\_VDDCORE</sub> rising threshold level, a t<sub>VDDCORE\_TEMPO</sub> is started.

AN5586 - Rev 1 page 34/51



- 4. Once the t<sub>VDDCORE</sub> TEMPO elapsed:
  - The MPU performs an internal hardware initialization (enable HSI and option-byte loading with 130 μs duration)
  - b. Once the internal hardware initialization ends and the t<sub>VDDCPU\_TEMPO</sub> has elapsed, the MPU is taken out of internal reset and entered in the Run mode, and the EADLY delay timer is started.
- 5. Once EADLY has elapsed, the Boot ROM starts accessing external peripherals (flash memory) to load and execute the boot software. Implicitly, when EADLY has elapsed, all the voltages of the regulators must be stable; especially V<sub>3V3</sub> which is the power domain supplying flash memory:
  - a. The Boot ROM reads (Periph boot), verifies and executes the FSBL, boot load then Kernel software
- 6. The Kernel software might switch the CPU in Run overdrive mode (set the PWR\_OVRDRV signal high, reset the STM32MP13x's MPU\_RAM\_LOW bit of PWR\_CR1 register then increase the CPU frequency).
- By design, V<sub>DD2\_DDR</sub> has stronger discharge circuitry than V<sub>DD1\_DDR</sub>. Consequently, V<sub>DD2\_DDR</sub> voltage falls faster than V<sub>DD1\_DDR</sub>.

AN5586 - Rev 1 page 35/51



Figure 16. Crash recovery sequence



AN5586 - Rev 1 page 36/51



# 5.5.2 Crash recovery management with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> independent, DDR3L (Figure 1)

The crash recovery sequence according to the implementation shown in Figure 1 is similar to the implementation illustrated in Section 5.5.1 Crash recovery management with  $V_{DDCORE}$  and  $V_{DDCPU}$  independent, IpDDR2/3 (Figure 6) with the following difference:

- DDR3L has a single power supply source controlled from PWR\_ONRST. it is a similar diagram as VDD1 DDR on Figure 16 with 1.35 V for DDR3L instead of 1.8 V for IpDDR2/3.
- VDD node is 3.3 V in the implementation shown in Figure 1 (1.8 V in the implementation shown in Figure 6).

## 5.5.3 Crash recovery management with V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged, DDR3L (Figure 5)

The crash recovery sequence according to the implementation shown in Figure 5 is similar to the implementation illustrated in Section 5.5.1 Crash recovery management with  $V_{DDCORE}$  and  $V_{DDCPU}$  independent, IpDDR2/3 (Figure 6) with the following difference:

- In case of a crash, power cycling occurs on the V<sub>DDCORE</sub> node (V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged) in the implementation shown in Figure 5. It is a similar diagram in Figure 16 with V<sub>DDCPU</sub> renamed as V<sub>DDCORE</sub>
- DDR3L has a single power supply source controlled from PWR\_ONRST. It is a similar diagram as VDD1\_DDR in Figure 16 with 1.35 V for DDR3L instead of 1.8 V for IpDDR2/3.
- VDD node is 3.3 V in the implementation shown in Figure 5 (1.8 V in the implementation shown in Figure 6).

AN5586 - Rev 1 page 37/51



# 6 Voltage regulator module specification

This section provides electrical specifications of the voltage regulator module (VRM) that supplies the MPU power domains.

The product designer must design the VRM according to these electrical specifications by selecting a regulator IC and the associated discrete components.

This section is only applicable if the MPU decoupling scheme (refer to [1]) and layout recommendations are carefully followed to minimize the impedance of the power delivery network (PDN).

Figure 17 illustrates a VRM supplying the MPU  $V_{DDCORE}$  power domain. In this illustration, the  $V_{DDCORE}$  VRM has no VSEL input to switch the  $V_{DDCORE}$  in low voltage during LPLV-Stop mode.



Figure 17. Voltage regulator module perimeter example

# 6.1 VRM specification for VDD (VDD\_ANA, VDD\_PLL) power domain

 $V_{DD}$  is the main supply for I/Os voltage interfaces and internal parts kept powered during Standby mode.  $V_{DD\_ANA}$  and  $V_{DD\_PLL}$  must be connected to  $V_{DD}$ .  $V_{DD}$  is usually 1.8 or 3.3 V and can be set in the 1.71 to 2 V or 2.7 to 3.6 V ranges.

 $V_{DDSD1}$  and  $V_{DDSD2}$  might be powered from VDD depending on the expected usage of the  $V_{DDSD1}/V_{DDSD2}$  I/Os usage.

This supply is always enabled as long as VIN voltage is present. Choosing a regulator with an EN pin is not necessary. Nevertheless, an EN pin might require a discrete RC filter to be added to delay the regulator startup for the input voltage stabilization.

| Symbol                   | Parameter                 | Operating conditions                                                 | Min.   | Тур  | Max.  | Unit  |
|--------------------------|---------------------------|----------------------------------------------------------------------|--------|------|-------|-------|
| VRM <sub>VDD</sub>       | Output voltage range      | Including VRM <sub>VDD-N</sub>                                       | 2.7    | 3.3  | 3.6   | V     |
| ALCINIADD                |                           | Including VIXIVIVDD-N                                                | 1.71   | 1.8  | 2.0   |       |
| VRM <sub>VDD-ACC</sub>   | Output voltage accuracy   | including line regulation, load regulation and temperature variation | -5     | -    | +5    | %     |
| VRM <sub>VDD-N</sub>     | Output noise voltage      | I <sub>OUT</sub> = 5 mA to 200 mA                                    | _      | - 30 | mVp-p |       |
|                          |                           | f = 1 Hz to 5 MHz                                                    |        |      | 30    | шүр-р |
| VRM <sub>IDD</sub>       | Rated output current      |                                                                      | 200(1) | -    | -     | mA    |
| VRM <sub>VDD-TRANS</sub> | Load transient regulation | $I_{OUT}$ = 5 to 50 mA or 50 to 5 mA in 1 $\mu s$                    | -      | -    | +/-30 | mV    |

Table 4. VRM specification for VDD power domain

AN5586 - Rev 1 page 38/51

VRM output current is only for the MPU power budget VDD power domain, including V<sub>DD\_ANA</sub> and V<sub>DD\_PLL</sub>. If the VDD VRM is also used to power supply the application peripherals, related additional current consumption must be added (refer to Section 4.1.2 Power distribution and regulators topology recommendation).



# 6.2 VRM specification for V<sub>DDCORE</sub> power domain

V<sub>DDCORE</sub> is the main MPU digital power domain. Therefore, significant current load transients occur on the V<sub>DDCORE</sub> supply. Accordingly, special attention to MPU decoupling capacitor placement and layout must be done to minimize the power delivery network impedance (refer to [1]).

This section illustrates applications of Section 4.1 STM32MP13xD/F Run overdrive mode with DDR3L, boot flash, SD-card UHS-I, USB-A host, and USB-C PD and the Section 4.3 STM32MP13xD/F Run overdrive mode with IpDDR2/3, boot flash, USB-A host, and I/Os voltage at 1.8 V.

| Symbol                                  | Parameter                                     | Operating conditions                                                                            | Min.                | Тур   | Max.                   | Unit  |
|-----------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------|-------|------------------------|-------|
| VRM <sub>VDDCORE</sub>                  | Output voltage in Run mode                    | including line regulation, load regulation and temperature variation                            | 1.21                | 1.25  | 1.29                   | V     |
| VRM <sub>VDDCORE-LPLV</sub> -           | Output voltage in LPLV-<br>Stop or LPLV-Stop2 | VRM's VSEL input = 0                                                                            | 0.85                | 0.9   | VRM <sub>VDDCORE</sub> | V     |
| VRM <sub>VDDCORE</sub> -RIPPLE          | Output noise/ripple voltage                   | I <sub>OUT</sub> = 1 mA to 500 mA<br>f = 10 Hz to 5 MHz                                         | -                   | -     | 30                     | mVp-p |
| VRM <sub>ICORE</sub>                    | Rated output current                          |                                                                                                 | 500                 | -     | -                      | mA    |
| VRM <sub>VDDCORE</sub> -TRANS           | Load transient regulation                     | I <sub>OUT</sub> = 1 mA to 160 mA or 160 mA to 1 mA in 1 μs                                     | -                   | -     | +/-30 (1)              | mV    |
| VRM <sub>VDDCORE</sub> -SR-PU           | Output voltage slew rate at power-up          | VRM <sub>VDDCORE</sub> from V <sub>TH_VDDCORE</sub> -Min to V <sub>DDCORE</sub> -Min            | 1.3 <sup>(2)</sup>  | -     | -                      | V/ms  |
| VRM <sub>VDDCORE-SR-</sub><br>LPLV-Stop | Output voltage slew rate at LPLV-Stop exit    | VRM <sub>VDDCORE</sub> from the rising edge of VRM's VSEL input to V <sub>DDCORE-Min</sub>      | 1.55 <sup>(3)</sup> | -     | -                      | V/ms  |
| VRM <sub>VDDCORE-AD</sub>               | Active output discharge                       | VRM <sub>VDDCORE</sub> from the falling edge of VRM's EN input to 10% of VRM <sub>VDDCORE</sub> |                     | 10(4) | 31                     | ms    |

Table 5. VRM specification for V<sub>DDCORE</sub> power domain

- Voltage overshoot / undershoot caused by load transients must not go higher than VRM<sub>VDDCORE</sub> + VRM<sub>VDDCORE-TRANS</sub> for a negative transient current, and lower than VRM<sub>VDDCORE</sub> - VRM<sub>VDDCORE-TRANS</sub> for a positive current transient. Implicitly, output voltage noise/ripple (VRM<sub>VDDCORE-RIPPLE</sub>) is included in the VRM<sub>VDDCORE-TRANS</sub> budget.
- 2. At power-up, once the VRM output voltage cross 0.95 V (STM32MP13's V<sub>TH\_VDDCORE min</sub>), the VRM output voltage must be above VRM<sub>VDDCORE</sub> min in less than 200 μs (STM32MP13's t<sub>VDDCORE TEMPO</sub> min).
- 3. On the LPLV-Stop exit, the STM32MP13's PWR\_LP signal goes from low to high. The VRM output voltage must rise from VRM<sub>VDDCORE-LPLV-STOP min</sub> to VRMV<sub>VDDCORE min</sub> in less than 234 μs (STM32MP13's t<sub>SEL\_VDDCORETEMPO</sub> min).
- 4. As V<sub>DDCORE</sub> is turned OFF in Standby mode, a regulator having an EN pin is needed to support Standby mode. Additionally, the selection of a regulator with an active output discharge is recommended to allow a fast voltage decrease when the regulator is disabled. Accordingly, the MPU's POPL timer must be set with a value higher than VRM<sub>VDDCORE-AD</sub>.

Note: If LPLV-Stop mode is not required, the VRM<sub>VDDCORE-LPLV-STOP</sub> and the VRM<sub>VDDCORE-SR-LPLV-Stop</sub> parameters must be ignored.

## 6.2.1 VRM<sub>VDDCORE</sub> circuitry illustration for LPLV-Stop2 support

The VRM in Figure 18 has additional circuitry inserted into the feedback loop of the SMPS IC which allows it to control two output voltages This optional circuitry allows the switch of the  $V_{DDCORE}$  voltage between 1.25 V in Run mode and 0.9 V in LPLV-Stop2 mode.

AN5586 - Rev 1 page 39/51





Figure 18. VRM<sub>VDDCORE</sub> with scalable 1.25 / 0.9 V circuitry

Table 6. VRM 1.25 / 0.9 V truth table

| EN | VSEL | VRM <sub>VDDCORE</sub> |
|----|------|------------------------|
| 0  | -    | 0 V (OFF)              |
| 1  | 0    | 0.9 V                  |
| 1  | 1    | 1.25 V                 |

#### Vout (R1, R2, R3, R4) computation example:

Assumption: The step-down SMPS illustrated in Figure 18 has a feedback voltage equal to  $V_{BF} = 0.6 \text{ V}$ 

- 1. When VSEL = 0 (LPLV-Stop mode), the MOSFET Q1 is open and Q1 Drain node is floating. The output voltage  $VRM_{VDDCORE}$  is minimum and is equal to:  $VOUT_0 = (R1 + R2) / R1 \times V_{FB} = 0.9 \text{ V}$
- 2. When VSEL = 1 (RUN mode), the MOSFET Q1 is closed and Q1 Drain node is grounded (Q1 R<sub>DSON</sub> neglected comparing to R3 value). The output voltage VRM<sub>VDDCORE</sub> is maximum and is equal to:

 $VOUT_1 = (R1//R3 + R2) / R1//R3 \times V_{EB} = 1.25 V$ 

R1 and R2 need to be selected first to reach  $VOUT_0 = 0.9 \text{ V}$  output voltage. In this first step, choose an arbitrary value for R1 or R2.

In the second step, R3 must be selected to reach  $VOUT_1 = 1.25 V$ 

R4 has a high value to increase the miller plate effect duration to slow the closing duration of the Q1 transistor. Nevertheless, the R4 value must be adapted to reach the VRM<sub>VDDCORE-SR-LPLV-Stop</sub> slew rate constraint.

# **Electrical parameters for Q1 MOSFET selection:**

- N-Channel
- I<sub>DSS</sub> << 2 μA (condition: Vds = 0.8 V, Vgs = 0 V)
- V<sub>GS(threshold)</sub> < 1.8 V (must be below PWR\_LP I/O voltage; so below VDD voltage)
- I<sub>D</sub> min > 2 μA
- V<sub>DS</sub> > 0.8 V
- Crss recommended below 20 pF<sup>(1)</sup>
- To avoid energy transfers from PWR\_LP signal to Q1 Gate to Drain (through Crss) to feedback node of IC during PWR\_LP signal transition. This energy transfer can disturb the feedback node of IC making small overshoots and undershoots during PWR\_LP signal transition for a few microseconds.

AN5586 - Rev 1 page 40/51



## 6.3 VRM specification for V<sub>DDCPU</sub> power domain with Run overdrive mode support

V<sub>DDCPU</sub> is the STM32MP13x Arm<sup>®</sup> Cortex<sup>®</sup>-A7 CPU digital power domain. Therefore, significant current load transients occur on the V<sub>DDCPU</sub> supply. Accordingly, special attention to MPU decoupling capacitor placement and layout must be done to minimize the power delivery network impedance (refer to [1]).

This section illustrates applications of Section 4.1 STM32MP13xD/F Run overdrive mode with DDR3L, boot flash, SD-card UHS-I, USB-A host, and USB-C PD and the Section 4.3 STM32MP13xD/F Run overdrive mode with IpDDR2/3, boot flash, USB-A host, and I/Os voltage at 1.8 V integrating the STM32MP13xD or the STM32MP13xF device having an enhanced consumer mission profile (refer to [6]). This profile allows the Arm® Cortex®-A7 CPU clock frequency run up to 1 GHz (refer to [5] for details and limitations).

| Symbol                               | Parameter                                             | Operating conditions                                                                                                                           | Min.             | Тур  | Max.                 | Unit  |
|--------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|----------------------|-------|
| VRM <sub>VDDCPU</sub>                | Output voltage in Run mode                            | including line regulation, load regulation and temperature variation                                                                           | 1.21             | 1.25 | 1.29 <sup>(1)</sup>  | V     |
| VRM <sub>VDDCPU</sub> -<br>ovrdrv    | Output voltage in Run overdrive mode                  | including line regulation, load regulation and temperature variation                                                                           | 1.32             | 1.35 | 1.38                 | V     |
| VRM <sub>VDDCPU-RIPPLE</sub>         | Output noise/ripple voltage                           | I <sub>OUT</sub> = 1 mA to 500 mA<br>f = 10 Hz to 5 MHz                                                                                        | -                | -    | 30                   | mVp-p |
| VRM <sub>ICPU</sub>                  | Rated output current                                  |                                                                                                                                                | 500              | -    | -                    | mA    |
| VRM <sub>VDDCPU</sub> -TRANS         | Load transient regulation                             | $I_{OUT}$ = 1 mA to 230 mA or 230 mA to 1 mA in 1 $\mu$ s                                                                                      | -                | -    | +/-30 <sup>(2)</sup> | mV    |
| VRM <sub>VDDCPU</sub> -SR-PU         | Output voltage slew rate at power-up                  | $\begin{array}{c} \text{VRM}_{\text{VDDCPU}} \text{ from V}_{\text{TH\_VDDCPU-Min}} \text{ to V}_{\text{DDCPU-Min}} \\ \text{Min} \end{array}$ | 1.3 (3)          | -    | -                    | V/ms  |
| VRM <sub>VDDCPU</sub> -SR-<br>OVRDRV | Output voltage slew rate Run/Run overdrive transition | VRM <sub>VDDCPU</sub> from the rising edge of VSEL input of VRM to V <sub>DDCPUOVRDRV-Min</sub>                                                | 1 <sup>(4)</sup> | -    | -                    | V/ms  |
| VRM <sub>VDDCPU-AD</sub>             | Active output discharge                               | VRM <sub>VDDCPU</sub> from the falling edge of VRM's EN input to 10% of VRM <sub>VDDCPU</sub>                                                  | -                | -    | 31 <sup>(5)</sup>    | ms    |

Table 7. VRM specification for V<sub>DDCPU</sub> power domain

- The device is functional up to 1.38 V but using V<sub>DDCPU</sub> > 1.29 V does not guarantee lifetime (refer to [6]) but simplifies
  the VRM design to manage a single V<sub>DDCPU</sub> voltage at VRM<sub>VDDCPU-OVRDRV</sub> (refer to Section 5.3.1 Run overdrive mode
  low-cost alternative).
- Voltage overshoot/undershoot caused by load transients must not go higher than VRM<sub>VDDCPU</sub> + VRM<sub>VDDCPU-TRANS</sub> for a
  negative transient current, and lower than VRM<sub>VDDCPU</sub> VRM<sub>VDDCPU-TRANS</sub> for a positive current transient. Implicitly, output
  voltage noise/ripple (VRM<sub>VDDCPU-RIPPLE</sub>) is included in the VRM<sub>VDDCPU-TRANS</sub> budget.
- 3. At power-up, once the VRM output voltage cross 0.95 V (STM32MP13's V<sub>TH\_VDDCPU min</sub>), the VRM output voltage must be above VRM<sub>VDDCPU</sub> min in less than 200 μs (STM32MP13's t<sub>VDDCPU\_TEMPO</sub> min). The VRM soft-start duration must be known to manage a very short LPLV-Stop2 use case by setting the MPU's PWRLP\_TEMPO delay (refer to the warning note in Section 5.4.2 LPLV-Stop2 mode).
- 4. There is no specific constraint for the Run mode transition to Run overdrive mode voltage slew rate. Nevertheless, the rising duration (t<sub>rise</sub>) must be known and set into the software to fulfill the sequence described in Section 5.3 STM32MP15xD and STM32MP15xF Run overdrive mode management.
- 5. V<sub>DDCPU</sub> is turned OFF in LPLV-STOP2 mode in case of a crash. Accordingly, a regulator having an EN pin is needed to support those two cases. To support crash recovery management, the MPU's Reset Pulse Control must be enabled by setting the MRD timer with a value higher than VRM<sub>VDDCPU-AD</sub> (refer to Section 5.5 Crash recovery management).

#### 6.3.1 VRM<sub>VDDCPU</sub> circuitry illustration for Run overdrive mode support with scalable 1.25 / 1.35 V

The VRM in Figure 19 has additional circuitry inserted into the feedback loop of the SMPS IC which allows it to control two output voltages This optional circuitry allows the switch of the V<sub>DDCPU</sub> voltage between 1.25 V in Run mode and 1.35 V in Run overdrive mode.

AN5586 - Rev 1 page 41/51



Figure 19. VRM<sub>VDDCPU</sub> with scalable 1.25 / 1.35 V circuitry

**Table 8. VRM 1.25 / 1.35 V truth table** 

| EN | VSEL | VRM <sub>VDDCPU</sub> |
|----|------|-----------------------|
| 0  | -    | 0 V (OFF)             |
| 1  | 0    | 1.25 V                |
| 1  | 1    | 1.35 V                |

#### Vout (R1, R2, R3, R4) computation example:

Assumption: The step-down SMPS illustrated in Figure 19 has a feedback voltage equal to  $V_{BF} = 0.6 \text{ V}$ 

- 1. When VSEL = 0 (Run mode), the MOSFET Q1 is open and Q1 Drain node is floating. The output voltage  $VRM_{VDDCPU}$  is minimum and is equal to:  $VOUT_0 = (R1 + R2) / R1 \times V_{FB} = 1.25 \text{ V}$
- 2. When VSEL = 1 (RUN overdrive mode), the MOSFET Q1 is closed and Q1 Drain node is grounded (Q1  $R_{DSON}$  neglected compared to R3 value). The output voltage  $VRM_{VDDCPU}$  is maximum and is equal to:  $VOUT_1 = (R1//R3 + R2) / R1//R3 \times V_{FB} = 1.35 \text{ V}$

R1 and R2 need to be selected first to reach  $VOUT_0 = 1.25 \text{ V}$  output voltage. In this first step, choose an arbitrary value for R1 or R2.

In the second step, R3 must be selected to reach  $VOUT_1$  = 1.35 V

R4 has a high value to increase the miller plate effect duration to slow the closing duration of the Q1 transistor. Nevertheless, the R4 value must be adapted to reach the VRM<sub>VDDCORE-SR-LPLV-Stop</sub> slew rate constraint.

#### **Electrical parameters for Q1 MOSFET selection:**

Same as Section 6.2.1 VRM<sub>VDDCORE</sub> circuitry illustration for LPLV-Stop2 support.

AN5586 - Rev 1 page 42/51



# 6.4 VRM specification for V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged

V<sub>DDCORE</sub> and V<sub>DDCPU</sub> are respectively the MPU digital power domain and the Arm<sup>®</sup> Cortex<sup>®</sup>-A7 CPU digital power domain. Therefore, significant current load transients can occur on the V<sub>DDCORE</sub> and the V<sub>DDCPU</sub> supplies at the same time. Accordingly, special attention to MPU decoupling capacitor placement and layout must be done to minimize the power delivery network impedance (refer to [1]).

This section illustrates applications of Section 4.2 STM32MP13x low-cost with DDR3L, boot flash, and USB-A host where  $V_{DDCORE}$  and  $V_{DDCPU}$  are merged at the PCB level, and they are power supplied from the same VRM.

In this section, V<sub>DDCORE</sub> and VRM<sub>VDDCORE</sub> are referring to the VRM supplying both V<sub>DDCORE</sub> and V<sub>DDCPU</sub>

| Symbol                                  | Parameter                                  | Operating conditions                                                                            | Min.                | Тур  | Max.                   | Unit  |
|-----------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------|------|------------------------|-------|
| VRM <sub>VDDCORE</sub>                  | Output voltage in Run mode                 | including line regulation, load regulation and temperature variation                            | 1.21                | 1.25 | 1.29                   | V     |
| VRM <sub>VDDCORE-LPLV</sub> -           | Output voltage in LPLV-Stop                | VRM's VSEL input = 0                                                                            | 0.85                | 0.9  | VRM <sub>VDDCORE</sub> | V     |
| VRM <sub>VDDCORE</sub> -RIPPLE          | Output noise/ripple voltage                | I <sub>OUT</sub> = 1 mA to 1 A<br>f = 10 Hz to 5 MHz                                            | -                   | -    | 30                     | mVp-p |
| VRM <sub>ICORE</sub>                    | Rated output current                       |                                                                                                 | 1000                | -    | -                      | mA    |
| VRM <sub>VDDCORE</sub> -TRANS           | Load transient regulation                  | I <sub>OUT</sub> = 2 mA to 350 mA or 350 mA to 2 mA in 1 μs                                     | -                   | -    | +/-30 <sup>(1)</sup>   | mV    |
| VRM <sub>VDDCORE</sub> -SR-PU           | Output voltage slew rate at power-up       | VRM <sub>VDDCORE</sub> from V <sub>TH_VDDCORE</sub> -Min to V <sub>DDCORE</sub> -Min            | 1.3 <sup>(2)</sup>  | -    | -                      | V/ms  |
| VRM <sub>VDDCORE-SR-</sub><br>LPLV-Stop | Output voltage slew rate at LPLV-Stop exit | VRM <sub>VDDCORE</sub> from the rising edge of VRM's VSEL input to V <sub>DDCORE-Min</sub>      | 1.55 <sup>(3)</sup> | -    | -                      | V/ms  |
| VRM <sub>VDDCORE-AD</sub>               | Active output discharge                    | VRM <sub>VDDCORE</sub> from the falling edge of VRM's EN input to 10% of VRM <sub>VDDCORE</sub> | -                   | -    | 31 <sup>(4)</sup>      | ms    |

Table 9. VRM specification for V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged power domain

- 1. Voltage overshoot/undershoot caused by load transients must not go higher than VRM<sub>VDDCORE</sub> + VRM<sub>VDDCORE-TRANS</sub> for a negative transient current, and lower than VRM<sub>VDDCORE</sub> VRM<sub>VDDCORE-TRANS</sub> for a positive current transient. Implicitly, output voltage noise/ripple (VRM<sub>VDDCORE-RIPPLE</sub>) is included in the VRM<sub>VDDCORE-TRANS</sub> budget.
- 2. At power-up, once the VRM output voltage cross 0.95 V (STM32MP13's V<sub>TH\_VDDCORE min</sub>), the VRM output voltage must be above VRM<sub>VDDCORE</sub> min in less than 200 μs (STM32MP13's t<sub>VDDCORE</sub> TEMPO min)
- 3. On the LPLV-Stop exit, the STM32MP13's PWR\_LP signal goes from low to high. The VRM output voltage must rise from VRM<sub>VDDCORE-LPLV-STOP min</sub> to VRMV<sub>VDDCORE min</sub> in less than 234 μs (STM32MP13's T<sub>SEL\_VDDCORETEMPO</sub> min).
- 4. As V<sub>DDCORE</sub> and V<sub>DDCPU</sub> are turned OFF in Standby mode in case of a crash. Accordingly, a regulator having an EN pin is needed to support those two cases. For Standby mode, the MPU's POPL timer must be set with a value higher than VRM<sub>VDDCORE-AD</sub>. For crash recovery management, the MPU's Reset Pulse Control must be enabled by setting the MRD timer with a value higher than VRM<sub>VDDCORE-AD</sub> (refer to Section 5.5 Crash recovery management).

Note: If LPLV-Stop mode is not required, the VRM<sub>VDDCORE-LPLV-STOP</sub> and the VRM<sub>VDDCORE-SR-LPLV-Stop</sub> parameters must be ignored.

#### 6.4.1 VRM<sub>VDDCORF</sub> circuitry illustration for LPLV-Stop support

The VRM in Figure 20 has additional circuitry inserted into the feedback loop of the SMPS IC which allows the control of two output voltages This optional circuitry allows the switch of the  $V_{DDCORE}$  /  $V_{DDCPU}$  voltages between 1.25 V in Run mode and 0.9 V in LPLV-Stop mode.

AN5586 - Rev 1 page 43/51



STM32MP13x

VDDCPU

Cortex-A7
domain

VIN VIN VIN SMPS

SMPS
step-down
1A FB

VRMvDDCORE

Core
domain

VRMvDDCORE

VDDCORE

Core
domain

VRMvDCORE

VDDCORE

Core
domain

NRST

NRST

Figure 20. VRM<sub>VDDCORE</sub> with scalable 1.25 / 0.9 V circuitry (V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged)

Table 10. VRM 1.25 / 0.9 V truth table (V<sub>DDCORE</sub> and V<sub>DDCPU</sub> merged)

| EN | VSEL | VRM <sub>VDDCORE</sub> |
|----|------|------------------------|
| 0  | -    | 0 V (OFF)              |
| 1  | 0    | 0.9 V                  |
| 1  | 1    | 1.25 V                 |

**Vout (R1, R2, R3, R4) computation example** same as Section 6.2.1 VRM<sub>VDDCORE</sub> circuitry illustration for LPLV-Stop2 support.

**Electrical parameters for Q1 MOSFET selection** same as Section 6.2.1 VRM<sub>VDDCORE</sub> circuitry illustration for LPLV-Stop2 support.

AN5586 - Rev 1 page 44/51



# 6.5 VRM specification for VDDQ\_DDR power domain

 $V_{DDQ\_DDR}$  supplies the MPU's DDR IOs voltage interface. In addition to  $V_{DDQ\_DDR}$ , the VRM must also supply the DDR ICs. Special attention on decoupling capacitor placement and layout must be done to minimize the power delivery network impedance for both the MPU VDDQ\_DDR supply and DDR3L ICs. Refer to [1] and [8] for details.

This section illustrates applications of Section 4.1 STM32MP13xD/F Run overdrive mode with DDR3L, boot flash, SD-card UHS-I, USB-A host, and USB-C PD and the Section 4.2 STM32MP13x low-cost with DDR3L, boot flash, and USB-A host.

#### Assumptions:

- The DDR3L supply voltage is 1.283 V to 1.45 V and 1.35 V typ. (from JEDEC JESD79-3-1A)
- 1.425 V maximum DC value (from JEDEC JESD79-3-1A) = 1.35 V +5.5%
- VDDR max AC value = 25 mV (1.45 V 1.425 V)
- Same value to be used for VDDR min AC
- 1.308 V minimum DC value (1.283 V + 0.025) = 1.35 V 3.1%

Table 11. VRM specification for VDDQ DDR and DDR3L IC power domain

| Symbol                     | Parameter                   | Operating conditions                                                                      | Min.                        | Тур  | Max.                        | Unit  |
|----------------------------|-----------------------------|-------------------------------------------------------------------------------------------|-----------------------------|------|-----------------------------|-------|
| VRM <sub>VDDR</sub>        | Output voltage              |                                                                                           | -                           | 1.35 | -                           | V     |
| VRM <sub>VDDR-ACC</sub>    | Output voltage accuracy     | including line regulation, load regulation and temperature variation                      | -3<br>(-3.1) <sup>(1)</sup> | -    | +3<br>(+5.5) <sup>(1)</sup> | %     |
| VRM <sub>VDDR-RIPPLE</sub> | Output noise/ripple voltage | I <sub>OUT</sub> = 1 mA to 500 mA<br>f = 10 Hz to 5 MHz                                   | _                           | -    | 25                          | mVp-p |
| VRM <sub>IDDR</sub>        | Continuous output current   |                                                                                           | 500                         | -    | -                           | mA    |
| VRM <sub>VDDR</sub> -TRANS | Load transient regulation   | $I_{OUT}$ = 1 mA to 200 mA or 200 mA to 1 mA in 1 $\mu$ s                                 | -                           | -    | +/-25 <sup>(2)</sup>        | mV    |
| VRM <sub>VDDR-SS</sub>     | Soft start duration         | Duration from EN pin rising (VRM <sub>VDDR</sub> $\sim$ 0) to 95% of VRM <sub>VDDR</sub>  | -                           | -    | 10 <sup>(3)</sup>           | ms    |
| VRM <sub>VDDR-AD</sub>     | Active output discharge     | VRM <sub>VDDR</sub> from the falling edge of VRM's EN input to 10% of VRM <sub>VDDR</sub> | -                           | -    | 31 <sup>(4)</sup>           | ms    |

- 1. Values based on assumptions. Both are reduced to +/-3%
- 2. Voltage overshoot/undershoot caused by load transients must not be higher than  $VRM_{VDDR} + VRM_{VDDR-TRANS}$  for a negative transient current and lower than  $VRM_{VDDR} VRM_{VDDR-TRANS}$  for a positive current transient. Implicitly, output voltage noise/ripple ( $VRM_{VDDR-RIPPLE}$ ) is included in the  $VRM_{VDDR-TRANS}$  budget.
- 3. 10 ms is the reset value of the MPU EADLY timer. EADLY is a timer that is set by software to wait for the regulator voltage to be ready before entering the Run mode, as detailed in Section 5.2 Power-up/power-down sequence and reset management and Section 5.4 Low power mode management.
- 4. V<sub>DDQ\_DDR</sub> is turned OFF in Standby mode in case of a crash. Accordingly, a regulator having an EN pin is needed to support those two cases. For Standby mode, the MPU's POPL timer must be set with a value higher than VRM<sub>VDDR-AD</sub>. For crash recovery management, the MPU's Reset Pulse Control must be enabled by setting the MRD timer with a value higher than VRM<sub>VDDR-AD</sub> (refer to Section 5.5 Crash recovery management).

AN5586 - Rev 1 page 45/51



# **Revision history**

Table 12. Document revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 31-Jan-2023 | 1       | Initial release. |

AN5586 - Rev 1 page 46/51



# **Contents**

| 1 | General information |         |                                                                                                                                |     |  |  |  |
|---|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|
| 2 | Ove                 | rview   |                                                                                                                                | .3  |  |  |  |
|   | 2.1                 | Refere  | ence documents                                                                                                                 | . 3 |  |  |  |
| 3 | Glos                | sary    |                                                                                                                                | .4  |  |  |  |
| 4 | Disc                | rete po | wer supplies topologies                                                                                                        | . 5 |  |  |  |
|   | 4.1                 | STM3    | 2MP13xD/F Run overdrive mode with DDR3L, boot flash, SD-card UHS-I, USB and USB-C PD                                           | -A  |  |  |  |
|   |                     | 4.1.1   | Input voltage                                                                                                                  | . 7 |  |  |  |
|   |                     | 4.1.2   | Power distribution and regulators topology recommendation                                                                      | . 7 |  |  |  |
|   | 4.2                 | STM3    | 2MP13x low-cost with DDR3L, boot flash, and USB-A host                                                                         | 12  |  |  |  |
|   |                     | 4.2.1   | Input voltage                                                                                                                  | 14  |  |  |  |
|   |                     | 4.2.2   | Power distribution and regulators topology recommendation                                                                      | 14  |  |  |  |
|   | 4.3                 |         | 2MP13xD/F Run overdrive mode with lpDDR2/3, boot flash, USB-A host, and I/oe at 1.8 V                                          |     |  |  |  |
|   |                     | 4.3.1   | Input voltage                                                                                                                  | 16  |  |  |  |
|   |                     | 4.3.2   | Regulators topology recommendation: LDO or SMPS                                                                                | 16  |  |  |  |
| 5 | Pow                 | er man  | agement                                                                                                                        | 19  |  |  |  |
|   | 5.1                 | Opera   | ting modes                                                                                                                     | 19  |  |  |  |
|   |                     | 5.1.1   | Reset and crash recovery management circuitry                                                                                  | 20  |  |  |  |
|   | 5.2                 | Power   | -up/power-down sequence and reset management                                                                                   | 21  |  |  |  |
|   |                     | 5.2.1   | Power-up / power-down with $V_{\mbox{\scriptsize DDCORE}}$ and $V_{\mbox{\scriptsize DDCPU}}$ independent, DDR3L (Figure 1)    | 21  |  |  |  |
|   |                     | 5.2.2   | Power-up / power-down with V <sub>DDCORE</sub> and V <sub>DDCPU</sub> merged, DDR3L (Figure 5)                                 | 24  |  |  |  |
|   |                     | 5.2.3   | Power-up / power-down with $V_{\mbox{\scriptsize DDCORE}}$ and $V_{\mbox{\scriptsize DDCPU}}$ independent, IpDDR2/3 (Figure 6) | 25  |  |  |  |
|   | 5.3                 | STM3    | 2MP15xD and STM32MP15xF Run overdrive mode management                                                                          | 26  |  |  |  |
|   |                     | 5.3.1   | Run overdrive mode low-cost alternative                                                                                        | 27  |  |  |  |
|   | 5.4                 | Low p   | ower mode management                                                                                                           | 28  |  |  |  |
|   |                     | 5.4.1   | LPLV-Stop mode                                                                                                                 | 28  |  |  |  |
|   |                     | 5.4.2   | LPLV-Stop2 mode                                                                                                                | 29  |  |  |  |
|   |                     | 5.4.3   | Standby mode with $V_{\text{DDCORE}}$ and $V_{\text{DDCPU}}$ independent, DDR3L (Figure 1)                                     | 32  |  |  |  |
|   |                     | 5.4.4   | Standby mode with $V_{\text{DDCORE}}$ and $V_{\text{DDCPU}}$ merged, DDR3L (Figure 5)                                          | 34  |  |  |  |
|   |                     | 5.4.5   | Standby mode with V <sub>DDCORE</sub> and V <sub>DDCPU</sub> independent, lpDDR2/3 (Figure 6)                                  | 34  |  |  |  |
|   | 5.5                 | Crash   | recovery management                                                                                                            | 34  |  |  |  |
|   |                     | 5.5.1   | Crash recovery management with V <sub>DDCORE</sub> and V <sub>DDCPU</sub> independent, IpDDR2/3 (Figure                        |     |  |  |  |
|   |                     | 5.5.2   | Crash recovery management with $V_{\text{DDCORE}}$ and $V_{\text{DDCPU}}$ independent, DDR3L (Figure 1)                        |     |  |  |  |

AN5586 - Rev 1 page 47/51



|     |       | 5.5.3    | Crash recovery management with V <sub>DDCORE</sub> and V <sub>DDCPU</sub> merged, DDR3L (Figure 5)   | 37   |
|-----|-------|----------|------------------------------------------------------------------------------------------------------|------|
| 6   | Volta | age regi | ulator module specification                                                                          | .38  |
|     | 6.1   | VRM s    | pecification for VDD (VDD_ANA, VDD_PLL) power domain                                                 | . 38 |
|     | 6.2   | VRM s    | pecification for V <sub>DDCORE</sub> power domain                                                    | . 39 |
|     |       | 6.2.1    | VRM <sub>VDDCORE</sub> circuitry illustration for LPLV-Stop2 support                                 | . 39 |
|     | 6.3   | VRM s    | pecification for $V_{\text{DDCPU}}$ power domain with Run overdrive mode support                     | . 41 |
|     |       | 6.3.1    | VRM <sub>VDDCPU</sub> circuitry illustration for Run overdrive mode support with scalable 1.25 / 1.3 |      |
|     | 6.4   | VRM s    | pecification for V <sub>DDCORE</sub> and V <sub>DDCPU</sub> merged                                   | . 43 |
|     |       | 6.4.1    | VRM <sub>VDDCORE</sub> circuitry illustration for LPLV-Stop support                                  | . 43 |
|     | 6.5   | VRM s    | pecification for VDDQ_DDR power domain                                                               | . 45 |
| Rev | ision | history  |                                                                                                      | .46  |

AN5586 - Rev 1 page 48/51



# **List of figures**

| Figure 1.  | STM32MP13x with DDR3L, boot flash, SD card UHS-I, USB-A host, and USB-C PD                                      | . 6 |
|------------|-----------------------------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Supply VDD3V3_USBHS with integrated power switch                                                                | . 9 |
| Figure 3.  | Supply VDD3V3_USBHS with a discrete power switch                                                                | 10  |
| Figure 4.  | Flashing through USB with Type-A connector                                                                      | 11  |
| Figure 5.  | Low-cost version V <sub>DDCPU</sub> merged with V <sub>DDCORE</sub> using single step-down SMPS                 | 13  |
| Figure 6.  | STM32MP13x with lpDDR2/3, boot flash, and I/Os voltage at 1.8 V                                                 | 15  |
| Figure 7.  | Supply VDD3V3_USBHS from V <sub>3V3</sub>                                                                       | 17  |
| Figure 8.  | PWR_ONRST and PWR_CPU_ONRST crash recovery management signal                                                    | 20  |
| Figure 9.  | Power-up / power-down with V <sub>DDCORE</sub> and V <sub>DDCPU</sub> independent, DDR3L                        | 23  |
| Figure 10. | Power-up / power-down with V <sub>DDCORE</sub> and V <sub>DDCPU</sub> merged, DDR3L                             | 24  |
| Figure 11. | Power-up / power-down with V <sub>DDCORE</sub> and V <sub>DDCPU</sub> independent, IpDDR2/3                     | 25  |
| Figure 12. | Run mode and Run overdrive mode sequence                                                                        | 27  |
| Figure 13. | LPLV-Stop mode sequence                                                                                         | 29  |
| Figure 14. | LPLV-Stop2 mode sequence                                                                                        |     |
| Figure 15. | Standby mode sequence                                                                                           | 33  |
| Figure 16. | Crash recovery sequence                                                                                         | 36  |
| Figure 17. | Voltage regulator module perimeter example                                                                      | 38  |
| Figure 18. | VRM <sub>VDDCORE</sub> with scalable 1.25 / 0.9 V circuitry                                                     | 40  |
| Figure 19. | VRM <sub>VDDCPU</sub> with scalable 1.25 / 1.35 V circuitry                                                     | 42  |
| Figure 20. | VRM <sub>VDDCORE</sub> with scalable 1.25 / 0.9 V circuitry (V <sub>DDCORE</sub> and V <sub>DDCPU</sub> merged) | 44  |

AN5586 - Rev 1 page 49/51



# **List of tables**

| Table 1.  | Reference documents                                                                  | . 3 |
|-----------|--------------------------------------------------------------------------------------|-----|
| Table 2.  | Glossary                                                                             | . 4 |
| Table 3.  | System operating modes                                                               | 19  |
| Table 4.  | VRM specification for VDD power domain                                               | 38  |
| Table 5.  | VRM specification for V <sub>DDCORE</sub> power domain                               | 39  |
| Table 6.  | VRM 1.25 / 0.9 V truth table                                                         | 40  |
| Table 7.  | VRM specification for V <sub>DDCPU</sub> power domain                                | 41  |
| Table 8.  | VRM 1.25 / 1.35 V truth table                                                        | 42  |
| Table 9.  | VRM specification for V <sub>DDCORE</sub> and V <sub>DDCPU</sub> merged power domain | 43  |
| Table 10. | VRM 1.25 / 0.9 V truth table (V <sub>DDCORE</sub> and V <sub>DDCPU</sub> merged)     | 44  |
|           | VRM specification for VDDQ DDR and DDR3L IC power domain                             |     |
|           | Document revision history                                                            |     |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved

AN5586 - Rev 1 page 51/51