Date: Oct 18, 2022

## **Laboratory Practices**

FPGA Design Workshop

### Table of Contents

| Lab Practice 0 Programming the Board                                 | 2  |
|----------------------------------------------------------------------|----|
| Lab Practice 1                                                       | _  |
| Introduction to Hardware Description Language                        | 3  |
| 1.1 Getting Started                                                  | 4  |
| 1.2 Starting a New Project                                           | 5  |
| 1.3 Pin Assignment                                                   | 13 |
| 1.4 Design Entry Using Verilog Code                                  | 17 |
| 1.4.1 LED Controller design                                          | 18 |
| 1.4.2 Simulating the Designed Circuit                                | 20 |
| 1.4.3 Programming and Configuring the FPGA Device                    | 20 |
| 1.4.3.1 JTAG Programming                                             | 20 |
| Lab Practice 2                                                       |    |
| Finite State Machines                                                | 21 |
| 2.1 Starting a New Project                                           | 22 |
| 2.2 Pin Assignment                                                   | 23 |
| 2.3 Power Sequencer                                                  | 24 |
| Lab Practice 3                                                       |    |
| Soft-Core Processors                                                 | 26 |
| 3.1 Getting Started                                                  | 27 |
| 3.2 Starting a New Project                                           | 28 |
| 3.3 Pin Assignment                                                   | 28 |
| 3.4 Platform Designer                                                | 29 |
| 3.4.1 Instantiation of the Module Generated by the Platform Designer | 35 |
| 3.5 Nios II Software Build Tools for Eclipse                         | 35 |
| References                                                           | 37 |

## Lab Practice 0 Programming the Board

#### Follow the instructions:

1. Open the software Quartus Lite



- 2. Open project in Quartus, and find the project file inside the folder:
  - a. DE2-115
    - i. DE2\_115\_Lab\_0\_Programming > DE2\_115\_Default.qpf
  - b. Mercurio IV
    - i. Mercurio\_IV\_Lab\_0\_Programming > quartus > Labx1.qpf
- 3. Compile the design
  - a. Processing > Start Compilation
- Plug USB cable from PC host to DE2-115 board
- 5. Ensure that power is applied to the board
- 6. Program the Device
  - a. Tools > Programmer
    - i. Hardware Setup should identify the board
    - ii. Find the \*.sof file from this project, and use JTAG mode
    - iii. Click Start

For more detailed steps, follow the user manual from vendors.

# Lab Practice 1 Introduction to Hardware Description Language

## 1.1 Getting Started

This tutorial presents an introduction to the Quartus software tool, and to Intel's FPGA programmable logic design workflow (see Figure 1.1). It makes use of the Verilog design entry method, in which the user specifies the desired circuit in the Verilog hardware description language. The last step in the design process involves configuring the designed circuit in an actual FPGA device. [1]



Fig. 1.1 - Typical FPGA design workflow. Source: [1]

The FPGA design workflow involves the following steps:

**Design Entry** – the desired circuit is specified either by means of a schematic diagram, or by using a hardware description language, such as Verilog or VHDL.

**Synthesis** – the entered design is synthesized into a circuit that consists of the logic elements (LEs) provided in the FPGA chip.

**Functional Simulation** – the synthesized circuit is tested to verify its functional correctness; this simulation does not take into account any timing issues.

**Fitting** – the Fitter tool determines the placement of the LEs defined in the netlist into the LEs in an actual FPGA chip; it also chooses routing wires in the chip to make the required connections between specific LEs.

**Timing Analysis** – propagation delays along the various paths in the fitted circuit are analyzed to provide an indication of the expected performance of the circuit.

**Timing Simulation** – the fitted circuit is tested to verify both its functional correctness and timing.

**Programming and Configuration** – the designed circuit is implemented in a physical FPGA chip by programming the configuration switches that configure the LEs and establish the required wiring connections.

## 1.2 Starting a New Project

Each logic circuit, or sub circuit, being designed with Quartus II software is called a project. The software works on one project at a time and keeps all information for that project in a single directory (folder) in the file system.

To hold the design files for this tutorial, we will use a one of the directories (depending on board):

- DE2\_115\_Lab\_1\_Counter
- Mercurio IV Lab 1 Counter

Start the Quartus software.

To start working on a new design we first have to define a new design project. Create a new project:

- 1. Select File > New Project Wizard
  - a. Name of this project
    - i. DE2\_115\_Lab\_1\_Counter
    - ii. Mercurio\_IV\_Lab\_1\_Counter
  - b. Top-level design entity
    - i. DE2\_115\_top
    - ii. MercurioIV top
- 2. Empty Project
- 3. Add All
- 4. Select the family and device
- 5. No third-party tools should be used
- 6. Review the summary



### Add all the Files:



Choose the device family and a specific device for **DE2-115**: EP4CE115F29C7



Choose the device family and a specific device for Mercurio IV: EP4CE30F23C7



There is no need to select a third-party tool for design or simulation. Just click **Next**.



A summary of the chosen settings appears on the screen. Just press Finish.



#### Quartus software tool:



## 1.3 Pin Assignment

Open "Pin Planner" tool:



After the assignment, you can start the I/O Assignment Analysis.

Note: remember to export the pinout assignment file to be used for the next laboratory practice.

Assign the pinout for **DE2-115**: EP4CE115F29C7

| То       | Directio<br>n | Location | I/O Bank | VREF Group | I/O Standard |
|----------|---------------|----------|----------|------------|--------------|
| CLOCK_50 |               | PIN_Y2   |          | B2_N0      | 3.3-V LVTTL  |
| KEY[3]   | Input         | PIN R24  |          | B5 N0      | 2.5 V        |
| KEY[2]   | Input         | PIN N21  |          | B6_N2      | 2.5 V        |
| KEY[1]   | Input         | PIN_M21  |          | B6_N1      | 2.5 V        |
| KEY[0]   | Input         | PIN M23  |          | B6 N2      | 2.5 V        |
| LEDG[8]  | Output        | PIN_F17  |          | B7_N2      | 2.5 V        |
| LEDG[7]  | Output        | PIN_G21  |          | B7_N1      | 2.5 V        |
| LEDG[6]  | Output        | PIN_G22  |          | B7_N2      | 2.5 V        |
| LEDG[5]  | Output        | PIN_G20  |          | B7_N1      | 2.5 V        |
| LEDG[4]  | Output        | PIN_H21  | 7        | B7_N2      | 2.5 V        |
| LEDG[3]  | Output        | PIN_E24  | 7        | B7_N1      | 2.5 V        |
| LEDG[2]  | Output        | PIN_E25  | 7        | B7_N1      | 2.5 V        |
| LEDG[1]  | Output        | PIN_E22  | 7        | B7_N0      | 2.5 V        |
| LEDG[0]  | Output        | PIN_E21  | 7        | B7_N0      | 2.5 V        |
| LEDR[17] | Output        | PIN_H15  | 7        | B7_N2      | 2.5 V        |
| LEDR[16] | Output        | PIN_G16  | 7        | B7_N2      | 2.5 V        |
| LEDR[15] | Output        | PIN_G15  | 7        | B7_N2      | 2.5 V        |
| LEDR[14] | Output        | PIN_F15  | 7        | B7_N2      | 2.5 V        |
| LEDR[13] | Output        | PIN_H17  | 7        | B7_N2      | 2.5 V        |
| LEDR[12] | Output        | PIN_J16  | 7        | B7_N2      | 2.5 V        |
| LEDR[11] | Output        | PIN_H16  | 7        | B7_N2      | 2.5 V        |
| LEDR[10] | Output        | PIN_J15  | 7        | B7_N2      | 2.5 V        |
| LEDR[9]  | Output        | PIN_G17  | 7        | B7_N1      | 2.5 V        |
| LEDR[8]  | Output        | PIN_J17  | 7        | B7_N2      | 2.5 V        |
| LEDR[7]  | Output        | PIN_H19  | 7        | B7_N2      | 2.5 V        |
| LEDR[6]  | Output        | PIN_J19  | 7 B7_N2  |            | 2.5 V        |
| LEDR[5]  | Output        | PIN_E18  | 7 B7_N1  |            | 2.5 V        |
| LEDR[4]  | Output        | PIN_F18  | 7 B7_N1  |            | 2.5 V        |
| LEDR[3]  | Output        | PIN_F21  | 7        | B7_N0      | 2.5 V        |
| LEDR[2]  | Output        | PIN_E19  | 7        | B7_N0      | 2.5 V        |
| LEDR[1]  | Output        | PIN_F19  | 7        | B7_N0      | 2.5 V        |
| LEDR[0]  | Output        | PIN_G19  | 7        | B7_N2      | 2.5 V        |



## Assign the pinout for **Mercurio IV**: EP4CE30F23C7

| То              | Direction | Location    | I/O Bank | VREF Group | I/O Standard |
|-----------------|-----------|-------------|----------|------------|--------------|
| CLOCK_50<br>MHz | Input     | PIN_T1      | 2        | B2 N0      | PIN T1       |
|                 |           |             |          | B4 N0      | _            |
| KEY[11]         | Input     | PIN_Y17     |          | _          | PIN_Y17      |
| KEY[10]         | Input     | PIN_U17     | 4        | B4_N0      | PIN_U17      |
| KEY[9]          | Input     | PIN_W1<br>5 | 4        | B4_N1      | PIN_W15      |
| KEY[8]          | Input     | PIN_W1<br>9 | 5        | B5_N3      | PIN_W19      |
| KEY[7]          | Input     | PIN_W1<br>7 | 4        | B4_N0      | PIN_W17      |
| KEY[6]          | Input     | PIN_V15     | 4        | B4_N2      | PIN_V15      |
| KEY[5]          | Input     | PIN_U21     | 5        | B5_N1      | PIN_U21      |
| KEY[4]          | Input     | PIN_W2<br>0 | 5        | B5_N3      | PIN_W20      |
| KEY[3]          | Input     | PIN_U16     | 4        | B4_N0      | PIN_U16      |
| KEY[2]          | Input     | PIN_U22     | 5        | B5_N2      | PIN_U22      |
| KEY[1]          | Input     | PIN_U20     | 5        | B5_N2      | PIN_U20      |
| KEY[0]          | Input     | PIN_V22     | 5        | B5_N2      | PIN_V22      |
| LEDM_C[4]       | Output    | PIN_L8      | 1        | B1_N2      | PIN_L8       |
| LEDM_C[3]       | Output    | PIN_J8      | 1        | B1_N1      | PIN_J8       |
| LEDM_C[2]       | Output    | PIN_K8      | 1        | B1_N2      | PIN_K8       |
| LEDM_C[1]       | Output    | PIN_J6      | 1        | B1_N1      | PIN_J6       |
| LEDM_C[0]       | Output    | PIN_J7      | 1        | B1_N2      | PIN_J7       |
| LEDM_R[7]       | Output    | PIN_H11     | 8        | B8_N1      | PIN_H11      |
| LEDM_R[6]       | Output    | PIN_G8      | 8        | B8_N3      | PIN_G8       |
| LEDM_R[5]       | Output    | PIN_F8      | 8 B8_N3  |            | PIN_F8       |
| LEDM_R[4]       | Output    | PIN_F9      | 8        | B8_N3      | PIN_F9       |
| LEDM_R[3]       | Output    | PIN_G9      | 8        | B8_N3      | PIN_G9       |
| LEDM_R[2]       | Output    | PIN_E9      | 8        | B8_N1      | PIN_E9       |
| LEDM_R[1]       | Output    | PIN_C8      | 8        | B8_N1      | PIN_C8       |
| LEDM_R[0]       | Output    | PIN_F10     | 8        | B8_N2      | PIN_F10      |

## 1.4 Design Entry Using Verilog Code

Create a New Verilog HDL file:



The filename will be: LED Controller.v



### 1.4.1 LED Controller design

For the LED controller, a digital circuit with the following behavior must be implemented:



Fig. 1.2 - Clock Frequency Divider.

When considering a 27-bit logic vector:

$$f_{CLK} = 50 \, MHz$$
 $T = 1/f_{CLK} = 1/50 \, MHz = 20 \, ns$ 
 $T_{X-2} = T \times (2^23) = 0.167 \, s$ 
 $T_{X-1} = T \times (2^24) = 0.335 \, s$ 
 $T_{LED[0]} = T \times (2^25) = 0.671 \, s$ 
 $T_{LED[1]} = T \times (2^26) = 1.34 \, s$ 
 $T_{LED[2]} = T \times (2^27) = 2.68 \, s$ 

The HDL should describe a LED Controller.



The circuit will be an adder which increments a register by the input clock.



### 1.4.2 Simulating the Designed Circuit

Before implementing the designed circuit in the FPGA chip on the DE2-115 board, it is prudent to simulate it to ascertain its correctness.

### 1.4.3 Programming and Configuring the FPGA Device

The FPGA device must be programmed and configured to implement the designed circuit. The required configuration file is generated by the Quartus Compiler's Assembler module.

### DE2-115

The choice between the two modes is made by the RUN/PROG switch on the DE2-115 board. The RUN position selects the JTAG mode, while the PROG position selects the Active Serial (AS) mode - which is the flash memory used to store the configuration data.

#### Mercurio IV

In case of Mercurio IV board, the PROG FPGA position selects the JTAG mode, while the PROG FLASH position selects the AS mode.

### 1.4.3.1 JTAG Programming

The programming and configuration task is performed using the JTAG mode for this practice.



## Lab Practice 2 Finite State Machines

## 2.1 Starting a New Project

To hold the design files for this tutorial, we will use a one of the directories (depending on board):

- DE2\_115\_Lab\_2\_Sequencer
- Mercurio\_IV\_Lab\_2\_Sequencer

To start working on a new design we first have to define a new design project. Create a new project:

- 1. Select File > New Project Wizard
  - a. Name of this project
    - i. DE2\_115\_Lab\_2\_Sequencer
    - ii. Mercurio\_IV\_Lab\_2\_Sequencer
  - b. Top-level design entity
    - i. DE2\_115\_fsm\_top
    - ii. MercurioIV\_fsm\_top
- 2. Empty Project
- 3. Add All
- 4. Select the family and device
  - a. DE2-115: EP4CE115F29C7b. Mercurio IV: EP4CE30F23C7



## 2.2 Pin Assignment

For this project, use the CSV file generated from the previous Lab #1.

Select Assignments > Import Assignemnts > Select the CSV file.



## 2.3 Power Sequencer

The circuit should describe a module:



Waveform for 3 power domains:



### Finite State Machine



### Transition table:

| Source State | Destination State | Condition     |
|--------------|-------------------|---------------|
| off_state    | power_up          | (onoff)       |
| off_state    | off_state         | (!onoff)      |
| on_state     | on_state          | (onoff)       |
| on_state     | power_down        | (!onoff)      |
| power_down   | power_down        | counter < 11  |
| power_down   | off_state         | counter >= 11 |
| power_up     | on_state          | counter >= 11 |
| power_up     | power_up          | counter < 11  |

Note: try using the "Signal Tap Logic Analyzer" to verify the circuit behavior after programming the board.

## Lab Practice 3 Soft-Core Processors

### 3.1 Getting Started

Altera's Nios II is a soft processor, defined in a hardware description language, which can be implemented in Altera's FPGA devices by using the Quartus (such as in the Figure 3.1). [3]



Fig. 3.1 - Nios II system implemented on the DE2-115 board. Source: [3]

The Nios II processor and the interfaces needed to connect to other chips on the DE2-115 board are implemented in the Cyclone IV E FPGA chip. These components are interconnected by means of the interconnection network called the Avalon Switch Fabric.

The memory blocks in the Cyclone IV E device can be used to provide an on-chip memory for the Nios II processor. The SRAM, SDRAM and Flash memory chips on the DE2-115 board are accessed through the appropriate interfaces. Parallel and serial input/output interfaces provide typical I/O ports used in computer systems. A special JTAG UART interface is used to connect to the circuitry that provides a Universal Serial Bus (USB) link to the host computer. This circuitry and the associated software is called the USB-Blaster. Another module, called the JTAG Debug module, is provided to allow the host computer to control the Nios II system. It makes it possible to perform operations such as downloading programs into memory, starting and stopping execution, setting breakpoints, and collecting real-time execution trace data.

## 3.2 Starting a New Project

To hold the design files for this tutorial, we will use a one of the directories (depending on board):

- DE2\_115\_Lab\_3\_SoftCore
- Mercurio\_IV\_Lab\_3\_SoftCore

To start working on a new design we first have to define a new design project. Create a new project:

- 5. Select File > New Project Wizard
  - a. Name of this project
    - i. DE2\_115\_Lab\_3\_SoftCore
    - ii. Mercurio\_IV\_Lab\_3\_SoftCore
  - b. Top-level design entity
    - i. DE2\_115\_nios\_top
    - ii. MercurioIV\_nios\_top
- 6. Empty Project
- 7. Add All
- 8. Select the family and device
  - a. DE2-115: EP4CE115F29C7b. Mercurio IV: EP4CE30F23C7

## 3.3 Pin Assignment

For this project, a complete CSV file with the pinout was provided.

Select Assignments > Import Assignemnts> Select the CSV file.

## 3.4 Platform Designer

To implement the system in Figure 3.1, we have to instantiate the following functional units:

- Nios II processor, which is referred to as a Central Processing Unit (CPU)
- **On-chip memory**, which consists of the memory blocks in the Cyclone IV E chip; we will specify a 4-Kbyte memory arranged in 32-bit words
- Two parallel I/O interfaces
- JTAG UART interface for communication with the host computer

To define the desired system, perform the following steps:

Select Tools > Platform Designer



If not already included in this list, specify a clock named clk\_0 with the source designated as External and the frequency set to 50.0 MHz.



On the left side select **Processors and Peripherals > Embedded Processors > Nios II Processor** and click Add.



Choose Nios II/e which is the simplest version of the processor and click Finish.

**Note:** There may be some warnings or error messages displayed in the Messages window (at the bottom of the screen), because some parameters have not yet been specified. Ignore these messages as we will provide the necessary data later.

To specify the **on-chip memory** perform the following:

- Select Basic Functions > On-Chip Memory > On-Chip Memory (RAM or ROM) Intel FPGA IP and click Add
- Do not change the default settings
- Click Finish

| Connections                                                | Name               | Description                 | Export          |
|------------------------------------------------------------|--------------------|-----------------------------|-----------------|
|                                                            | ⊟ clk_0            | Clock Source                |                 |
| <b>⊳</b>                                                   | clk_in             | Clock Input                 | clk             |
| Ŷ <u></u>                                                  | clk_in_reset       | Reset Input                 | reset           |
|                                                            | clk                | Clock Output                | Double-click to |
| $\parallel$ $$                                             |                    | Reset Output                | Double-click to |
|                                                            | 回哩 nios2_gen2_0    | Nios II Processor           |                 |
| ♦ ┃                                                        | clk                | Clock Input                 | Double-click to |
| $   \downarrow \longrightarrow \downarrow \longrightarrow$ | reset              | Reset Input                 | Double-click to |
|                                                            |                    | Avalon Memory Mapped Master |                 |
|                                                            | instruction_master | Avalon Memory Mapped Master | Double-click to |
| $\Box$                                                     |                    | '                           | Double-click to |
|                                                            | debug_reset_req    |                             | Double-click to |
|                                                            |                    | , , , , ,                   | Double-click to |
| ×                                                          |                    |                             | Double-click to |
|                                                            | □ onchip_memory    | On-Chip Memory (RAM or ROM  |                 |
| <del>                                    </del>            | clk1               | Clock Input                 | Double-click to |
|                                                            | sl                 | Avalon Memory Mapped Slave  | Double-click to |
| <b>→</b> → →                                               | resetl             | Reset Input                 | Double-click to |

Specify the input parallel I/O interface as follows:

- Select Processors and Peripherals > Peripherals > PIO (Parallel I/O) Intel FPGA IP and Add
- Specify the width of the port to be 8 bits and choose the direction of the port to be Input
- Click Finish

In the same way, specify the output parallel I/O interface:

- Select Processors and Peripherals > Peripherals > PIO (Parallel I/O) Intel FPGA IP and Add
- Specify the width of the port to be 8 bits and choose the direction of the port to be **Output**
- Click Finish

We wish to connect to a host computer and provide a means for communication between the Nios II system and the host computer. This can be accomplished by instantiating the JTAG UART interface as follows:

- Select Interface Protocols > Serial > JTAG UART Intel FPGA IP and click Add
- Do not change the default settings
- Click Finish

| Connections                                     | Name               | Description                      | Export          |
|-------------------------------------------------|--------------------|----------------------------------|-----------------|
|                                                 | ⊟ clk 0            | Clock Source                     |                 |
| D-                                              | clk_in             | Clock Input                      | clk             |
| <b>○</b>                                        | clk_in_reset       | Reset Input                      | reset           |
| $\overline{}$                                   | clk                | Clock Output                     | Double-click to |
|                                                 | clk_reset          | Reset Output                     | Double-click to |
|                                                 | 回唱 nios2_gen2_0    | Nios II Processor                |                 |
| $ullet$ $\longrightarrow$                       | clk                | Clock Input                      | Double-click to |
| <del>                                   </del>  | reset              | Reset Input                      | Double-click to |
| $\square$                                       | data_master        | Avalon Memory Mapped Master      | Double-click to |
|                                                 | instruction_master | Avalon Memory Mapped Master      | Double-click to |
| $  \   \   \ \leftarrow \rightarrow$            | irq                | Interrupt Receiver               | Double-click to |
| $  \   \   \   \   \ \longrightarrow$           | debug_reset_req    | Reset Output                     | Double-click to |
| │                                               | debug_mem_slave    | Avalon Memory Mapped Slave       | Double-click to |
|                                                 | custom_instructi   | Custom Instruction Master        | Double-click to |
|                                                 | ☐ onchip_memory    | On-Chip Memory (RAM or ROM       |                 |
| ightarrow                                       | clk1               | Clock Input                      | Double-click to |
| │                                               | sl                 | Avalon Memory Mapped Slave       | Double-click to |
| <del>                                   </del>  | resetl             | Reset Input                      | Double-click to |
|                                                 | □ pio_0            | PIO (Parallel I/O) Intel FPGA IP |                 |
| $\longrightarrow$                               | clk                | Clock Input                      | Double-click to |
| <del>                                   </del>  | reset              | Reset Input                      | Double-click to |
|                                                 | sl                 | Avalon Memory Mapped Slave       | Double-click to |
|                                                 | external_connec    | Conduit                          | Double-click to |
|                                                 | □ pio_1            | PIO (Parallel I/O) Intel FPGA IP |                 |
| $\longrightarrow$                               | clk                | Clock Input                      | Double-click to |
| <del>                                   </del>  | reset              | Reset Input                      | Double-click to |
|                                                 | sl                 | Avalon Memory Mapped Slave       | Double-click to |
| $  \   \   \   \   \ \leftarrow$                | external_connec    | Conduit                          | Double-click to |
|                                                 | ⊟ jtag_uart_0      | JTAG UART Intel FPGA IP          |                 |
| $\longrightarrow$                               | clk                | Clock Input                      | Double-click to |
| $\bullet$ $\mid$ $\mid$ $\bullet$ $\rightarrow$ | reset              | Reset Input                      | Double-click to |
| <b>♦ ♦  </b> →                                  | avalon_jtag_slave  | Avalon Memory Mapped Slave       | Double-click to |
| •                                               | irq                | Interrupt Sender                 | Double-click to |

Note that the Platform Designer automatically chooses names for the various components. The names are not necessarily descriptive enough to be easily associated with the target design, but they can be changed.

Observe that the base and end addresses of the various components in the designed system have not been properly assigned. These addresses can be assigned by the user, but they can also be assigned automatically by the Platform Designer tool. We will choose the latter possibility. However, we want to make sure that the on-chip memory has the base address of zero. Double-click on the Base address for the on-chip memory in the Platform Designer window and enter the address 0x00000000. Then, lock this address by clicking on the adjacent lock symbol. Now, let the Platform Designer assign the rest of the addresses by selecting **System > Auto-Assign Base Addresses** (at the top of the window).

| Connections                                     | Name               | Description                      | Export          | Clock    | Base     | End    | IRQ     |
|-------------------------------------------------|--------------------|----------------------------------|-----------------|----------|----------|--------|---------|
|                                                 | □ clk 0            | Clock Source                     | ·               |          |          |        |         |
| D-                                              | clk in             | Clock Input                      | clk             | exported |          |        |         |
|                                                 | clk in reset       | Reset Input                      | reset           | '        |          |        |         |
|                                                 | clk                | Clock Output                     | Double-click to | clk_0    |          |        |         |
|                                                 | clk_reset          | Reset Output                     | Double-click to | -        |          |        |         |
|                                                 | 日皇 nios2_gen2_0    | Nios II Processor                |                 |          |          |        |         |
| ♦   →                                           | clk                | Clock Input                      | Double-click to | clk_0    |          |        |         |
| ♦                                               | reset              | Reset Input                      | Double-click to | [clk]    |          |        |         |
|                                                 |                    | Avalon Memory Mapped Master      |                 | [clk]    |          |        |         |
|                                                 | instruction_master | Avalon Memory Mapped Master      |                 | [clk]    |          |        |         |
|                                                 | irq                | Interrupt Receiver               | Double-click to | [clk]    | IRQ G    | IRQ 31 | <u></u> |
|                                                 | debug_reset_req    |                                  | Double-click to | [clk]    |          |        |         |
|                                                 |                    | Avalon Memory Mapped Slave       | Double-click to | [clk]    | = 0x1800 | 0x1fff |         |
| ×                                               |                    | Custom Instruction Master        | Double-click to |          |          |        |         |
|                                                 |                    | On-Chip Memory (RAM or ROM       |                 |          |          |        |         |
| lack                                            | clk1               | Clock Input                      | Double-click to | clk_0    |          |        |         |
| <del>  •          </del>                        |                    | Avalon Memory Mapped Slave       | Double-click to | [clk1]   | ● 0x0000 | 0x0fff |         |
| <del>                                    </del> | resetl             | Reset Input                      | Double-click to | [clk1]   |          |        |         |
|                                                 |                    | PIO (Parallel I/O) Intel FPGA IP |                 | 1        |          |        |         |
| <b>↑</b>                                        | clk                | Clock Input                      | Double-click to | clk_0    |          |        |         |
| <del>                                  </del>   | reset              | Reset Input                      | Double-click to | [clk]    |          | _      |         |
|                                                 |                    | Avalon Memory Mapped Slave       | Double-click to | [clk]    | ■ 0x2000 | 0x200f |         |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \           | external_connec    | Conduit                          | Double-click to |          |          |        |         |
|                                                 |                    | PIO (Parallel I/O) Intel FPGA IP | _ ,, ,, ,,      | l        |          |        |         |
| •                                               | clk                | Clock Input                      | Double-click to | clk_0    |          |        |         |
|                                                 | reset              | Reset Input                      | Double-click to | [clk]    |          |        |         |
|                                                 |                    | Avalon Memory Mapped Slave       | Double-click to | [clk]    | ■ 0x2010 | 0x201f |         |
|                                                 | external_connec    | Conduit                          | Double-click to |          |          |        |         |
|                                                 | □ jtag_uart_0      | JTAG UART Intel FPGA IP          |                 | l        |          |        |         |
|                                                 | clk                | Clock Input                      | Double-click to | clk_0    |          |        |         |
|                                                 |                    | Reset Input                      | Double-click to | [clk]    | 02020    | 02027  |         |
|                                                 |                    | Avalon Memory Mapped Slave       | Double-click to | [clk]    | ■ 0x2020 | 0x2027 | 「片      |
| •                                               | irq                | Interrupt Sender                 | Double-click to | [clk]    | I        | l      |         |

The behavior of the Nios II processor when it is reset is defined by its reset vector. It is the location in the memory device from which the processor fetches the next instruction when it is reset. Similarly, the exception vector is the memory address of the instruction that the processor executes when an interrupt is raised. To specify these two parameters, perform the following:

- Right-click on the nios2 gen2 0 component, and then select Edit
- In the Vectors tab, select onchip\_memory2\_0.s1 to be the memory device for both reset and exception vectors
- Do not change the default settings for offsets
- Observe that the error messages dealing with memory assignments shown will now disappear
- Click Finish



So far, we have specified all connections inside our nios\_system circuit. It is also necessary to specify connections to external components, which are switches and LEDs in our case. To accomplish this, double click on Double-click to export (in the Export column of the System Contents tab) for external\_connection of the switches PIO, and type the name switches. Similarly, establish the external connection for the lights, called leds.

The complete system is depicted as follows:



Having specified all components needed to implement the desired system, it can now be generated. **Save** the specified system; where you can use the name nios\_processor (or nios\_system). Then, select **Generate > Generate + DL**. Select None for the option Simulation > Create simulation model, because in

this tutorial we will not deal with the simulation of hardware. Click Generate on the bottom of the window. When successfully completed, the generation process produces the message "Generate Completed".

Exit the Platform Designer tool to return to the main Quartus window.

### 3.4.1 Instantiation of the Module Generated by the Platform Designer

The Platform Designer tool generates a Verilog module that defines the desired Nios II system. The following code will be used to instantiate the system module in the top design:

## 3.5 Nios II Software Build Tools for Eclipse

A parallel I/O interface generated by the Platform Designer tool is accessible by means of registers in the interface. Depending on how the PIO is configured, there may be as many as four registers. One of these registers is called the Data register. In a PIO configured as an input interface, the data read from the Data register is the data currently present on the PIO input lines. In a PIO configured as an output interface, the data written (by the Nios II processor) into the Data register drives the PIO output lines. If a PIO is configured as a bidirectional interface, then the PIO inputs and outputs use the same physical lines. In this case there is a Data Direction register included, which determines the direction of the input/output transfer. In our unidirectional PIOs, it is only necessary to have the Data register. The addresses assigned by the Platform Designer tool are 0x00002010 for the Data register in the PIO called switches and 0x00002000 for the Data register in the PIO called LEDs.

Our application task is very simple. A pattern selected by the current setting of slider switches has to be displayed on the LEDs.

In Quartus, open the Tools > Nios II Software Build Tools for Eclipse.

Select **File > Nios II Application and BSP from Template**. And choose the SOPC Information file as the "nios\_processor.sopcinfo". The template used can be "Hello Wold Small".



#### Nios II C-language program that implements our task:

```
#include "sys/alt_stdio.h"

#define switches (volatile char *) 0x0002010
#define leds (char *) 0x0002000

int main()
{
   alt_putstr("Hello from Nios II!\n");

/* Event loop never exits. */
while (1)
   *leds = *switches;

return 0;
}
```

## References

- [1] Altera Corporation. Quartus II Introduction Using Verilog Design. 2010
- [2] Altera Corporation. Introduction to the Altera SOPC Builder Using Verilog Design. 2010