

# The STUSB4500 software programming guide

#### Introduction

This software guide is a non-exhaustive document aimed at clarifying a good practice when the customized STUSB4500 software is being written.



Figure 1. STEVAL-ISC005V1

**Table 1. Minimal configuration** 

| 1 x NUCLEO-F072RB   | STM32 Nucleo-64 development board with ARM Cortex M0                                       |
|---------------------|--------------------------------------------------------------------------------------------|
| 1 x STEVAL-ISC005V1 | STUSB4500 evaluation board                                                                 |
| STSW-STUSB003       | Software library including STUSB4500 hardware abstraction layers, drivers and code example |
| IAR 8.x             | C code compiler                                                                            |



#### 1 How to?

#### 1.1 How USB PD negotiation works

- At connection, a source connects to a sink @ 5 V (Type-C), therefore first of all, the STUSB4500 advertises itself as a USB Type-C SINK.
- 2. Then, a USB PD capable source advertises its power budget (SRC PDOj) to the STUSB4500.
- 3. The sink (STUSB4500) is responsible for:
  - a. evaluating the SRC\_PDOj according to application needs (stored in STUSB4500 SNK\_PDOi) thanks to an internal algorithm
  - b. sending a request (voltage, current) to the SOURCE if any of the SRC\_PDOj is compatible with any SNK PDOi (power MATCH). In case of failure, the negotiation ends with a USB PD mismatch.
- 4. The SOURCE is responsible for:
  - a. accepting or declining the request (RDO) sent by the STUSB4500.
  - b. if accepted, implementing the voltage and current transition from current profile to the new power profile (within 275 ms after "accept")
  - c. notifying the SINK about the transition to new power profile is completed (PS READY)



Figure 2. USB PD negotiation

#### 1.2 How to initialize the STUSB4500 properly

In order to properly initialize the STUSB4500 for software operations, it is recommended to:

- Clear all interrupts by reading (I<sup>2</sup>C multi-read command for instance) all 10 registers from address 0x0D to 0x16
- Configure interrupt mask register (@0x0C) according to application requirements (recommended list of alerts to be unmasked: CONNECTION\_STATUS, MONITORING\_STATUS, PRT\_STATUS)

For further details, see the STSW-STUSB003 function: usb\_pd\_init

UM2650 - Rev 2 page 2/49



#### 1.3 How to send a USB PD software reset

In order to send a USB PD "SOFT RESET MESSAGE" command, the following sequence must be done:

- 1. WRITE 0x0D (SOFT\_RESET) in the TX\_HEADER\_LOW register (@0x51)
- 2. WRITE 0x26 (SEND\_COMMAND) in the PD\_COMMAND\_CTRL register (@ 0x1A)

For further details, see STSW-STUSB003 function Send Soft reset Message

#### 1.4 How to fill the PDO registers

The STUSB4500 supports up to 3 fixed supply PDO. As per USB PD standard, a SINK PDO is composed 32 bits that must be filled according to figure below.

PDO1, PDO2 and PDO3 from the STUSB4500 can be changed by software by accessing respectively the registers 0x85-0x88, 0x89-0x8C and 0x8D-0x90. Each PDO is composed of a word of 4 bytes. Please note PDO1 must be fixed 5 V according to USB PD standard.

| Bits  | Description                                 |
|-------|---------------------------------------------|
| B3130 | Fixed supply                                |
| B29   | Dual-role power                             |
| B28   | Higher capability                           |
| B27   | Unconstrained power                         |
| B26   | USB communication capable                   |
| B25   | Dual-role data                              |
|       | Fast role swap required USB-Type-C current: |
|       | - 00b: fast swap not supported (default)    |
| B2423 | - 01b: default USB power                    |
|       | - 10b: 1.5 A@5 V                            |
|       | - 11b: 3.0 A@5 V                            |
| B2220 | Reserved-Shall be set to zero               |
| B1910 | Voltage in 50 mV units                      |
| B90   | Operational current in 10 mA units          |

Table 2. Fixed supply PDO-sink

Filling the PDO register only does not force new PDO contract negotiation. Please check Section 1.5 How to force the STUSB4500 to re-negotiate with the SOURCE.

For further details, see STSW-STUSB003 function: Update\_PDO

#### 1.5 How to force the STUSB4500 to re-negotiate with the SOURCE

As per USB PD standard, a new contract negotiation must occur when a SOFT\_RESET\_MESSAGE is sent (by either the SOURCE or the SINK).

Therefore, once the PDO registers have been updated by software, sending a SOFT\_RESET\_MESSAGE to the SOURCE a new USB PD negotiation starts, by taking into account the new STUSB4500 PDO values (please check Section 1.3 How to send a USB PD software reset).

#### 1.6 How to force VBUS to 5 V

An easy way to force the STUSB4500 to negotiate 5 V is to set the number of active PDO to 1 (cf register 0x70: DPM\_PDO\_NUMB register) followed by a SOFT\_RESET\_MESSAGE (please check Section 1.3 How to send a USB PD software reset).

For further details, see STSW-STUSB003 functions: Negotiate\_5V, Update\_Valid\_PDO\_Number

UM2650 - Rev 2 page 3/49



#### 1.7 How to read USB-C connection STATUS

By accessing the 2 registers below:

- PORT\_STATUS\_1 (@0x0E)
- CC\_STATUS (@0x11)

It is possible to report the following information to the application processor:

- 1. the plug orientation (CC pin attached to CC1 or CC2)
- the USB-C source current (R<sub>p</sub> resistor value)

Note:

At the connection, the STUSB4500 connects first in USB-C mode before negotiating any USB PD contract. In order to know the final connection status (USB-C or USB PD explicit contract), it is recommended to wait 500 ms after ATTACH event

For further details, see STSW-STUSB003 function: Print\_Type\_C\_Only\_Status

#### 1.8 How to read USB PD STATUS

By accessing the 4 registers below:

- RDO REG STATUS 0 (@0x91)
- RDO REG STATUS 1 (@0x92)
- RDO\_REG\_STATUS\_2 (@0x93)
- RDO\_REG\_STATUS\_3 (@0x94)

it is possible to report to the application processor some information:

- if the STUSB4500 is attached in USB-C mode (object position = 000b) or in USB PD contract (object position different from 000b)
- the PDO index from the SOURCE that has been requested by the STUSB4500 internal algorithm (if object position is different from 000b)
- and various information as per USB PD standard definition (see table below)

Bits Description **B31** Reserved-Shall be set to zero. B30....28 Object position (000b is Reserved and Shall Not be used) B27 GiveBack flag = 0 B26 Capability mismatch B25 USB communications capable **B24** No USB suspend B23 Unchunked extended messages supported B22....20 Reserved-Shall be set to zero B19...10 Operating current in 10 mA units B9..0 Maximum operating current 10 mA units

Table 3. Fixed request data object RDO

For further details, see STSW-STUSB003 function: Print\_RDO;

#### 1.9 How to access to the PDO from the SOURCE

As a normal process from the USB-PD negotiation (see Section 1.1 How USB PD negotiation works), the SOURCE initiates a USB PD contract negotiation by sharing its POWER profile (SRC\_PDO) with the STUSB4500.

It is possible to access these power profiles at the beginning of the power negotiation by reading the RX\_Buffer after confirmation from PRT\_STATUS register. This dynamic register flags each incoming message.

UM2650 - Rev 2 page 4/49



When an incoming message is reported, its content is temporarily stored in the RX buffers (from 0x31 to 0x4E). As each incoming message overrides the former message, it is important to quickly store in application processor memory the STUSB4500 RX buffer content (header + data object) in order to catch the SOURCE power profiles. For further details, see STSW-STUSB003 functions: **ALARM\_MANAGEMENT, Print\_PDO\_FROM\_SRC** 

#### 1.10 How to access the STUSB4500 policy engine state

In order to understand what is the current state of the USB PD negotiation, it is possible to monitor in real time the STUSB4500 policy engine FSM. Please refer to PE\_FSM register (@0x29) or check **Get\_Device\_STATUS** function from the STSW-STUSB003 library.

UM2650 - Rev 2 page 5/49



# 2 Register map

Table 4. Register map

| Offset | Register name             | Description                        |
|--------|---------------------------|------------------------------------|
| 0x06   | BCD_TYPEC_REV_LOW         | BCD_TYPEC_REV_LOW register         |
| 0x07   | BCD_TYPEC_REV_HIGH        | BCD_TYPEC_REV_HIGH register        |
| 0x08   | BCD_USBPD_REV_LOW         | BCD_USBPD_REV_LOW register         |
| 0x09   | BCD_USBPD_REV_HIGH        | BCD_USBPD_REV_HIGH register        |
| 0x0A   | DEVICE_CAPAB_HIGH         | DEVICE_CAPAB_HIGH register         |
| 0x0B   | ALERT_STATUS_1            | ALERT_STATUS_1 register            |
| 0x0C   | ALERT_STATUS_1_MASK       | ALERT_STATUS_1_MASK register       |
| 0x0D   | PORT_STATUS_0             | PORT_STATUS_0 register             |
| 0x0E   | PORT_STATUS_1             | PORT_STATUS_1 register             |
| 0x0F   | TYPEC_MONITORING_STATUS_0 | TYPEC_MONITORING_STATUS_0 register |
| 0x10   | TYPEC_MONITORING_STATUS_1 | TYPEC_MONITORING_STATUS_1 register |
| 0x11   | CC_STATUS                 | CC_STATUS register                 |
| 0x12   | CC_HW_FAULT_STATUS_0      | CC_HW_FAULT_STATUS_0 register      |
| 0x13   | CC_HW_FAULT_STATUS_1      | CC_HW_FAULT_STATUS_1 register      |
| 0x14   | PD_TYPEC_STATUS           | PD_TYPEC_STATUS register           |
| 0x15   | TYPEC_STATUS              | TYPEC_STATUS register              |
| 0x16   | PRT_STATUS                | PRT_STATUS register                |
| 0x17   |                           |                                    |
| to     | Reserved                  | Reserved                           |
| 0x19   |                           |                                    |
| 0x1A   | PD_COMMAND_CTRL           | PD_COMMAND_CTRL register           |
| 0x1B   |                           |                                    |
| to     | reserved                  | reserved                           |
| 0x1F   |                           | MANUTARINA ATRIA                   |
| 0x20   | MONITORING_CTRL_0         | MONITORING_CTRL_0 register         |
| 0x21   | Reserved                  | Reserved                           |
| 0x22   | MONITORING_CTRL_2         | MONITORING_CTRL_2 register         |
| 0x23   | RESET_CTRL                | RESET_CTRL register                |
| 0x24   | Reserved                  | Reserved                           |
| 0x25   | VBUS_DISCHARGE_TIME_CTRL  | VBUS_DISCHARGE_TIME_CTRL register  |
| 0x26   | VBUS_DISCHARGE_CTRL       | VBUS_DISCHARGE_CTRL register       |
| 0x27   | VBUS_CTRL                 | VBUS_CTRL register                 |
| 0x28   | reserved                  | Reserved  DE ESM register          |
| 0x29   | PE_FSM                    | PE_FSM register                    |
| 0x2B   | reserved                  | reserved                           |
| 0x2C   | reserved                  | reserved                           |
| 0x2D   | GPIO_SW_GPIO              | GPIO_SW_GPIO register              |

UM2650 - Rev 2 page 6/49



| Offset | Register name  | Description             |
|--------|----------------|-------------------------|
| 0x2E   | reserved       | reserved                |
| 0x2F   | Device_ID      | Device_ID register      |
| 0x30   | reserved       | reserved                |
| 0x31   | RX_HEADER_LOW  | RX_HEADER_LOW register  |
| 0x32   | RX_HEADER_HIGH | RX_HEADER_HIGH register |
| 0x33   | RX_DATA_OBJ1_0 | RX_DATA_OBJ1_0 register |
| 0x34   | RX_DATA_OBJ1_1 | RX_DATA_OBJ1_1 register |
| 0x35   | RX_DATA_OBJ1_2 | RX_DATA_OBJ1_2 register |
| 0x36   | RX_DATA_OBJ1_3 | RX_DATA_OBJ1_3 register |
| 0x37   | RX_DATA_OBJ2_0 | RX_DATA_OBJ2_0 register |
| 0x38   | RX_DATA_OBJ2_1 | RX_DATA_OBJ2_1 register |
| 0x39   | RX_DATA_OBJ2_2 | RX_DATA_OBJ2_2 register |
| 0x3A   | RX_DATA_OBJ2_3 | RX_DATA_OBJ2_3 register |
| 0x3B   | RX_DATA_OBJ3_0 | RX_DATA_OBJ3_0 register |
| 0x3C   | RX_DATA_OBJ3_1 | RX_DATA_OBJ3_1 register |
| 0x3D   | RX_DATA_OBJ3_2 | RX_DATA_OBJ3_2 register |
| 0x3E   | RX_DATA_OBJ3_3 | RX_DATA_OBJ3_3 register |
| 0x3F   | RX_DATA_OBJ4_0 | RX_DATA_OBJ4_0 register |
| 0x40   | RX_DATA_OBJ4_1 | RX_DATA_OBJ4_1 register |
| 0x41   | RX_DATA_OBJ4_2 | RX_DATA_OBJ4_2 register |
| 0x42   | RX_DATA_OBJ4_3 | RX_DATA_OBJ4_3 register |
| 0x43   | RX_DATA_OBJ5_0 | RX_DATA_OBJ5_0 register |
| 0x44   | RX_DATA_OBJ5_1 | RX_DATA_OBJ5_1 register |
| 0x45   | RX_DATA_OBJ5_2 | RX_DATA_OBJ5_2 register |
| 0x46   | RX_DATA_OBJ5_3 | RX_DATA_OBJ5_3 register |
| 0x47   | RX_DATA_OBJ6_0 | RX_DATA_OBJ6_0 register |
| 0x48   | RX_DATA_OBJ6_1 | RX_DATA_OBJ6_1 register |
| 0x49   | RX_DATA_OBJ6_2 | RX_DATA_OBJ6_2 register |
| 0x4A   | RX_DATA_OBJ6_3 | RX_DATA_OBJ6_3 register |
| 0x4B   | RX_DATA_OBJ7_0 | RX_DATA_OBJ7_0 register |
| 0x4C   | RX_DATA_OBJ7_1 | RX_DATA_OBJ7_1 register |
| 0x4D   | RX_DATA_OBJ7_2 | RX_DATA_OBJ7_2 register |
| 0x4E   | RX_DATA_OBJ7_3 | RX_DATA_OBJ7_3 register |
| 0x51   | TX_HEADER_LOW  | TX_HEADER_LOW register  |
| 0x52   | TX_HEADER_HIGH | TX_HEADER_HIGH register |
| 0x53   |                |                         |
| to     | Reserved       | reserved                |
| 0x6F   | DDM DDO NUMB   | DDM DDO NI IMP register |
| 0x70   | DPM_PDO_NUMB   | DPM_PDO_NUMB register   |
| 0x71   | reserved       | reserved                |
| to     |                |                         |

UM2650 - Rev 2 page 7/49



| Offset | Register name    | Description               |
|--------|------------------|---------------------------|
| 0x84   |                  |                           |
| 0x85   | DPM_SNK_PDO1_0   | DPM_SNK_PDO1_0 register   |
| 0x86   | DPM_SNK_PDO1_1   | DPM_SNK_PDO1_1 register   |
| 0x87   | DPM_SNK_PDO1_2   | DPM_SNK_PDO1_2 register   |
| 0x88   | DPM_SNK_PDO1_3   | DPM_SNK_PDO1_3 register   |
| 0x89   | DPM_SNK_PDO2_0   | DPM_SNK_PDO2_0 register   |
| 0x8A   | DPM_SNK_PDO2_1   | DPM_SNK_PDO2_1 register   |
| 0x8B   | DPM_SNK_PDO2_2   | DPM_SNK_PDO2_2 register   |
| 0x8C   | DPM_SNK_PDO2_3   | DPM_SNK_PDO2_3 register   |
| 0x8D   | DPM_SNK_PDO3_0   | DPM_SNK_PDO3_0 register   |
| 0x8E   | DPM_SNK_PDO3_1   | DPM_SNK_PDO3_1 register   |
| 0x8F   | DPM_SNK_PDO3_2   | DPM_SNK_PDO3_2 register   |
| 0x90   | DPM_SNK_PDO3_3   | DPM_SNK_PDO3_3 register   |
| 0x91   | RDO_REG_STATUS_0 | RDO_REG_STATUS_0 register |
| 0x92   | RDO_REG_STATUS_1 | RDO_REG_STATUS_1 register |
| 0x93   | RDO_REG_STATUS_2 | RDO_REG_STATUS_2 register |
| 0x94   | RDO_REG_STATUS_3 | RDO_REG_STATUS_3 register |

UM2650 - Rev 2 page 8/49



# 3 Register description

#### 3.1 BCD\_TYPEC\_REV\_LOW register



Address: STUSB\_BLOCKBaseAddress + 0x06

Type: R Reset: 0x12

[7:0] **BCD\_TYPEC\_REV\_7\_0**: Defined Type-C release supported by the device

#### 3.2 BCD\_USPD\_REV\_HIGH register



Address: STUSB\_BLOCKBaseAddress + 0x09

Type: R Reset: 0x20

[7:0] BCD\_USBPD\_REV\_15\_8: Defined Power Delivery release supported by the device

UM2650 - Rev 2 page 9/49



#### 3.3 BCD\_USBPD\_REV\_LOW register



Address: STUSB\_BLOCKBaseAddress + 0x08

Type: R Reset: 0x11

[7:0] **BCD\_USBPD\_REV\_7\_0**: Defined Power Delivery release supported by the device

#### 3.4 BCD\_USPD\_REV\_HIGH register



Address: STUSB\_BLOCKBaseAddress + 0x09

Type: R Reset: 0x20

[7:0] BCD\_USBPD\_REV\_15\_8: Defined Power Delivery release supported by the device

#### 3.5 DEVICE\_CAPAB\_HIGH register



Address: STUSB\_BLOCKBaseAddress + 0x0A

Type: R Reset: 0x00

[7:0] **DEVICE\_CAPAB\_HIGH**: Not used

UM2650 - Rev 2 page 10/49



# 3.6 ALERT\_STATUS\_1 register

| 7        | 6              | 5                          | 4                     | 3                  | 2        | 1             | 0        |
|----------|----------------|----------------------------|-----------------------|--------------------|----------|---------------|----------|
| reserved | PORT_STATUS_AL | TYPEC_MONITORING_STATUS_AL | CC_HW_FAULT_STATUS_AL | PD_TYPEC_STATUS_AL | reserved | PRT_STATUS_AL | reserved |
| R        | R              | R                          | R                     | R                  | R        | R             | R        |

**Address**: STUSB\_BLOCKBaseAddress + 0x0B

Type: R Reset: 0x00

| [7] | reserved                   |
|-----|----------------------------|
| [6] | PORT_STATUS_AL             |
| [5] | TYPEC_MONITORING_STATUS_AL |
| [4] | CC_HW_FAULT_STATUS_AL      |
| [3] | reserved                   |
| [1] | PRT_STATUS_AL              |
| [0] | reserved                   |

UM2650 - Rev 2 page 11/49



## 3.7 ALERT\_STATUS\_1\_MASK register

| 7        | 6                   | 5                            | 4                       | 3        | 2        | 1                  | 0        |
|----------|---------------------|------------------------------|-------------------------|----------|----------|--------------------|----------|
| reserved | PORT_STATUS_AL_MASK | TYPEC_MONITORING_STATUS_MASK | CC_FAULT_STATUS_AL_MASK | reserved | reserved | PRT_STATUS_AL_MASK | reserved |
| R/W      | R/W                 | R/W                          | R/W                     | R/W      | R        | R/W                | R/W      |

**Address**: STUSB\_BLOCKBaseAddress + 0x0C

Type: R/W

Reset: 0xFB (initialized by NVM)

| [7] | reserved                         |
|-----|----------------------------------|
|     | PORT_STATUS_AL_MASK              |
| [6] | 0: (UNMASKED) Interrupt unmasked |
|     | 1: (MASKED) Interrupt masked     |
|     | TYPEC_MONITORING_STATUS_MASK     |
| [5] | 0: (UNMASKED) Interrupt unmasked |
|     | 1: (MASKED) Interrupt masked     |
|     | CC_FAULT_STATUS_AL_MASK          |
| [4] | 0: (UNMASKED) Interrupt unmasked |
|     | 1: (MASKED) Interrupt masked     |
| [3] | reserved                         |
| [2] | reserved                         |
|     | PRT_STATUS_AL_MASK:              |
| [1] | 0: (UNMASKED) Interrupt unmasked |
|     | 1: (MASKED) Interrupt masked     |
| [0] | reserved                         |

UM2650 - Rev 2 page 12/49



# 3.8 PORT\_STATUS\_0 register

| 7 | 6 | 5 | 4        | 3 | 2 | 1 | 0            |
|---|---|---|----------|---|---|---|--------------|
|   |   |   | RESERVED |   |   |   | ATTACH_TRANS |
|   |   |   | R        |   |   |   | RC           |

**Address**: STUSB\_BLOCKBaseAddress + 0x0D

Type: R Reset: 0x00

|     | ATTACH_TRANS:                                |
|-----|----------------------------------------------|
| [0] | 0: No transition detected in attached states |
|     | 1: Transition detected in attached state     |

UM2650 - Rev 2 page 13/49



# 3.9 PORT\_STATUS\_1 register

| 7               | 6 | 5        | 4          | 3         | 2        | 1      | 0 |
|-----------------|---|----------|------------|-----------|----------|--------|---|
| ATTACHED_DEVICE |   | reserved | POWER_MODE | DATA_MODE | reserved | ATTACH |   |
| R               |   | R        | R          | R         | R        | R      |   |

Address: STUSB\_BLOCKBaseAddress + 0x0E

Type: R Reset: 0x00

|      | ATTACHED_DEVICE:                                |
|------|-------------------------------------------------|
|      | 000: (NONE_ATT) No device connected             |
|      | 001: (SNK_ATT) Sink device connected            |
| [7.1 | 010: reserved                                   |
| [7:  | 011: (DBG_ATT) Debug accessory device connected |
|      | 100: reserved                                   |
|      | 101: reserved                                   |
|      | Others: Do not use                              |
| [4]  | reserved                                        |
|      | POWER_MODE:                                     |
| [3]  | 0: device is sinking power                      |
|      | 1: reserved                                     |
|      | DATA_MODE:                                      |
| [2]  | 0: UFP                                          |
|      | 1: reserved                                     |
| [1]  | reserved                                        |
|      | ATTACH:                                         |
| [0]  | 0: UNATTACHED                                   |
|      | 1: ATTACHED                                     |
|      |                                                 |

UM2650 - Rev 2 page 14/49



## 3.10 TYPEC\_MONITORING\_STATUS\_0 register

| 7        | 6 | 5                | 4               | 3                | 2                  | 1                    | 0        |
|----------|---|------------------|-----------------|------------------|--------------------|----------------------|----------|
| DEGEDVED |   | VBUS_HIGH_STATUS | VBUS_LOW_STATUS | VBUS_READY_TRANS | VBUS_VSAFE0V_TRANS | VBUS_VALID_SNK_TRANS | RESERVED |
| F        | ? | RC               | RC              | RC               | RC                 | RC                   | R        |

**Address**: STUSB\_BLOCKBaseAddress + 0x0F

Type: RC Reset: 0x0F

|     | VBUS_HIGH_STATUS: VBUS_HIGH status updated during VBUS_READY transition from HIGH to LOW |
|-----|------------------------------------------------------------------------------------------|
| [5] | 0: (VBUS_HIGH_OK) VBUS below high threshold                                              |
|     | 1: (VBUS_HIGH_KO) VBUS above high threshold (Overvoltage condition)                      |
|     | VBUS_LOW_STATUS: VBUS_LOW status updated during VBUS_READY transition from HIGH to LOW   |
| [4] | 0: (VBUS_LOW_OK) VBUS above low threshold                                                |
|     | 1: (VBUS_LOW_KO) VBUS below low threshold (Undervoltage condition)                       |
|     | VBUS_READY_TRANS:                                                                        |
| [3] | 0: (NO_TRANS) status cleared                                                             |
|     | 1: (TRANS_DETECTED) Transition detected on VBUS_READY bit                                |
|     | VBUS_VSAFE0V_TRANS:                                                                      |
| [2] | 0: (NO_TRANS) status cleared                                                             |
|     | 1: (TRANS_DETECTED) Transition detected on VBUS_VSAFE0V bit                              |
|     | VBUS_VALID_SNK_TRANS:                                                                    |
| [1] | 0: (NO_TRANS) status cleared                                                             |
|     | 1: (TRANS_DETECTED) Transition detected on VBUS_VALID_SNK bit                            |
| [0] | reserved                                                                                 |

UM2650 - Rev 2 page 15/49



# 3.11 TYPEC\_MONITORING\_STATUS\_1 register

| 7 | 6 | 5                                       | 4 | 3          | 2            | 1              | 0        |
|---|---|-----------------------------------------|---|------------|--------------|----------------|----------|
|   |   | ארם |   | VBUS_READY | VBUS_VSAFE0V | VBUS_VALID_SNK | RESERVED |
|   | ı | ₹                                       |   | R          | R            | R              | R        |

Address: STUSB\_BLOCKBaseAddress + 0x10

Type: R Reset: 0x00

|     | VBUS_READY:                                                                                           |
|-----|-------------------------------------------------------------------------------------------------------|
| [3] | 0: (NO_VBUS_READY) VBUS disconnected (Unpowered or vSafe0V)                                           |
|     | 1: (VBUS_READY) VBUS connected (vSafe5V or negotiated power level)                                    |
|     | VBUS_VSAFE0V:                                                                                         |
| [2] | 0: (NO_VSAFE0V) VBUS is higher than 0.8 V                                                             |
|     | 1: (VSAFE0V) VBUS is lower than 0.8 V                                                                 |
|     | VBUS_VALID_SNK:                                                                                       |
| [1] | 0: (NO_VBUS_VALID_SNK) VBUS is lower than 1.9 V or 3.5 V (depending of VBUS_SNK_DISC_THRESHOLD value) |
|     | 1: (VBUS_VALID_SNK) VBUS is higher than 1.9 V or 3.5 V (depending of VBUS_SNK_DISC_THRESHOLD value)   |
| [0] | reserved                                                                                              |

UM2650 - Rev 2 page 16/49



# 3.12 CC\_STATUS register

| 7                                       | 6 | 5                    | 4              | 3     | 2 | 1     | 0 |
|-----------------------------------------|---|----------------------|----------------|-------|---|-------|---|
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |   | LOOKING_4_CONNECTION | CONNECT_RESULT | STATE |   | STATE |   |
| R                                       |   | R                    | R              | F     | ₹ | F     | ₹ |

**Address**: STUSB\_BLOCKBaseAddress + 0x11

Type: R Reset: 0x00

|       | LOOKING_4_CONNECTION:                                                                                                                                                                                                                                                       |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [5]   | 0: (NOT_LOOKING) The device is not actively looking for a connection. A transition from '1' to '0' indicates a potential connection has been found. When the device is in power-up sequence or when TYPE-C FSM is in the following states: Attached.SNK, DebugAccessory.SNK |
|       | 1: (LOOKING) The device is looking for a connection                                                                                                                                                                                                                         |
|       | CONNECT_RESULT:                                                                                                                                                                                                                                                             |
| [4]   | 0: Reserved.                                                                                                                                                                                                                                                                |
|       | 1: (PRESENT_RD) The device is presenting Rd. When when TYPE-C FSM is in the following states: Attached.SNK, DebugAccessory.SNK                                                                                                                                              |
|       | CC2_STATE: (available when CONNECT_result =1)                                                                                                                                                                                                                               |
|       | 00: Reserved                                                                                                                                                                                                                                                                |
| [3:2] | 01: SNK.Default (Above minimum vRd-Connect)                                                                                                                                                                                                                                 |
| [5.2] | 10: SNK.Power1.5 (Above minimum vRd-Connect)                                                                                                                                                                                                                                |
|       | 11: SNK.Power3.0 (Above minimum vRd-Connect)                                                                                                                                                                                                                                |
|       | This field returns 00b if (LOOKING_4_CONNECTION=1)                                                                                                                                                                                                                          |
|       | CC1_STATE: (available when CONNECT_result =1)                                                                                                                                                                                                                               |
|       | 00: Reserved                                                                                                                                                                                                                                                                |
| [1:0] | 01: SNK.Default (Above minimum vRd-Connect)                                                                                                                                                                                                                                 |
| [1.0] | 10: SNK.Power1.5 (Above minimum vRd-Connect)                                                                                                                                                                                                                                |
|       | 11: SNK.Power3.0 (Above minimum vRd-Connect)                                                                                                                                                                                                                                |
|       | This field returns 00b if (LOOKING_4_CONNECTION=1)                                                                                                                                                                                                                          |

UM2650 - Rev 2 page 17/49



# 3.13 CC\_HW\_FAULT\_STATUS\_0 register

| 7        | 6        | 5                   | 4               | 3        | 2        | 1        | 0        |
|----------|----------|---------------------|-----------------|----------|----------|----------|----------|
| RESERVED | RESERVED | VPU_OVP_FAULT_TRANS | VPU_VALID_TRANS | RESERVED | RESERVED | RESERVED | RESERVED |
| R        | R        | RC                  | RC              | RC       | R        | R        | R        |

**Address**: STUSB\_BLOCKBaseAddress + 0x12

Type: R Reset: 0x10

| [7] | reserved                                                     |  |  |  |  |
|-----|--------------------------------------------------------------|--|--|--|--|
|     | VPU_OVP_FAULT_TRANS:                                         |  |  |  |  |
| [5] | 0: (NO_TRANS) Cleared                                        |  |  |  |  |
|     | 1: (TRANS_DETECTED) Transition occurred on VPU_OVP_FAULT bit |  |  |  |  |
|     | VPU_VALID_TRANS:                                             |  |  |  |  |
| [4] | 0: (NO_TRANS) Cleared                                        |  |  |  |  |
|     | 1: (TRANS_DETECTED) Transition occurred on VPU_VALID bit     |  |  |  |  |
| [3] | reserved                                                     |  |  |  |  |
| [2] | reserved                                                     |  |  |  |  |
| [1] | reserved                                                     |  |  |  |  |
| [0] | reserved                                                     |  |  |  |  |

UM2650 - Rev 2 page 18/49



# 3.14 CC\_HW\_FAULT\_STATUS\_1 register

| 7             | 6         | 5        | 4                | 3        | 2        | 1        | 0        |
|---------------|-----------|----------|------------------|----------|----------|----------|----------|
| VPU_OVP_FAULT | VPU_VALID | RESERVED | VBUS_DISCH_FAULT | RESERVED | RESERVED | RESERVED | RESERVED |
| R             | R         | R        | R                | R        | R        | R        | R        |

**Address**: STUSB\_BLOCKBaseAddress + 0x13

Type: R Reset: 0x40

|     | VPU_OVP_FAULT:                                                                                                                          |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| [7] | 0: (NO_FAULT) No overvoltage condition on CC pins when in pull-up mode (CC pins voltage is below overvoltage threshold of 6.0 V)        |
|     | 1: (FAULT) Overvoltage condition has occurred on CC pins when in pull-up mode (CC pins voltage is above overvoltage threshold of 6.0 V) |
|     | VPU_VALID:                                                                                                                              |
| [6] | 0: (NO_VALID) CC pins pull-up voltage is below UVLO threshold of 2.8 V when in pull-up mode                                             |
|     | 1: (VALID) CC pins pull-up voltage is above UVLO threshold of 2.8 V when in pull-up mode (normal operating condition)                   |
|     | VBUS_DISCH_FAULT:                                                                                                                       |
| [4] | 0: (NO_FAULT) No VBUS discharge issue                                                                                                   |
|     | 1: (FAULT) VBUS discharge issue has occurred                                                                                            |
| [3] | reserved                                                                                                                                |
| [2] | reserved                                                                                                                                |
| [1] | reserved                                                                                                                                |
| [0] | reserved                                                                                                                                |

UM2650 - Rev 2 page 19/49



### 3.15 PD\_TYPEC\_STATUS register

| 7 | 6    | 5    | 4 | 3                   | 2 | 1 | 0 |  |
|---|------|------|---|---------------------|---|---|---|--|
|   | RESE | RVED |   | PD_TYPEC_HAND_CHECK |   |   |   |  |
|   | F    | ₹    |   |                     | R | С |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x14

Type: R Reset: 0x00

PD\_TYPEC\_HAND\_CHECK: hand checking sent by Type C to Power Delivery to feedback requested action 0000: (CLEARED) cleared 0001: reserved 0010: reserved 0011: reserved 0100: reserved 0101: reserved 0110: reserved [3:0] 0111: reserved 1000: (PD\_HARD\_RESET\_COMPLETE\_ACK) 1001: reserved 1010: reserved 1011: reserved 1100: reserved 1101: reserved 1110: (PD\_HARD\_RESET\_RECEIVED\_ACK) 1111: (PD\_HARD\_RESET\_SEND\_ACK)

UM2650 - Rev 2 page 20/49



## 3.16 TYPEC\_STATUS register

| 7       | 6        | 5        | 4               | 3 | 2 | 1 | 0 |
|---------|----------|----------|-----------------|---|---|---|---|
| REVERSE | RESERVED | RESERVED | TYPEC_FSM_STATE |   |   |   |   |
| R       | R        | R        | R               |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x15

Type: R Reset: 0x00

|       | REVERSE: Connection orientation, indicates CC pin used for PD communication |  |  |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------|--|--|--|--|--|--|--|
| [7]   | 0: (STRAIGHT_CC1) CC1 is attached                                           |  |  |  |  |  |  |  |
|       | 1: (TWISTED_CC2) CC2 is attached                                            |  |  |  |  |  |  |  |
| [6]   | reserved                                                                    |  |  |  |  |  |  |  |
| [5]   | reserved                                                                    |  |  |  |  |  |  |  |
|       | TYPEC_FSM_STATE: Indicates Type-C FSM state                                 |  |  |  |  |  |  |  |
|       | 00000: (UNATTACHED_SNK)                                                     |  |  |  |  |  |  |  |
|       | 00001: (ATTACHWAIT_SNK)                                                     |  |  |  |  |  |  |  |
|       | 00010: (ATTACHED_SNK)                                                       |  |  |  |  |  |  |  |
|       | 00011: (DEBUGACCESSORY_SNK)                                                 |  |  |  |  |  |  |  |
|       | 00100: Reserved                                                             |  |  |  |  |  |  |  |
|       | 00101: Reserved                                                             |  |  |  |  |  |  |  |
|       | 00110: Reserved                                                             |  |  |  |  |  |  |  |
|       | 00111: Reserved                                                             |  |  |  |  |  |  |  |
|       | 01000: Reserved                                                             |  |  |  |  |  |  |  |
|       | 01001: Reserved                                                             |  |  |  |  |  |  |  |
|       | 01010: Reserved                                                             |  |  |  |  |  |  |  |
|       | 01011: Reserved                                                             |  |  |  |  |  |  |  |
| [4:0] | 01100: (TRY_SRC)                                                            |  |  |  |  |  |  |  |
|       | 01101: (UNATTACHED_ACCESSORY)                                               |  |  |  |  |  |  |  |
|       | 01110: (ATTACHWAIT_ACCESSORY)                                               |  |  |  |  |  |  |  |
|       | 01111: reserved                                                             |  |  |  |  |  |  |  |
|       | 10000: reserved                                                             |  |  |  |  |  |  |  |
|       | 10001: reserved                                                             |  |  |  |  |  |  |  |
|       | 10010: reserved                                                             |  |  |  |  |  |  |  |
|       | 10011: (TYPEC_ERRORRECOVERY)                                                |  |  |  |  |  |  |  |
|       | 10100: Reserved                                                             |  |  |  |  |  |  |  |
|       | 10101: Reserved                                                             |  |  |  |  |  |  |  |
|       | 10110: Reserved                                                             |  |  |  |  |  |  |  |
|       | 10111: Reserved                                                             |  |  |  |  |  |  |  |
|       | 11000: Reserved                                                             |  |  |  |  |  |  |  |
|       | 11001: Reserved                                                             |  |  |  |  |  |  |  |

UM2650 - Rev 2 page 21/49



### 3.17 PRT\_STATUS register

| 7        | 6        | 5        | 4                 | 3        | 2                | 1        | 0                   |
|----------|----------|----------|-------------------|----------|------------------|----------|---------------------|
| RESERVED | RESERVED | RESERVED | PRT_BIST_RECEIVED | RESERVED | PRL_MSG_RECEIVED | RESERVED | PRL_HW_RST_RECEIVED |
| R        | R        | R        | RC                | R        | RC               | R        | RC                  |

Address: STUSB\_BLOCKBaseAddress + 0x16

Type: RC Reset: 0x00

| [7:3] | reserved                                                                      |  |  |  |  |  |  |  |
|-------|-------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|       | PRL_MSG_RECEIVED:                                                             |  |  |  |  |  |  |  |
| [2]   | 0: (NO_MSG_RECEIVED) Cleared by I <sup>2</sup> C master                       |  |  |  |  |  |  |  |
|       | 1: (MSG_RECEIVED) Interrupt for protocol layer message received               |  |  |  |  |  |  |  |
| [1]   | reserved                                                                      |  |  |  |  |  |  |  |
|       | PRL_HW_RST_RECEIVED:                                                          |  |  |  |  |  |  |  |
| [0]   | 0: (NO_HW_RST) Cleared by I <sup>2</sup> C master                             |  |  |  |  |  |  |  |
|       | 1: (HW_RST_RECEIVED) Interrupt for a PD hardware reset request coming from RX |  |  |  |  |  |  |  |

## 3.18 PD\_COMMAND\_CTRL register

| 7        | 6        | 5                    | 4 | 3 | 2 | 1 | 0 |
|----------|----------|----------------------|---|---|---|---|---|
| RESERVED | RESERVED | SEND_MESSAGE_COMMAND |   |   |   |   |   |
| R        | R        | R/W                  |   |   |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x1A

Type: R/W Reset: 0x00

| [5:0] | SEND COMMAND: 0x26                       |
|-------|------------------------------------------|
| [0.0] | 0-115_0011111111111111111111111111111111 |

UM2650 - Rev 2 page 22/49



### 3.19 MONITORING\_CTRL\_0 register

| 7 | 6          | 5 | 4 | 3                       | 2        | 1        | 0        |
|---|------------|---|---|-------------------------|----------|----------|----------|
|   | מבאמבוסאבם |   |   | VBUS_SNK_DISC_THRESHOLD | RESERVED | RESERVED | RESERVED |
|   | F          | ₹ |   | R/W                     | R        | R        | R        |

Address: STUSB\_BLOCKBaseAddress + 0x20

Type: R/W Reset: 0x10

| [7:4] | reserved                                                                       |  |  |  |  |  |  |
|-------|--------------------------------------------------------------------------------|--|--|--|--|--|--|
|       | VBUS_SNK_DISC_THRESHOLD: VBUS threshold for TYPE-C state machine de-connection |  |  |  |  |  |  |
| [3]   | 0: (SNK_DISC_HIGH) Select a VBUS threshold at 3.5 V - Reset value              |  |  |  |  |  |  |
|       | 1: (SNK_DISC_LOW) Select a VBUS threshold at 1.9 V                             |  |  |  |  |  |  |
| [2:0] | reserved                                                                       |  |  |  |  |  |  |

#### 3.20 MONITORING\_CTRL\_2 register

| 7 | 6      | 5     | 4 | 3          | 2  | 1 | 0 |  |  |
|---|--------|-------|---|------------|----|---|---|--|--|
|   | VSHIFT | _HIGH |   | VSHIFT_LOW |    |   |   |  |  |
|   | R/     | W     |   |            | R/ | W |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x22

Type: R/W Reset: 0xFF

| [7:4] | VSHIFT_HIGH: shift register initialisation high level (set OVP level ) |  |  |  |  |
|-------|------------------------------------------------------------------------|--|--|--|--|
| [3:0] | VSHIFT_LOW: shift register initialisation low level (set UVP level )   |  |  |  |  |

UM2650 - Rev 2 page 23/49



#### 3.21 RESET\_CTRL register

| 7 | 6 | 5 | 4       | 3 | 2           | 1 | 0 |  |
|---|---|---|---------|---|-------------|---|---|--|
|   |   | R | RESERVE | D | RESET_SW_EN |   |   |  |
|   |   |   | R/W     |   | R/W         |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x23

Type: R/W Reset: 0x00

RESET\_SW\_EN: Software reset

[0] 0: (SW\_RESET\_OFF) Software reset disabled

1: (SW\_RESET\_ON) Software reset enabled

#### 3.22 VBUS\_DISCHARGE\_TIME\_CTRL register

| 7 | 6          | 5          | 4 | 3                         | 2  | 1   | 0 |  |  |
|---|------------|------------|---|---------------------------|----|-----|---|--|--|
|   | DISCHARGE_ | TIME_TO_0V |   | DISCHARGE_TIME_TRANSITION |    |     |   |  |  |
|   | R/         | W          |   |                           | R/ | W . |   |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x25

Type: R/W

Reset: 0x9C (initialized by NVM)

[7:4] DISCHARGE\_TIME\_TO\_0V: Discharge time from any contract to 0 V. Standard default is 800 ms

[3:0] DISCHARGE\_TIME\_TRANSITION: Discharge time from any contract to next one. Standard default is 270 ms

UM2650 - Rev 2 page 24/49



## 3.23 VBUS\_DISCHARGE\_CTRL register

| 7                 | 6        | 5 | 4 | 3        | 2 | 1 | 0 |
|-------------------|----------|---|---|----------|---|---|---|
| VBUS_DISCHARGE_EN | RESERVED |   |   | DESEBVED | > |   |   |
| R/W               | R/W      |   |   | F        | 3 |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x26

Type: R/W

Reset: 0x00 (initialized by NVM)

|     | VBUS_DISCHARGE_EN:                                               |
|-----|------------------------------------------------------------------|
| [7] | 0: (DISABLE) Disable the forced assertion of VBUS discharge path |
|     | 1: (ENABLE) Force the assertion of VBUS discharge path           |
| [6] | reserved                                                         |

UM2650 - Rev 2 page 25/49



# 3.24 VBUS\_CTRL register

| 7 | 6 | 5        | 4 | 3 | 2 | 1            | 0        |
|---|---|----------|---|---|---|--------------|----------|
|   |   | DENEDVED |   |   |   | SINK_VBUS_EN | RESERVED |
| R |   |          |   |   |   | R            | R        |

Address: STUSB\_BLOCKBaseAddress + 0x27

Type: R Reset: 0x00

|     | SINK_VBUS_EN                                                            |
|-----|-------------------------------------------------------------------------|
| [1] | 0: (VBUS_EN_SNK_FORCE_DIS) Disable the forced VBUS_EN_SNK pin assertion |
|     | 1: (VBUS_EN_SNK_FORCE) Force the VBUS EN SNK pin assertion              |
| [0] | reserved                                                                |

UM2650 - Rev 2 page 26/49



#### 3.25 PE\_FSM register

| 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|--------------|---|---|---|---|---|---|---|--|
| PE_FSM_STATE |   |   |   |   |   |   |   |  |
| R            |   |   |   |   |   |   |   |  |

Address: STUSB\_BLOCKBaseAddress + 0x29

Type: R Reset: 0x00

PE\_FSM\_STATE: Policy engine layer FSM state 00000000: (PE\_INIT) 00000001: (PE\_SOFT\_RESET) 00000010: (PE\_HARD\_RESET) 00000011: (PE\_SEND\_SOFT\_RESET) 00000100: (PE\_C\_BIST) 00010010: (PE\_SNK\_STARTUP) 00010011: (PE\_SNK\_DISCOVERY) 00010100: (PE\_SNK\_WAIT\_FOR\_CAPABILITIES) [7:0] 00010101: (PE\_SNK\_EVALUATE\_CAPABILITIES) 00010110: (PE\_SNK\_SELECT\_CAPABILITIES) 00010111: (PE\_SNK\_TRANSITION\_SINK) 00011000: (PE\_SNK\_READY) 00011001: (PE\_SNK\_READY\_SENDING) 00111010: (PE\_HARD\_RESET\_SHUTDOWN) 00111011: (PE\_HARD\_RESET\_RECOVERY) 01000000: (PE\_ERRORRECOVERY)

UM2650 - Rev 2 page 27/49



#### 3.26 GPIO\_SW\_GPIO register

| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0            |  |  |
|----------|---|---|---|---|---|---|--------------|--|--|
| RESERVED |   |   |   |   |   |   | GPIO_SW_GPIO |  |  |
| R        |   |   |   |   |   |   | R/W          |  |  |

Address: STUSB\_BLOCKBaseAddress + 0x2D

Type: R/W Reset: 0x00

GPIO\_SW\_GPIO: GPIO output value - Useful only when NVM parameter GPIO\_CFG[1:0]=00b (refer to datasheet)

[0] 0: (DISABLE) GPIO value is Hi-Z 1: (ENABLE) GPIO value is 0b

#### 3.27 Device\_ID register



Address: STUSB\_BLOCKBaseAddress + 0x2F

Type: R/W Reset: 0x25

[7:0] Device\_ID\_7\_0

#### 3.28 RX\_HEADER\_LOW register



Address: STUSB\_BLOCKBaseAddress + 0x31

Type: R Reset: 0x00

[7:0] **RX\_HEADER\_7\_0** 

UM2650 - Rev 2 page 28/49



#### 3.29 RX\_HEADER\_HIGH register



Address: STUSB\_BLOCKBaseAddress + 0x32

Type: R Reset: 0x00

[7:0] RX\_HEADER\_15\_8

### 3.30 RX\_DATA\_OBJ1\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x33

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ1\_0

#### 3.31 RX\_DATA\_OBJ1\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x34

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ1\_1

UM2650 - Rev 2 page 29/49



#### 3.32 RX\_DATA\_OBJ1\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x35

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ1\_2

### 3.33 RX\_DATA\_OBJ1\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x36

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ1\_3

### 3.34 RX\_DATA\_OBJ2\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x37

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ2\_0

UM2650 - Rev 2 page 30/49



#### 3.35 RX\_DATA\_OBJ2\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x38

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ2\_1

### 3.36 RX\_DATA\_OBJ2\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x39

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ2\_2

### 3.37 RX\_DATA\_OBJ2\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x3A

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ2\_3

UM2650 - Rev 2 page 31/49



#### 3.38 RX\_DATA\_OBJ3\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x3B

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ3\_0

### 3.39 RX\_DATA\_OBJ3\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x3C

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ3\_1

### 3.40 RX\_DATA\_OBJ3\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x3D

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ3\_2

UM2650 - Rev 2 page 32/49



#### 3.41 RX\_DATA\_OBJ3\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x3E

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ3\_3

### 3.42 RX\_DATA\_OBJ4\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x3F

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ4\_0

# 3.43 RX\_DATA\_OBJ4\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x40

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ4\_1

UM2650 - Rev 2 page 33/49



#### 3.44 RX\_DATA\_OBJ4\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x41

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ4\_2

### 3.45 RX\_DATA\_OBJ4\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x42

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ4\_3

## 3.46 RX\_DATA\_OBJ5\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x43

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ5\_0

UM2650 - Rev 2 page 34/49



#### 3.47 RX\_DATA\_OBJ5\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x44

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ5\_1

### 3.48 RX\_DATA\_OBJ5\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x45

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ5\_2

#### 3.49 RX\_DATA\_OBJ5\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x46

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ5\_3

UM2650 - Rev 2 page 35/49



#### 3.50 RX\_DATA\_OBJ6\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x47

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ6\_0

### 3.51 RX\_DATA\_OBJ6\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x48

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ6\_1

### 3.52 RX\_DATA\_OBJ6\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x49

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ6\_2

UM2650 - Rev 2 page 36/49



#### 3.53 RX\_DATA\_OBJ6\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x4A

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ6\_3

#### 3.54 RX\_DATA\_OBJ7\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x4B

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ7\_0

## 3.55 RX\_DATA\_OBJ7\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x4C

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ7\_1

UM2650 - Rev 2 page 37/49



#### 3.56 RX\_DATA\_OBJ7\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x4D

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ7\_2

### 3.57 RX\_DATA\_OBJ7\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x4E

Type: R Reset: 0x00

[7:0] RX\_DATA\_OBJ7\_3

#### 3.58 TX\_HEADER\_LOW register



Address: STUSB\_BLOCKBaseAddress + 0x51

Type: R/W Reset: 0x00

[7:0] TX\_HEADER\_7\_0

UM2650 - Rev 2 page 38/49



#### 3.59 TX\_HEADER\_HIGH register



Address: STUSB\_BLOCKBaseAddress + 0x52

Type: R/W Reset: 0x00

[7:0] TX\_HEADER\_15\_8

#### 3.60 DPM\_PDO\_NUMB register

| 7        | 6 | 5 | 4 | 3                | 2 | 1 | 0 |
|----------|---|---|---|------------------|---|---|---|
| RESERVED |   |   |   | DPM_SNK_PDO_NUMB |   |   |   |
| R        |   |   |   | R/W              |   |   |   |

Address: STUSB\_BLOCKBaseAddress + 0x70

Type: R/W

Reset: 0x03 (initialized by NVM)

| [7:3] | reserved         |
|-------|------------------|
| [2:0] | DPM_SNK_PDO_NUMB |

#### 3.61 DPM\_SNK\_PDO1\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x85

Type: R/W

Reset: 0x64 (initialized by NVM)

[7:0] DPM\_SNK\_PDO1\_0

UM2650 - Rev 2 page 39/49



#### 3.62 DPM\_SNK\_PDO1\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x86

Type: R/W

Reset: 0x90 (initialized by NVM)



#### 3.63 DPM\_SNK\_PDO1\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x87

Type: R/W

Reset: 0x01 (initialized by NVM)



#### 3.64 DPM\_SNK\_PDO1\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x88

Type: R/W

Reset: 0x04 (initialized by NVM)



UM2650 - Rev 2 page 40/49



### 3.65 DPM\_SNK\_PDO2\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x89

Type: R/W

Reset: 0x96 (initialized by NVM)



#### 3.66 DPM\_SNK\_PDO2\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x8A

Type: R/W

Reset: 0xB0 (initialized by NVM)



#### 3.67 DPM\_SNK\_PDO2\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x8B

Type: R/W

Reset: 0x04 (initialized by NVM)



UM2650 - Rev 2 page 41/49



#### 3.68 DPM\_SNK\_PDO2\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x8C

Type: R/W

Reset: 0x00 (initialized by NVM)



### 3.69 DPM\_SNK\_PDO3\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x8D

Type: R/W

Reset: 0x64 (initialized by NVM)



#### 3.70 DPM\_SNK\_PDO3\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x8E

Type: R/W

Reset: 0x40 (initialized by NVM)

| [7:0] | DPM_SNK_PDO3_1 |
|-------|----------------|
|-------|----------------|

UM2650 - Rev 2 page 42/49



#### 3.71 DPM\_SNK\_PDO3\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x8F

Type: R/W

Reset: 0x06 (initialized by NVM)

[7:0] DPM\_SNK\_PDO3\_2

### 3.72 DPM\_SNK\_PDO3\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x90

Type: R/W

Reset: 0x00 (initialized by NVM)

[7:0] DPM\_SNK\_PDO3\_3

#### 3.73 RDO\_REG\_STATUS\_0 register



Address: STUSB\_BLOCKBaseAddress + 0x91

Type: R/W Reset: 0x00

[7:0] RDO\_REG\_STATUS\_0

UM2650 - Rev 2 page 43/49



#### 3.74 RDO\_REG\_STATUS\_1 register



Address: STUSB\_BLOCKBaseAddress + 0x92

Type: R/W Reset: 0x00

[7:0] RDO\_REG\_STATUS\_1

#### 3.75 RDO\_REG\_STATUS\_2 register



Address: STUSB\_BLOCKBaseAddress + 0x92

Type: R/W Reset: 0x00

[7:0] RDO\_REG\_STATUS\_2

## 3.76 RDO\_REG\_STATUS\_3 register



Address: STUSB\_BLOCKBaseAddress + 0x94

Type: R/W Reset: 0x00

[7:0] RDO\_REG\_STATUS\_3

UM2650 - Rev 2 page 44/49



# **Revision history**

**Table 5. Document revision history** 

| Date        | Version | Changes                                                               |  |  |
|-------------|---------|-----------------------------------------------------------------------|--|--|
| 16-Dec-2019 | 1       | Initial release.                                                      |  |  |
| 14-Dec-2020 | 2       | Updated Section 1.10 How to access the STUSB4500 policy engine state. |  |  |

UM2650 - Rev 2 page 45/49



#### **Contents**

| 1 | How  | to?                                                        | 2    |
|---|------|------------------------------------------------------------|------|
|   | 1.1  | How USB PD negotiation works                               | 2    |
|   | 1.2  | How to initialize the STUSB4500 properly                   | . 2  |
|   | 1.3  | How to send a USB PD software reset                        | 3    |
|   | 1.4  | How to fill the PDO registers                              | 3    |
|   | 1.5  | How to force the STUSB4500 to re-negotiate with the SOURCE | 3    |
|   | 1.6  | How to force VBUS to 5 V                                   | 3    |
|   | 1.7  | How to read USB-C connection STATUS                        | . 4  |
|   | 1.8  | How to read USB PD STATUS                                  | . 4  |
|   | 1.9  | How to access to the PDO from the SOURCE                   | . 4  |
|   | 1.10 | How to access the STUSB4500 policy engine state            | . 5  |
| 2 | Regi | ster map                                                   | . 6  |
| 3 | Regi | ster description                                           | 9    |
|   | 3.1  | BCD_TYPEC_REV_LOW register                                 | 9    |
|   | 3.2  | BCD_USPD_REV_HIGH register                                 | 9    |
|   | 3.3  | BCD_USBPD_REV_LOW register                                 | .10  |
|   | 3.4  | BCD_USPD_REV_HIGH register                                 | .10  |
|   | 3.5  | DEVICE_CAPAB_HIGH register                                 | . 10 |
|   | 3.6  | ALERT_STATUS_1 register                                    | . 11 |
|   | 3.7  | ALERT_STATUS_1_MASK register                               | .12  |
|   | 3.8  | PORT_STATUS_0 register                                     | .13  |
|   | 3.9  | PORT_STATUS_1 register                                     | . 14 |
|   | 3.10 | TYPEC_MONITORING_STATUS_0 register                         | .15  |
|   | 3.11 | TYPEC_MONITORING_STATUS_1 register                         | .16  |
|   | 3.12 | CC_STATUS register                                         | . 17 |
|   | 3.13 | CC_HW_FAULT_STATUS_0 register                              | . 18 |
|   | 3.14 | CC_HW_FAULT_STATUS_1 register                              | . 19 |
|   | 3.15 | PD_TYPEC_STATUS register                                   | 20   |
|   | 3.16 | TYPEC_STATUS register                                      | 21   |



| 3.17 | PRT_STATUS register               | 22         |
|------|-----------------------------------|------------|
| 3.18 | PD_COMMAND_CTRL register          | 22         |
| 3.19 | MONITORING_CTRL_0 register        | 23         |
| 3.20 | MONITORING_CTRL_2 register        | 23         |
| 3.21 | RESET_CTRL register               | 24         |
| 3.22 | VBUS_DISCHARGE_TIME_CTRL register | 24         |
| 3.23 | VBUS_DISCHARGE_CTRL register      | 25         |
| 3.24 | VBUS_CTRL register                | 26         |
| 3.25 | PE_FSM register2                  | 27         |
| 3.26 | GPIO_SW_GPIO register             | 28         |
| 3.27 | Device_ID register2               | 28         |
| 3.28 | RX_HEADER_LOW register            | 28         |
| 3.29 | RX_HEADER_HIGH register2          | 29         |
| 3.30 | RX_DATA_OBJ1_0 register           | <u>2</u> 9 |
| 3.31 | RX_DATA_OBJ1_1 register           | 29         |
| 3.32 | RX_DATA_OBJ1_2 register           | 30         |
| 3.33 | RX_DATA_OBJ1_3 register           | 30         |
| 3.34 | RX_DATA_OBJ2_0 register           | 30         |
| 3.35 | RX_DATA_OBJ2_1 register           | 31         |
| 3.36 | RX_DATA_OBJ2_2 register           | 31         |
| 3.37 | RX_DATA_OBJ2_3 register           | 31         |
| 3.38 | RX_DATA_OBJ3_0 register           | 32         |
| 3.39 | RX_DATA_OBJ3_1 register           | 32         |
| 3.40 | RX_DATA_OBJ3_2 register           | 32         |
| 3.41 | RX_DATA_OBJ3_3 register           | 33         |
| 3.42 | RX_DATA_OBJ4_0 register           | 33         |
| 3.43 | RX_DATA_OBJ4_1 register           | 33         |
| 3.44 | RX_DATA_OBJ4_2 register           | 34         |
| 3.45 | RX_DATA_OBJ4_3 register           | 34         |
| 3.46 | RX_DATA_OBJ5_0 register           | 34         |
| 3.47 | RX_DATA_OBJ5_1 register           | 35         |



| 3.48     | RX_DATA_OBJ5_2 register   | 35 |
|----------|---------------------------|----|
| 3.49     | RX_DATA_OBJ5_3 register   | 35 |
| 3.50     | RX_DATA_OBJ6_0 register   | 36 |
| 3.51     | RX_DATA_OBJ6_1 register   | 36 |
| 3.52     | 2 RX_DATA_OBJ6_2 register | 36 |
| 3.53     | RX_DATA_OBJ6_3 register   | 37 |
| 3.54     | RX_DATA_OBJ7_0 register   | 37 |
| 3.5      | RX_DATA_OBJ7_1 register   | 37 |
| 3.56     | RX_DATA_OBJ7_2 register   | 38 |
| 3.57     | RX_DATA_OBJ7_3 register   | 38 |
| 3.58     | TX_HEADER_LOW register    | 38 |
| 3.59     | TX_HEADER_HIGH register   | 39 |
| 3.60     | DPM_PDO_NUMB register     | 39 |
| 3.61     | DPM_SNK_PDO1_0 register   | 39 |
| 3.62     | DPM_SNK_PDO1_1 register   | 40 |
| 3.63     | B DPM_SNK_PDO1_2 register | 40 |
| 3.64     | DPM_SNK_PDO1_3 register   | 40 |
| 3.65     | DPM_SNK_PDO2_0 register   | 41 |
| 3.66     | DPM_SNK_PDO2_1 register   | 41 |
| 3.67     | 7 DPM_SNK_PDO2_2 register | 41 |
| 3.68     | B DPM_SNK_PDO2_3 register | 42 |
| 3.69     | DPM_SNK_PDO3_0 register   | 42 |
| 3.70     | DPM_SNK_PDO3_1 register   | 42 |
| 3.71     | DPM_SNK_PDO3_2 register   | 43 |
| 3.72     | DPM_SNK_PDO3_3 register   | 43 |
| 3.73     | RDO_REG_STATUS_0 register | 43 |
| 3.74     | RDO_REG_STATUS_1 register | 44 |
| 3.75     | RDO_REG_STATUS_2 register | 44 |
| 3.76     | RDO_REG_STATUS_3 register | 44 |
| Revision | n history                 | 45 |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics – All rights reserved

UM2650 - Rev 2 page 49/49