Commits on Nov 22, 2021

  1. ec/starlabs: Add standardised ITE EC support

    Add EC support that supports different Q Events and EC memory.
    Created from the ITE IT5570E and IT8987E datasheets, all using
    data port 0x4e.
    
    Tested with Ubuntu 20.04.3 and Windows 10 on:
    
    * StarBook Mk V (TGL + IT5570E):
    *  ITE Firmware 1.00
    *  Merlin Firmware 1.00
    
    * LabTop Mk IV (CML + IT8987E):
    *  ITE Firmware 1.04
    
    * LabTop Mk III (KBL + IT8987E):
    *  ITE Firmware 3.12
    
    Signed-off-by: Sean Rhodes <sean@starlabs.systems>
    Change-Id: I8023c26de23c874c84106fda96e64dcfa0c5ba32
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58343
    Reviewed-by: Angel Pons <th3fanbus@gmail.com>
    Reviewed-by: Andy Pont <andy.pont@sdcsystems.com>
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Sean-StarLabs authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    296994b View commit details
    Browse the repository at this point in the history
  2. 3rdparty/blobs: Update submodule

    This brings in EC firmware binaries for Star Labs laptops, as
    well as a custom bootsplash image.
    
    Signed-off-by: Sean Rhodes <sean@starlabs.systems>
    Change-Id: Iab5ff610b19fbe6a2e61999457a13a86d47f0ca7
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/57292
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Angel Pons <th3fanbus@gmail.com>
    Sean-StarLabs authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    89b6d4b View commit details
    Browse the repository at this point in the history
  3. soc/intel: Allow enable/disable ME via CMOS

    Add .enable method that will set the CSME state. The state is based on
    the new CMOS option me_state, with values of 0 and 1. The method is very
    stable when switching between different firmware platforms.
    
    This method should not be used in combination with USE_ME_CLEANER.
    
    State 1 will result in:
    ME: Current Working State   : 4
    ME: Current Operation State : 1
    ME: Current Operation Mode  : 3
    ME: Error Code              : 2
    
    State 0 will result in:
    ME: Current Working State   : 5
    ME: Current Operation State : 1
    ME: Current Operation Mode  : 0
    ME: Error Code              : 0
    
    Tested on:
    KBL-R: i7-8550u
    CML: i3-10110u, i7-10710u
    TGL: i3-1110G4, i7-1165G7
    
    Signed-off-by: Sean Rhodes <sean@starlabs.systems>
    Change-Id: I374db3b7c0ded71cdc18f27970252fec7220cc20
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/52800
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Crawford <tcrawford@system76.com>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    Sean-StarLabs authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    69ed3ed View commit details
    Browse the repository at this point in the history
  4. mb/google/dedede/var/bugzzy: Configure Acoustic noise mitigation UPDs

    Enable Acoustic noise mitigation for bugzzy and set slew rate to 1/8
    which is calibrated value for the board.
    
    BUG=b:207046230
    BRANCH=dedede
    TEST=build firmware to UPD and Acoustic noise test
    
    Signed-off-by: Seunghwan Kim <sh_.kim@samsung.corp-partner.google.com>
    Change-Id: Id249a143efb9bce70f48fb466fed42e766a10937
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59480
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Karthik Ramasubramanian <kramasub@google.com>
    Seunghwan Kim authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    be0722a View commit details
    Browse the repository at this point in the history
  5. mainboard/starlabs: Add StarBook Mk V

    Tested using MrChromeBox's `uefipayload_202107` branch:
    * Windows 10
    * Ubuntu 20.04
    * MX Linux 19.4
    * Manjaro 21
    
    No known issues.
    
    https://starlabs.systems/pages/starbook-specification
    
    Signed-off-by: Sean Rhodes <sean@starlabs.systems>
    Change-Id: I090971a9e8d2be5b08be886d00d304607304b645
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/56088
    Reviewed-by: Angel Pons <th3fanbus@gmail.com>
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Sean-StarLabs authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    17441a3 View commit details
    Browse the repository at this point in the history
  6. mb/google/brya/var/felwinter: Add ALC5682I-VS codec support

    ALC5682I-VS will use in next build.
    
    BUG=b:194367025
    TEST=none.
    
    Signed-off-by: Eric Lai <ericr_lai@compal.corp-partner.google.com>
    Change-Id: I34d736fe1c39860443dac07435a21ccd0ee2f21c
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59412
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    EricRLai authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    6b81adf View commit details
    Browse the repository at this point in the history
  7. mb/google/brya/variants/primus: add fw_config_probe for ALC5682I-VS

    Added fw_config_probe method to distinguish different audio codecs to
    facilitate the use of different topology files by the OS.
    
    BUG=b:205883511
    TEST=emerge-brya coreboot chromeos-bootimage and check audio function
    
    Signed-off-by: Malik_Hsu <malik_hsu@wistron.corp-partner.google.com>
    Change-Id: I0d5b95e89154b2cb6b371f24cc1b151c23ff642f
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59367
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    malik-hsu authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    797bc1b View commit details
    Browse the repository at this point in the history
  8. mb/google/brya: Move cr50 configuration to variant

    Brya schematic will swap TPM I2C with touchscreen I2C,
    so move into variant level.
    
    BUG=b:195853169
    TEST=build pass.
    
    Signed-off-by: David Wu <david_wu@quanta.corp-partner.google.com>
    Change-Id: Ie5276527da135ec15045a81985ae006722871b0b
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59472
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    David Wu authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    6de4898 View commit details
    Browse the repository at this point in the history
  9. mainboard/google/brya: Enable dev screen in bios-stage for Brask

    Add Kconfig item ENABLE_TCSS_DISPLAY_DETECTION.
    
    TEST=Build with the VBT provided in issue b:199490251. Check the dev screen in bios-stage.
    BUG=b:199490251, b:206014054
    
    Signed-off-by: Adam Liu <adam.liu@quanta.corp-partner.google.com>
    Change-Id: I5f34be030a6d819a0e93a2d479c4ff41bb14cfe2
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59414
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    adamliuQuanta authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    37e261f View commit details
    Browse the repository at this point in the history
  10. soc/intel/cannonlake: Fix PEG1 _PRT generation

    Some weird things happen inside FSP and the routing is not correctly
    applied, with PIN D being used but lacking a proper routing in ACPI.
    To work around this issue generate _PRT for all 4 INT pins.
    
    Change-Id: I5be6e4514f8c6a47bb887d9f9b95181c9f426a51
    Signed-off-by: Arthur Heymans <arthur@aheymans.xyz>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58517
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Angel Pons <th3fanbus@gmail.com>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    ArthurHeymans authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    b2a442e View commit details
    Browse the repository at this point in the history
  11. eventlog: Add a log type for Chrome OS diagnostics

    Add events for Chrome OS diagnostics in eventlog tool:
    * ELOG_TYPE_CROS_DIAGNOSTICS(0xb6): diagnostics-related events
    * ELOG_CROS_LAUNCH_DIAGNOSTICS(0x01): sub-type for diagnostics boot
    
    These events are not added anywhere currently. They will be added in
    another separate commit.
    
    Signed-off-by: Hsuan Ting Chen <roccochen@chromium.org>
    Change-Id: I1b67fdb46f64db33f581cfb5635103c9f5bbb302
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58795
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Jack Rosenthal <jrosenth@chromium.org>
    Reviewed-by: Yu-Ping Wu <yupingso@google.com>
    Hsuan Ting Chen authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    a5cbe27 View commit details
    Browse the repository at this point in the history
  12. util/cbfstool/flashmap/fmap.c: fix fmaptool endianness bugs on BE

    This patch makes all accesses to the FMAP fields explicitly little endian.
    It fixes issue where build on BE host produced different binary image than
    on LE.
    
    Signed-off-by: Marek Kasiewicz <marek.kasiewicz@3mdeb.com>
    Signed-off-by: Krystian Hebel <krystian.hebel@3mdeb.com>
    Change-Id: Ia88c0625cefa1e594ac1849271a71c3aacc8ce78
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/55039
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Julius Werner <jwerner@chromium.org>
    Marek Kasiewicz authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    f1e401c View commit details
    Browse the repository at this point in the history
  13. drivers/uart: Let DRIVERS_UART_8250IO also depend on PPC64

    There seems to be no operational differences between x86 and PPC64 for
    UART 8250. Port number is the same. References:
    
    * open-power/docs#25
    * https://github.com/3mdeb/openpower-coreboot-docs/blob/main/devnotes/porting.md#enabling-console
    
    Tested on Talos II (https://raptorcs.com/TALOSII/). Works in QEMU as
    well (actually in QEMU it works even without this change somehow).
    
    Change-Id: Ib06001076b8eaa577a8d2159afea20afb610687d
    Signed-off-by: Krystian Hebel <krystian.hebel@3mdeb.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/57074
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
    krystian-hebel authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    84f3807 View commit details
    Browse the repository at this point in the history
  14. arch/ppc64/include/arch/io.h: implement IO functions

    Signed-off-by: Michał Żygowski <michal.zygowski@3mdeb.com>
    
    arch/ppc64/include/arch/io.h: use proper instructions for IO operations
    
    Those instrunctions are:
    * Load {byte,half,word} and Zero Caching Inhibited indeXed (l*zcix)
    * Store {byte,half,word} Caching Inhibited indeXed (st*cix)
    for in* and out*, respectively.
    
    Signed-off-by: Krystian Hebel <krystian.hebel@3mdeb.com>
    
    arch/ppc64/include/arch/io.h: implement istep reporting
    
    Change-Id: Ib65c99888ba2e616893a55dff47d2b445052fa7c
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/57075
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
    miczyg1 authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    708c937 View commit details
    Browse the repository at this point in the history
  15. mb/intel/adlrvp: Use dedicated VBT files for ADL-M

    ADL-M has its own set of VBT files to pick during execution,
    this will avoid any conflict with other ADL variants.
    
    VBT files added at chrome-internal:4138272
    
    BUG=None
    TEST= Boot device on LP5/LP4, corresponding VBT file should be loaded.
    
    Signed-off-by: Bernardo Perez Priego <bernardo.perez.priego@intel.com>
    Change-Id: Ibbf3f11c9277f5dcb3e12f9020f54ec843444c3f
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58202
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Selma Bensaid <selma.bensaid@intel.com>
    Reviewed-by: Bora Guvendik <bora.guvendik@intel.com>
    perezpri authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    c47beec View commit details
    Browse the repository at this point in the history
  16. ec/google/chromeec: Add PLD to EC conn in ACPI table

    Given EC CON and associated USB port objects, custom_pld or pld_group
    information is retrieved from port and added to ACPI table as _PLD field
    for typec connector.
    
    BUG=b:202446737
    TEST=emerge-brya coreboot & SSDT dump in Brya test device
    
    Signed-off-by: Won Chung <wonchung@google.com>
    Change-Id: Ibc56ecd4e8954ffaace3acd9528a064b5fa2cf6f
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59401
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    Won Chung authored and felixheld committed Nov 22, 2021
    Copy the full SHA
    667471b View commit details
    Browse the repository at this point in the history
  17. mb/prodrive/hermes: Rename "internal audio" setting

    The "internal audio connection" setting is actually about the front
    panel audio. Rename functions and variables to reflect this.
    
    Change-Id: I1be8f68ac3e8b91bc4983dc06daa37afb7bdf926
    Signed-off-by: Angel Pons <th3fanbus@gmail.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58904
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Justin van Son <justin.van.son@prodrive-technologies.com>
    Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
    Th3Fanbus committed Nov 22, 2021
    Copy the full SHA
    63c0fd2 View commit details
    Browse the repository at this point in the history
  18. Documentation: Add warning about "private" changes on Gerrit

    Private changes on Gerrit are a tricky beast in that they're well hidden
    in the UI and a few other places but still reachable under certain
    circumstances.
    
    Change-Id: I1c8c6cccfd023bc1d839dc5d9544204c88f89c7e
    Signed-off-by: Patrick Georgi <pgeorgi@google.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59229
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by:  Felix Singer <felixsinger@posteo.net>
    pgeorgi authored and Patrick Georgi committed Nov 22, 2021
    Copy the full SHA
    2c89d08 View commit details
    Browse the repository at this point in the history
  19. soc/amd/psp_verstage: Init TPM on S0i3 resume

    Add option to initialize the TPM in PSP verstage during s0i3 resume.
    This is needed if the TPM is reset in s0i3. FSDL is handling
    restoring everything else, so only the minimum TPM initialization is done.
    Move aoac and i2c init before psp_verstrage_s0i3_resume becasue i2c
    needs to be ready before attempting to restore tpm.
    
    BUG=b:200578885,b:197965075
    TEST=Multiple cycles of S0i3 suspend resume. ~66ms of additional delay.
    BRANCH=None
    
    Change-Id: Ie511928da6a8b4be62621fd2c4c31a8d1e724d48
    Signed-off-by: Rob Barnes <robbarnes@google.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58870
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Karthik Ramasubramanian <kramasub@google.com>
    rbbrns authored and karthikr-google committed Nov 22, 2021
    Copy the full SHA
    b35acf9 View commit details
    Browse the repository at this point in the history
  20. drivers/tpm: Add firmware-power-managed DSD property

    Introduce firmware-power-managed DSD ACPI property for TPM devices.
    This property can be checked by the kernel TPM driver to override how
    the TPM power states are managed. This is a tri-state flag, true,
    false, or unset. So an enum used to keep the flag is unset by default.
    
    When firmware-power-managed is true, the kernel driver will not send a
    shutdown during s2idle/s0i3 suspend.
    
    BUG=b:200578885
    BRANCH=None
    TEST=TPM shutdown is triggered on s0ix suspend on guybrush with patched
    kernel
    
    Change-Id: Ia48ead856fc0c6e637a2e07a5ecc58423f599c5b
    Signed-off-by: Rob Barnes <robbarnes@google.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59479
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Raul Rangel <rrangel@chromium.org>
    rbbrns authored and karthikr-google committed Nov 22, 2021
    Copy the full SHA
    5e3c454 View commit details
    Browse the repository at this point in the history
  21. cpu/intel/hyperthreading: Add missing header <arch/cpu.h>

    This file is using cpuid_result and cpuid(). I also removed the spinlock
    header since it's not used. This is what was previously providing the
    cpu.h header.
    
    BUG=b:179699789
    TEST=none
    
    Signed-off-by: Raul E Rangel <rrangel@chromium.org>
    Change-Id: Idc3daa64562c4a4d57b678f13726509b480ba050
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59356
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Felix Held <felix-coreboot@felixheld.de>
    Reviewed-by: Kyösti Mälkki <kyosti.malkki@gmail.com>
    Raul E Rangel committed Nov 22, 2021
    Copy the full SHA
    1d565b5 View commit details
    Browse the repository at this point in the history
  22. Makefiles: Hide skipping submodule info unless V=1

    Currently, git prints out the submodules that are being skipped twice
    on many builds.  This patch hides that output unless the build is set
    to show it with `make V=1`.  This is the normal way of showing the extra
    information during the build.
    
    Signed-off-by: Martin Roth <gaumless@gmail.com>
    Change-Id: I7b5c7f1f79dcc88793a9a21f2e92e7accc5de1e0
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59511
    Reviewed-by: Patrick Georgi <patrick@coreboot.org>
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    martinlroth authored and Patrick Georgi committed Nov 22, 2021
    Copy the full SHA
    ea6a93f View commit details
    Browse the repository at this point in the history

Commits on Nov 23, 2021

  1. drivers/genesyslogic/gl9750: Add driver for Genesys Logic GL9750

    The device is a PCIe Gen1 to SD 3.0 card reader controller to be
    used in the Chromebook. The datasheet name is GL9750S and the revision
    is 01.
    
    The patch disables ASPM L0s.
    
    BUG=b:206014046
    TEST=Verify GL9750 enters L1 by observing CLKREQ# de-asserts.
    
    Signed-off-by: Ben Chuang <benchuanggli@gmail.com>
    Change-Id: I6d60cef41baade7457a159d3ce2f8d2e6b66e71c
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59429
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    benchuanggli authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    e987845 View commit details
    Browse the repository at this point in the history
  2. mb/google/trogdor: change pin define for quackingstick

    change TP_EN pin to GPIO_67 for quackingstick
    
    BUG=b:206862167
    BRANCH=trogdor
    TEST=make
    
    Signed-off-by: Sheng-Liang Pan <sheng-liang.pan@quanta.corp-partner.google.com>
    Change-Id: I7cc1083111f46cd3489cbbb9e579c34dc972b0b0
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59533
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Julius Werner <jwerner@chromium.org>
    Reviewed-by: Bob Moragues <moragues@google.com>
    Sheng-Liang Pan authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    f1dbd67 View commit details
    Browse the repository at this point in the history
  3. emulation/qemu-i440fx,q35: avoid writing to ROM

    libcbfs has a workaround to avoid writing to ROM areas:
    
            /* Hacky way to not load programs over read only media. The stages
             * that would hit this path initialize themselves. */
            if ((ENV_BOOTBLOCK || ENV_SEPARATE_VERSTAGE) &&
                !CONFIG(NO_XIP_EARLY_STAGES) && CONFIG(BOOT_DEVICE_MEMORY_MAPPED)) {
    
    This workaround is not triggered in QEMU, because
    BOOT_DEVICE_MEMORY_MAPPED is only selected for SPI boot devices. This
    results in confusing (to the VMM developer) writes to read-only
    memory.
    
    As far as I can tell, this issue is weird but harmless, because the
    code does memcpy to ROM with source == destination. The concensus in
    the mailing list thread [1] was that it's worthwhile to be fixed
    regardless.
    
    [1] https://mail.coreboot.org/hyperkitty/list/coreboot@coreboot.org/message/KDI6YQCPXSQF4NDUAAC7TIXQKSZ6T4X7/
    
    Change-Id: I5cefbc31f917021236105f7dc969118d612ac399
    Signed-off-by: Julian Stecklina <julian.stecklina@cyberus-technology.de>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59474
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
    Reviewed-by: Paul Menzel <paulepanter@mailbox.org>
    blitz authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    15235b2 View commit details
    Browse the repository at this point in the history
  4. mb/google/brya/var/redrix: Disable autonomous GPIO power management

    With cr50 fw 0.3.22 or older version, it needs to disable autonomous
    GPIO power management and then can update cr50 fw successfully.
    
    BUG=b:202246591
    TEST=FW_NAME=redrix emerge-brya coreboot chromeos-bootimage.
    
    Change-Id: Idc01ebb4d3ef990f24f18bef5424b7d6ba683d49
    Signed-off-by: Wisley Chen <wisley.chen@quanta.corp-partner.google.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58694
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    Wisley Chen authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    d88d2da View commit details
    Browse the repository at this point in the history
  5. soc/intel/alderlake: remove tmp bar assignment for cpu crashlog

    When the cpu_cl_discovery is called, coreboot actually assigns a BAR
    to cpu crashlog pci device. Hence, we don't need to assign a tmp BAR
    for cpu crashlog pci device
    
    BUG=b:195327879
    TEST=Found BERT table is created and the tcss function is ok in depthcharge
    
    Change-Id: Ib7e6772be51ec4f26ef31fed6cb2bddef8ffc6be
    Signed-off-by: Kane Chen <kane.chen@intel.corp-partner.google.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59355
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    Kane Chen authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    3c01123 View commit details
    Browse the repository at this point in the history
  6. mb/system76/*: Disable IME by CMOS option

    Add CMOS option to set IME mode. Default to "Disable" for CNL and TGL-H,
    and "Enable" for TGL-U. Not set for KBL, which uses ME_CLEANER.
    
    The HECI device must be enabled in devicetree for switching modes to
    function correctly.
    
    Change-Id: I3163dcb0a4af020c2cf6f94f2bb26380f17c253e
    Signed-off-by: Tim Crawford <tcrawford@system76.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/57621
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Jeremy Soller <jeremy@system76.com>
    crawfxrd authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    12a98ff View commit details
    Browse the repository at this point in the history
  7. ec/system76/ec: acpi: Add dGPU thermal reporting

    Add a new config for boards with dGPUs to enable reporting fan duty and
    temperature. The dGPU is not yet enabled on any boards, so it always
    reports the temp as 0. However, the EC firmware does use the dGPU's fan
    and so reports valid information for fan speed.
    
    Change-Id: Iae1063ee6a082a77ed026178eb9471bbc2b2fadf
    Signed-off-by: Jeremy Soller <jeremy@system76.com>
    Signed-off-by: Tim Crawford <tcrawford@system76.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/57881
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    jackpot51 authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    924c33b View commit details
    Browse the repository at this point in the history
  8. mb/system76/*: Enable dGPU temp/fan reporting

    Select the EC option on boards with dGPUs to report GPU temperature and
    fan data.
    
    Tested on system76/oryp6. The GPU fan speed is reported in sensors when
    the system is under load.
    
        system76_acpi-acpi-0
        Adapter: ACPI interface
        CPU fan:     1985 RPM
        GPU fan:     2348 RPM
        CPU temp:     +68.0°C
        GPU temp:      +0.0°C
    
    Change-Id: Ieb45dc277c7eb11be1c50b9a9e3e20e3a88578b7
    Signed-off-by: Tim Crawford <tcrawford@system76.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59123
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Jeremy Soller <jeremy@system76.com>
    crawfxrd authored and Patrick Georgi committed Nov 23, 2021
    Copy the full SHA
    34b70fd View commit details
    Browse the repository at this point in the history
  9. mb/dell/optiplex_9010/Kconfig: Select Super I/O UART availability

    Signed-off-by: Michał Żygowski <michal.zygowski@3mdeb.com>
    Change-Id: Ie1b270d49660fd60b6a91194167467c4453e1b6b
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59522
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Patrick Rudolph <siro@das-labor.org>
    miczyg1 authored and felixheld committed Nov 23, 2021
    Copy the full SHA
    aa133e4 View commit details
    Browse the repository at this point in the history
  10. mb/dell/optiplex_9010/devicetree.cb: Enable missing GPEs

    Enable PCI_EXP_EN, PME_EN and PME_B0_EN GPEs used for PCI devices.
    
    Signed-off-by: Michał Żygowski <michal.zygowski@3mdeb.com>
    Change-Id: I4480921a294f35a0dfe1e5acd90d55f6fb4c85b4
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59526
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Patrick Rudolph <siro@das-labor.org>
    miczyg1 authored and felixheld committed Nov 23, 2021
    Copy the full SHA
    8ebea12 View commit details
    Browse the repository at this point in the history
  11. mb/prodrive/hermes: Number Ethernet devices

    The Prodrive Hermes mainboard has four i211 Ethernet NICs and an i210
    Ethernet NIC, but their numbering isn't consistent with the PCIe root
    port function numbers. With only a M.2 SSD plugged in, Linux uses the
    following names:
    
     PHY 0 ---> enp6s0
     PHY 1 ---> enp4s0
     PHY 2 ---> enp3s0
     PHY 3 ---> enp1s0
     PHY 4 ---> enp2s0
    
    These names change after adding or removing PCIe devices in slots
    connected to root ports that get enumerated before the NICs' root
    ports, because the assignment of secondary bus numbers depends on
    the enumeration order. Because of this, the "predictable" network
    interface names are not at all predictable, which is awful.
    
    To avoid this, describe the NICs using SMBIOS Type41 entries with the
    correct instance numbers. With this patch, Linux uses these names:
    
     PHY 0 ---> eno0
     PHY 1 ---> eno1
     PHY 2 ---> eno2
     PHY 3 ---> eno3
     PHY 4 ---> eno4
    
    No matter what PCIe devices are present, these names don't change.
    
    Change-Id: I7a527298f84172f9135006083ad7e748dcc27911
    Signed-off-by: Angel Pons <th3fanbus@gmail.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/58628
    Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Th3Fanbus authored and felixheld committed Nov 23, 2021
    Copy the full SHA
    b207f3f View commit details
    Browse the repository at this point in the history
  12. mb/lenovo: Enable MEI on Sandy Bridge ThinkPads

    It was already enabled on T520 and L520, but disabled on X220, T420 and
    T420s.
    
    On X220, it was disabled by commit 0793afe (mb/lenovo/x220: disable ME).
    I can't reproduce those issues today on linux 4.4 and linux 5.13.
    
    Also, it breaks the me_disable feature, we already have a Kconfig option
    to hide MEI in case of errors, and it will be hidden on disabled,
    recovery, firmware update paths anyway.
    
    Change-Id: I8e6d067a9c728443d00df541ac7a9a878df58b6a
    Signed-off-by: Evgeny Zinoviev <me@ch1p.io>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59527
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Paul Menzel <paulepanter@mailbox.org>
    Reviewed-by: Angel Pons <th3fanbus@gmail.com>
    Reviewed-by: Alexander Couzens <lynxis@fe80.eu>
    gch1p authored and felixheld committed Nov 23, 2021
    Copy the full SHA
    72628fa View commit details
    Browse the repository at this point in the history
  13. libpayload/tests: remove tests/include/mocks include path

    Some files in tests/include/mocks might have the same name as main
    libpayload include files. Remove this path from default includes to
    force addition of mocks/ prefix in include paths. This will help
    avoiding name clashes and will also make mock headers visible.
    
    Change-Id: I4baa07472f0379d56423cf7152b1ecc9a4824539
    Signed-off-by: Jakub Czapiga <jacz@semihalf.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59493
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Julius Werner <jwerner@chromium.org>
    semihalf-czapiga-jakub authored and jwerner-chromium committed Nov 23, 2021
    Copy the full SHA
    1620830 View commit details
    Browse the repository at this point in the history
  14. libpayload: Add mock assert support for unit testing purposes

    Some unit tests might require catching assert failures. This patch adds
    an assert() variant depending on __TEST__ define passed to unit tests.
    
    Change-Id: I7e4620400f27dbebc57c71bbf2bf9144ca65807f
    Signed-off-by: Jakub Czapiga <jacz@semihalf.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59495
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Julius Werner <jwerner@chromium.org>
    semihalf-czapiga-jakub authored and jwerner-chromium committed Nov 23, 2021
    Copy the full SHA
    c69ea32 View commit details
    Browse the repository at this point in the history

Commits on Nov 24, 2021

  1. MAINTAINERS: Remove myself

    Change-Id: Ic9dabd0386a32dd1ec0b99e0df3f41f34effc7a3
    Signed-off-by: Patrick Georgi <patrick@georgi.software>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59490
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Angel Pons <th3fanbus@gmail.com>
    Patrick Georgi authored and Patrick Georgi committed Nov 24, 2021
    Copy the full SHA
    7aedf83 View commit details
    Browse the repository at this point in the history
  2. soc/intel/elkhartlake: Disable Intel PSE by default

    Disable PSE loading by default. If left enabled (current default),
    the EHL coreboot will end up in endless restart loop, due to FSP
    unable to locate PSE FW image and trigger global reset.
    
    However disabling this flag (PchPseEnable) will cause the coreboot
    to trigger a single reset due to CSE signal (HECI: CSE does not
    meet required prerequisites). The reason behind this is that FSP
    need to perform static disabling (power gate) to fully shut down
    PSE HW, and to do this will need to global reset entire system
    including CSE. Then PMC will power gate PSE from the start.
    
    To avoid this behavior, the best way to disable PSE is to disable
    via IFWI FIT softstrap (For specific detail can refer to Intel EHL
    coreboot MR2 release notes). With this, PMC will power gate PSE
    from the first cold boot and system will boot happily without
    single reset behavior.
    
    Signed-off-by: Lean Sheng Tan <lean.sheng.tan@intel.com>
    Change-Id: Iccc0ab1c2e4ebb53013795933eb88262f70f456f
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59484
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Werner Zeh <werner.zeh@siemens.com>
    Reviewed-by:  Felix Singer <felixsinger@posteo.net>
    Lean Sheng Tan authored and Patrick Georgi committed Nov 24, 2021
    Copy the full SHA
    8e0bfe2 View commit details
    Browse the repository at this point in the history
  3. drivers/i2c/tpm: Fix blank default statement

    CB:59479 introduced a blank default statement. This is treated as an
    error or warning on some older toolchains. Add a break statement on
    default case.
    
    BUG=None
    TEST=Build the Guybrush mainboard.
    
    Signed-off-by: Karthikeyan Ramasubramanian <kramasub@google.com>
    Change-Id: I3d034cfebc8b8ae7d7024d41b4b2207cdeb083e8
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59551
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Raul Rangel <rrangel@chromium.org>
    Reviewed-by: Patrick Georgi <patrick@coreboot.org>
    Reviewed-by: Rob Barnes <robbarnes@google.com>
    karthikr-google authored and Patrick Georgi committed Nov 24, 2021
    Copy the full SHA
    fd6c8d6 View commit details
    Browse the repository at this point in the history
  4. libpayload/tests: Fix mocks __real_<func> symbol creation

    There were escape backslashes around regular expression passed to grep.
    Because of that, grep was returning empty results as a consequence of
    pattern mismatch, and thus symbols pointing to original functions were
    not created correctly.
    
    Change-Id: I751109735b6c56824df9a560ae989bf062a0e9a6
    Signed-off-by: Jakub Czapiga <jacz@semihalf.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59496
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Julius Werner <jwerner@chromium.org>
    semihalf-czapiga-jakub authored and Patrick Georgi committed Nov 24, 2021
    Copy the full SHA
    7f61d41 View commit details
    Browse the repository at this point in the history
  5. soc/amd/picasso,stoneyridge/acpi: use define for RTC_DATE_ALARM

    Cezanne already uses a define for this and it's better to define and use
    constants instead of magic values.
    
    Signed-off-by: Felix Held <felix-coreboot@felixheld.de>
    Change-Id: Ifa4b3b3cdb161670128b284a3396fc5a85545608
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59586
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Marshall Dawson <marshalldawson3rd@gmail.com>
    felixheld committed Nov 24, 2021
    Copy the full SHA
    72b92c9 View commit details
    Browse the repository at this point in the history
  6. soc/amd/common/block/include/gpio_defs: use lower case in hex numbers

    Signed-off-by: Felix Held <felix-coreboot@felixheld.de>
    Change-Id: Icb1c7b243f655225347ba2a78c80e6e8653e8cda
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59589
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Marshall Dawson <marshalldawson3rd@gmail.com>
    felixheld committed Nov 24, 2021
    Copy the full SHA
    a31dbb8 View commit details
    Browse the repository at this point in the history
  7. soc/amd/common/block/include/gpio_defs: add GPIO IRQ status registers

    Signed-off-by: Felix Held <felix-coreboot@felixheld.de>
    Change-Id: I585691038690f1d6855ab09f1ca5791a18cfdbfe
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59590
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Marshall Dawson <marshalldawson3rd@gmail.com>
    felixheld committed Nov 24, 2021
    Copy the full SHA
    a8820c7 View commit details
    Browse the repository at this point in the history
  8. soc/amd/common/block/include/acpi: fix reference to main acpi include

    commit e084463 (acpi: Move ACPI table
    support out of arch/x86 (2/5)) moved the main acpi header file from
    arch/x86/include/acpi/acpi.h to include/acpi/acpi.h, so change the
    comment in here to point to the current location.
    
    Signed-off-by: Felix Held <felix-coreboot@felixheld.de>
    Change-Id: I5fddd1cd5eefd83816b1c966b5c7edf53eb2486d
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59587
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Marshall Dawson <marshalldawson3rd@gmail.com>
    felixheld committed Nov 24, 2021
    Copy the full SHA
    30c1bb6 View commit details
    Browse the repository at this point in the history
  9. mb/google/brya/var/gimble: Enable DRIVERS_GENESYSLOGIC_GL9750

    Enable DRIVERS_GENESYSLOGIC_GL9750 support for Gimble.
    
    BUG=b:206014046
    TEST=USE="project_gimble emerge-brya coreboot" and verify it builds
    without error.
    
    Signed-off-by: Mark Hsieh <mark_hsieh@wistron.corp-partner.google.com>
    Change-Id: Ifc490e6e081b6a8534656417603d2916c3edcb05
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59579
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    mark-hsieh authored and felixheld committed Nov 24, 2021
    Copy the full SHA
    05c6d65 View commit details
    Browse the repository at this point in the history
  10. util/testing: Give meaningful error if intel-sec-tools aren't around

    Without manual handling, when 3rdparty/intel-sec-tools isn't around,
    `make what-jenkins-does` reports only
    
        go: go.mod file not found in current directory or any parent directory; see 'go help modules'
    
    which isn't meaningful or actionable. Instead check that the go.mod file
    exists and bail out with a better error message before trying to run
    `go mod vendor`.
    
    Change-Id: I035747746ca5fd54841bd67352044dde12a28185
    Signed-off-by: Patrick Georgi <pgeorgi@google.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/57527
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Arthur Heymans <arthur@aheymans.xyz>
    Reviewed-by: Paul Menzel <paulepanter@mailbox.org>
    pgeorgi authored and Patrick Georgi committed Nov 24, 2021
    Copy the full SHA
    673716d View commit details
    Browse the repository at this point in the history

Commits on Nov 25, 2021

  1. soc/intel/common/thermal: Refactor thermal block to improve reusability

    This patch moves common thermal API between chipsets
    with thermal device as PCI device and thermal device behind PMC
    into common file (thermal_common.c).
    
    Introduce CONFIG_SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV to let SoC
    Kconfig to select as applicable for underlying chipset.
    
    +------------------------------------------------------+--------------+
    |               Thermal Kconfig                        |    SoC       |
    +------------------------------------------------------+--------------+
    | CONFIG_SOC_INTEL_COMMON_BLOCK_THERMAL_PCI_DEV        | SKL/KBL, CNL |
    |                                                      | till ICL     |
    +------------------------------------------------------+--------------+
    | CONFIG_SOC_INTEL_COMMON_BLOCK_THERMAL_BEHIND_PMC     | TGL onwards  |
    |                                                      | ICL          |
    +------------------------------------------------------+--------------+
    
    Either of these two Kconfig internally selects
    CONFIG_SOC_INTEL_COMMON_BLOCK_THERMAL to use common thermal APIs.
    
    BUG=b:193774296
    TEST=Able to build and boot hatch and adlrvp platform.
    
    Change-Id: I14df5145629ef03f358b98e824bca6a5b8ebdfc6
    Signed-off-by: Subrata Banik <subrata.banik@intel.com>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59509
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Angel Pons <th3fanbus@gmail.com>
    Reviewed-by: EricR Lai <ericr_lai@compal.corp-partner.google.com>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    subrata-b committed Nov 25, 2021
    Copy the full SHA
    281e2c1 View commit details
    Browse the repository at this point in the history
  2. mb/google/brya/var/kano: set power limits for thermal

    Set power limits for kano based on CPU SKUs.
    
    BUG=b:205648035
    TEST=build pass
    
    Signed-off-by: David Wu <david_wu@quanta.corp-partner.google.com>
    Change-Id: I25cf9be68f8981d8307b4c15ab9f65b59058fb19
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59091
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Sumeet R Pawnikar <sumeet.r.pawnikar@intel.com>
    Reviewed-by: YH Lin <yueherngl@google.com>
    Reviewed-by: Tim Wawrzynczak <twawrzynczak@chromium.org>
    David Wu authored and felixheld committed Nov 25, 2021
    Copy the full SHA
    9ed2490 View commit details
    Browse the repository at this point in the history
  3. soc/intel/graphics/Kconfig: Guard options

    Change-Id: I3c252e31867e4560fb5aaf12273288f4ff18ae3d
    Signed-off-by: Arthur Heymans <arthur@aheymans.xyz>
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59471
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Nico Huber <nico.h@gmx.de>
    ArthurHeymans authored and felixheld committed Nov 25, 2021
    Copy the full SHA
    e961033 View commit details
    Browse the repository at this point in the history
  4. arch/{arm,arm64,ppc64,riscv}: Add noop cpu_relax

    The cpu_relax method is defined for x86. This CL adds a no-op method so
    that it can be used in common code.
    
    BUG=b:179699789
    TEST=none
    
    Signed-off-by: Raul E Rangel <rrangel@chromium.org>
    Change-Id: Ifcb4546ceb2894eeb37589d0282b7e076d7a4747
    Reviewed-on: https://review.coreboot.org/c/coreboot/+/59546
    Tested-by: build bot (Jenkins) <no-reply@coreboot.org>
    Reviewed-by: Julius Werner <jwerner@chromium.org>
    Raul E Rangel authored and felixheld committed Nov 25, 2021
    Copy the full SHA
    8928ae3 View commit details
    Browse the repository at this point in the history