# **ESP32 Series**

## **Datasheet**

2.4 GHz Wi-Fi + Bluetooth® + Bluetooth LE SoC

## Including:

ESP32-D0WD-V3

ESP32-D0WDR2-V3

ESP32-U4WDH

ESP32-S0WD - Not Recommended for New Designs (NRND)

ESP32-D0WD – Not Recommended for New Designs (NRND)

ESP32-D0WDQ6 – Not Recommended for New Designs (NRND)

ESP32-D0WDQ6-V3 - Not Recommended for New Designs (NRND)



### **Product Overview**

ESP32 is a single 2.4 GHz Wi-Fi-and-Bluetooth combo chip designed with the TSMC low-power 40 nm technology. It is designed to achieve the best power and RF performance, showing robustness, versatility and reliability in a wide variety of applications and power scenarios.

The ESP32 series of chips includes ESP32-D0WD-V3, ESP32-D0WDR2-V3, ESP32-U4WDH, ESP32-S0WD (NRND), ESP32-D0WDQ6-V3 (NRND), ESP32-D0WDQ6 (NRND), among which,

- ESP32-S0WD (NRND), ESP32-D0WD (NRND), and ESP32-D0WDQ6 (NRND) are based on chip revision v1 or chip revision v1.1.
- ESP32-D0WD-V3, ESP32-D0WDR2-V3, ESP32-U4WDH, and ESP32-D0WDQ6-V3 (NRND) are based on chip revision v3.0 or chip revision v3.1.

For details on part numbers and ordering information, please refer to Section 1 ESP32 Series Comparison. For details on chip revisions, please refer to <u>ESP32 Chip Revision v3.0 User Guide</u> and <u>ESP32 Series SoC Errata</u>.

The functional block diagram of the SoC is shown below.



**ESP32 Functional Block Diagram** 

#### **Features**

#### Wi-Fi

- 802.11b/g/n
- 802.11n (2.4 GHz), up to 150 Mbps
- WMM
- TX/RX A-MPDU, RX A-MSDU
- Immediate Block ACK
- Defragmentation
- Automatic Beacon monitoring (hardware TSF)
- 4 × virtual Wi-Fi interfaces
- Simultaneous support for Infrastructure Station, SoftAP, and Promiscuous modes
   Note that when ESP32 is in Station mode, performing a scan, the SoftAP channel will be changed.
- Antenna diversity

#### Bluetooth®

- Compliant with Bluetooth v4.2 BR/EDR and Bluetooth LE specifications
- Class-1, class-2 and class-3 transmitter without external power amplifier
- Enhanced Power Control
- +9 dBm transmitting power
- NZIF receiver with -94 dBm Bluetooth LE sensitivity
- Adaptive Frequency Hopping (AFH)
- Standard HCI based on SDIO/SPI/UART
- High-speed UART HCI, up to 4 Mbps
- Bluetooth 4.2 BR/EDR and Bluetooth LE dual mode controller
- Synchronous Connection-Oriented/Extended (SCO/eSCO)
- CVSD and SBC for audio codec
- Bluetooth Piconet and Scatternet
- Multi-connections in Classic Bluetooth and Bluetooth LE
- Simultaneous advertising and scanning

#### **CPU** and Memory

- Xtensa® single-/dual-core 32-bit LX6 microprocessor(s)
- CoreMark<sup>®</sup> score:
  - 1 core at 240 MHz: 504.85 CoreMark; 2.10 CoreMark/MHz

- 2 cores at 240 MHz: 994.26 CoreMark; 4.14 CoreMark/MHz
- 448 KB ROM
- 520 KB SRAM
- 16 KB SRAM in RTC
- QSPI supports multiple flash/SRAM chips

#### **Clocks and Timers**

- Internal 8 MHz oscillator with calibration
- Internal RC oscillator with calibration
- External 2 MHz ~ 60 MHz crystal oscillator (40 MHz only for Wi-Fi/Bluetooth functionality)
- External 32 kHz crystal oscillator for RTC with calibration
- Two timer groups, including 2 × 64-bit timers and 1 × main watchdog in each group
- One RTC timer
- RTC watchdog

#### **Advanced Peripheral Interfaces**

- 34 × programmable GPIOs
  - 5 strapping GPIOs
  - 6 input-only GPIOs
  - 6 GPIOs needed for in-package flash/PSRAM (ESP32-D0WDR2-V3, ESP32-U4WDH)
- 12-bit SAR ADC up to 18 channels
- 2 × 8-bit DAC
- 10 × touch sensors
- 4 × SPI
- 2 × I2S
- 2 × I2C
- 3 × UART
- 1 host (SD/eMMC/SDIO)
- 1 slave (SDIO/SPI)
- Ethernet MAC interface with dedicated DMA and IEEE 1588 support
- TWAI®, compatible with ISO 11898-1 (CAN Specification 2.0)
- RMT (TX/RX)
- Motor PWM
- LED PWM up to 16 channels

#### **Power Management**

- Fine-resolution power control through a selection of clock frequency, duty cycle, Wi-Fi operating modes, and individual power control of internal components
- Five power modes designed for typical scenarios: Active, Modem-sleep, Light-sleep, Deep-sleep, Hibernation
- ullet Power consumption in Deep-sleep mode is 10  $\mu A$
- Ultra-Low-Power (ULP) coprocessors
- RTC memory remains powered on in Deep-sleep mode

#### Security

- Secure boot
- Flash encryption
- 1024-bit OTP, up to 768-bit for customers
- Cryptographic hardware acceleration:
  - AES
  - Hash (SHA-2)
  - RSA
  - ECC
  - Random Number Generator (RNG)

## **Applications**

With low power consumption, ESP32 is an ideal choice for IoT devices in the following areas:

- Smart Home
- Industrial Automation
- Health Care
- Consumer Electronics
- Smart Agriculture
- POS machines
- Service robot
- Audio Devices

- Generic Low-power IoT Sensor Hubs
- Generic Low-power IoT Data Loggers
- Cameras for Video Streaming
- Speech Recognition
- Image Recognition
- SDIO Wi-Fi + Bluetooth Networking Card
- Touch and Proximity Sensing

#### Note:

Check the link or the QR code to make sure that you use the latest version of this document: https://www.espressif.com/documentation/esp32\_datasheet\_en.pdf



## **Contents**

| Feat             | oduct Overview rures lications                   | 2<br>3<br>5    |
|------------------|--------------------------------------------------|----------------|
| <b>1</b> 1.1 1.2 | ESP32 Series Comparison  Nomenclature Comparison | 11<br>11<br>11 |
| 2                | Pins                                             | 12             |
| 2.1              | Pin Layout                                       | 12             |
| 2.2              | Pin Overview                                     | 14             |
|                  | 2.2.1 Restrictions for GPIOs and RTC_GPIOs       | 17             |
| 2.3              | Power Supply                                     | 18             |
|                  | 2.3.1 Power Scheme                               | 18             |
|                  | 2.3.2 Chip Power-up and Reset                    | 18             |
| 2.4              | Strapping Pins                                   | 20             |
| 2.5              | Pin Mapping Between Chip and Flash/PSRAM         | 22             |
| 3                | Functional Description                           | 24             |
| 3.1              | CPU and Memory                                   | 24             |
|                  | 3.1.1 CPU                                        | 24             |
|                  | 3.1.2 Internal Memory                            | 24             |
|                  | 3.1.3 External Flash and RAM                     | 25             |
|                  | 3.1.4 Address Mapping Structure                  | 25             |
|                  | 3.1.5 Cache                                      | 27             |
| 3.2              | System Clocks                                    | 27             |
|                  | 3.2.1 CPU Clock                                  | 27             |
|                  | 3.2.2 RTC Clock                                  | 27             |
|                  | 3.2.3 Audio PLL Clock                            | 28             |
| 3.3              | RTC and Low-power Management                     | 29             |
|                  | 3.3.1 Power Management Unit (PMU)                | 29             |
|                  | 3.3.2 Ultra-Low-Power Coprocessor                | 30             |
| 3.4              | Timers and Watchdogs                             | 30             |
|                  | 3.4.1 General Purpose Timers                     | 30             |
|                  | 3.4.2 Watchdog Timers                            | 30             |
| 3.5              | Cryptographic Hardware Accelerators              | 31             |

| 3.6  | Radio   | and Wi-Fi                                          | 31 |
|------|---------|----------------------------------------------------|----|
|      | 3.6.1   | 2.4 GHz Receiver                                   | 31 |
|      | 3.6.2   | 2.4 GHz Transmitter                                | 31 |
|      | 3.6.3   | Clock Generator                                    | 32 |
|      | 3.6.4   | Wi-Fi Radio and Baseband                           | 32 |
|      | 3.6.5   | Wi-Fi MAC                                          | 32 |
| 3.7  | Blueto  | oth                                                | 33 |
|      | 3.7.1   | Bluetooth Radio and Baseband                       | 33 |
|      | 3.7.2   | Bluetooth Interface                                | 33 |
|      | 3.7.3   | Bluetooth Stack                                    | 33 |
|      | 3.7.4   | Bluetooth Link Controller                          | 34 |
| 3.8  | Digital | Peripherals                                        | 35 |
|      | 3.8.1   | General Purpose Input / Output Interface (GPIO)    | 35 |
|      | 3.8.2   | Serial Peripheral Interface (SPI)                  | 35 |
|      | 3.8.3   | Universal Asynchronous Receiver Transmitter (UART) | 35 |
|      | 3.8.4   | I2C Interface                                      | 35 |
|      | 3.8.5   | I2S Interface                                      | 36 |
|      | 3.8.6   | Remote Control Peripheral                          | 36 |
|      | 3.8.7   | Pulse Counter                                      | 36 |
|      | 3.8.8   | LED PWM Controller                                 | 36 |
|      | 3.8.9   | Motor Control PWM                                  | 36 |
|      | 3.8.10  | SD/SDIO/MMC Host Controller                        | 37 |
|      | 3.8.11  | SDIO/SPI Slave Controller                          | 37 |
|      | 3.8.12  | TWAI® Controller                                   | 37 |
|      | 3.8.13  | Ethernet MAC Interface                             | 38 |
| 3.9  | Analog  | g Peripherals                                      | 38 |
|      | 3.9.1   | Analog-to-Digital Converter (ADC)                  | 38 |
|      | 3.9.2   | Digital-to-Analog Converter (DAC)                  | 39 |
|      | 3.9.3   | Touch Sensor                                       | 39 |
| 3.10 | Periph  | eral Pin Configurations                            | 41 |
| 4    | Elec    | ctrical Characteristics                            | 46 |
| 4.1  | Absolu  | ute Maximum Ratings                                | 46 |
| 4.2  | Recon   | nmended Power Supply Characteristics               | 46 |
| 4.3  |         | naracteristics (3.3 V, 25 °C)                      | 47 |
| 4.4  | RF Cu   | rrent Consumption in Active Mode                   | 47 |
| 4.5  | Reliabi | ility                                              | 48 |
| 4.6  | Wi-Fi F | Radio                                              | 48 |
| 4.7  | Blueto  | oth Radio                                          | 49 |
|      | 4.7.1   | Receiver -Basic Data Rate                          | 49 |
|      | 4.7.2   | Transmitter –Basic Data Rate                       | 49 |
|      | 4.7.3   | Receiver – Enhanced Data Rate                      | 50 |
|      | 4.7.4   | Transmitter –Enhanced Data Rate                    | 50 |
| 4.8  | Blueto  | oth LE Radio                                       | 51 |
|      | 4.8.1   | Receiver                                           | 51 |
|      | 482     | Transmitter                                        | 52 |

| 5    | Packaging                           | 53 |
|------|-------------------------------------|----|
| 6    | Related Documentation and Resources | 54 |
| Ap   | pendix A –ESP32 Pin Lists           | 55 |
| A.1. | Notes on ESP32 Pin Lists            | 55 |
| A.2. | GPIO_Matrix                         | 57 |
| A.3. | Ethernet_MAC                        | 62 |
| A.4. | IO_MUX                              | 62 |
| Re   | vision History                      | 64 |

## **List of Tables**

| 1-1  | ESP32 Series Comparison                                     | 11 |
|------|-------------------------------------------------------------|----|
| 2-1  | Pin Overview                                                | 14 |
| 2-2  | Description of Timing Parameters for Power-up and Reset     | 19 |
| 2-3  | Strapping Pins                                              | 20 |
| 2-4  | Description of Timing Parameters for the Strapping Pins     | 21 |
| 2-5  | Pin-to-Pin Mapping Between Chip and In-Package Flash/PSRAM  | 22 |
| 2-6  | Pin-to-Pin Mapping Between Chip and Off-Package Flash/PSRAM | 22 |
| 3-1  | Memory and Peripheral Mapping                               | 26 |
| 3-2  | Power Consumption by Power Modes                            | 29 |
| 3-3  | ADC Characteristics                                         | 39 |
| 3-4  | ADC Calibration Results                                     | 39 |
| 3-5  | Capacitive-Sensing GPIOs Available on ESP32                 | 40 |
| 3-6  | Peripheral Pin Configurations                               | 41 |
| 4-1  | Absolute Maximum Ratings                                    | 46 |
| 4-2  | Recommended Power Supply Characteristics                    | 46 |
| 4-3  | DC Characteristics (3.3 V, 25 °C)                           | 47 |
| 4-4  | Current Consumption Depending on RF Modes                   | 47 |
| 4-5  | Reliability Qualifications                                  | 48 |
| 4-6  | Wi-Fi Radio Characteristics                                 | 48 |
| 4-7  | Receiver Characteristics –Basic Data Rate                   | 49 |
| 4-8  | Transmitter Characteristics –Basic Data Rate                | 49 |
| 4-9  | Receiver Characteristics – Enhanced Data Rate               | 50 |
| 4-10 | Transmitter Characteristics –Enhanced Data Rate             | 50 |
| 4-11 | Receiver Characteristics –Bluetooth LE                      | 51 |
| 4-12 | 2 Transmitter Characteristics –Bluetooth LE                 | 52 |
| 6-1  | Notes on ESP32 Pin Lists                                    | 55 |
| 6-2  | GPIO_Matrix                                                 | 57 |
| 6-3  | Ethernet_MAC                                                | 62 |

## **List of Figures**

| 1-1 | ESP32 Series Nomenclature                                 | 11 |
|-----|-----------------------------------------------------------|----|
| 2-1 | ESP32 Pin Layout (QFN 6*6, Top View)                      | 12 |
| 2-2 | ESP32 Pin Layout (QFN 5*5, Top View)                      | 13 |
| 2-3 | ESP32 Power Scheme                                        | 18 |
| 2-4 | Visualization of Timing Parameters for Power-up and Reset | 19 |
| 2-5 | Visualization of Timing Parameters for the Strapping Pins | 21 |
| 3-1 | Address Mapping Structure                                 | 25 |
| 5-1 | QFN48 (6x6 mm) Package                                    | 53 |
| 5-2 | QFN48 (5x5 mm) Package                                    | 53 |

## 1 ESP32 Series Comparison

#### 1.1 Nomenclature



Figure 1-1. ESP32 Series Nomenclature

### 1.2 Comparison

Table 1-1. ESP32 Series Comparison

|                            |                        |                            | In-Package              |         | VDD_SDIO    |
|----------------------------|------------------------|----------------------------|-------------------------|---------|-------------|
| Ordering code <sup>1</sup> | Core                   | Chip Revision <sup>2</sup> | Flash/PSRAM             | Package | Voltage     |
| ESP32-D0WD-V3              | Dual core              | v3.0/v3.1 <sup>4</sup>     | _                       | QFN 5*5 | 1.8 V/3.3 V |
| ESP32-D0WDR2-V3            | Dual core              | v3.0/v3.1 <sup>4</sup>     | 2 MB PSRAM              | QFN 5*5 | 3.3 V       |
| ESP32-U4WDH                | Dual core <sup>3</sup> | v3.0/v3.1 <sup>4</sup>     | 4 MB flash <sup>6</sup> | QFN 5*5 | 3.3 V       |
| ESP32-D0WDQ6-V3 (NRND)     | Dual core              | v3.0/v3.1 <sup>4</sup>     | _                       | QFN 6*6 | 1.8 V/3.3 V |
| ESP32-D0WD (NRND)          | Dual core              | v1.0/v1.1 <sup>5</sup>     | _                       | QFN 5*5 | 1.8 V/3.3 V |
| ESP32-D0WDQ6 (NRND)        | Dual core              | v1.0/v1.1 <sup>5</sup>     | _                       | QFN 6*6 | 1.8 V/3.3 V |
| ESP32-S0WD (NRND)          | Single core            | v1.0/v1.1 <sup>5</sup>     | _                       | QFN 5*5 | 1.8 V/3.3 V |

<sup>&</sup>lt;sup>1</sup> All above chips support Wi-Fi b/g/n + Bluetooth/Bluetooth LE Dual Mode connection. For details on chip marking and packing, see Section 5 Packaging.

- More than 100,000 program/erase cycles
- More than 20 years data retention time

<sup>&</sup>lt;sup>2</sup> Differences between ESP32 chip revisions and how to distinguish them are described in ESP32 Series SoC Errata.

<sup>&</sup>lt;sup>3</sup> ESP32-U4WDH will be produced as dual-core instead of single core. See PCN-2021-021 for more details.

<sup>&</sup>lt;sup>4</sup> The chips will be produced with chip revision v3.1 inside. See PCN20220901 for more details.

<sup>&</sup>lt;sup>5</sup> The chips will be produced with chip revision v1.1 inside. See PCN20220901 for more details.

<sup>&</sup>lt;sup>6</sup> The in-package flash supports:

### 2 Pins

## 2.1 Pin Layout



Figure 2-1. ESP32 Pin Layout (QFN 6\*6, Top View)

Figure 2-2. ESP32 Pin Layout (QFN 5\*5, Top View)

N

## 2.2 Pin Overview

Table 2-1. Pin Overview

| Name        | No. | Туре     | Function   |                                   |                       |          |                |               |                   |           |      |
|-------------|-----|----------|------------|-----------------------------------|-----------------------|----------|----------------|---------------|-------------------|-----------|------|
|             |     | <u> </u> |            |                                   |                       | Analog   |                |               |                   |           |      |
| VDDA        | 1   | Р        | Analog po  | ower supply (2.3                  | 3 V ∼ 3.6 V)          |          |                |               |                   |           |      |
| LNA_IN      | 2   | I/O      | RF input a | and output                        |                       |          |                |               |                   |           |      |
| VDD3P3      | 3   | Р        | Analog po  | wer supply (2.3                   | 3 V ∼ 3.6 V)          |          |                |               |                   |           |      |
| VDD3P3      | 4   | Р        | Analog po  | power supply (2.3 V $\sim$ 3.6 V) |                       |          |                |               |                   |           |      |
|             |     |          |            |                                   | VDE                   | 03P3_RTC |                |               |                   |           |      |
| SENSOR_VP   | 5   | I        | GPIO36,    | ADC1_CH0,                         | RTC_GPI00             |          |                |               |                   |           |      |
| SENSOR_CAPP | 6   | I        | GPIO37,    | ADC1_CH1,                         | RTC_GPIO1             |          |                |               |                   |           |      |
| SENSOR_CAPN | 7   | I        | GPIO38,    | ADC1_CH2,                         | RTC_GPIO2             |          |                |               |                   |           |      |
| SENSOR_VN   | 8   | I        | GPIO39,    | GPIO39, ADC1_CH3, RTC_GPIO3       |                       |          |                |               |                   |           |      |
|             |     |          | High: On;  | enables the ch                    | ip                    |          |                |               |                   |           |      |
| CHIP_PU     | 9   | I        | Low: Off;  | the chip shuts                    | down                  |          |                |               |                   |           |      |
|             |     |          | Note: Do   | not leave the C                   | HIP_PU pin float      | ing.     |                |               |                   |           |      |
| VDET_1      | 10  | I        | GPIO34,    | ADC1_CH6,                         | RTC_GPIO4             |          |                |               |                   |           |      |
| VDET_2      | 11  | I        | GPIO35,    | ADC1_CH7,                         | RTC_GPIO5             |          |                |               |                   |           |      |
| 32K_XP      | 12  | I/O      | GPIO32,    | ADC1_CH4,                         | RTC_GPIO9,            | TOUCH9,  | 32K_XP (32.768 | 3 kHz crystal | oscillator input) | )         |      |
| 32K_XN      | 13  | I/O      | GPIO33,    | ADC1_CH5,                         | RTC_GPIO8,            | TOUCH8,  | 32K_XN (32.768 | 3 kHz crystal | oscillator outpu  | ut)       |      |
| GPIO25      | 14  | I/O      | GPIO25,    | ADC2_CH8,                         | RTC_GPIO6,            | DAC_1,   | EMAC_RXD0      |               |                   |           |      |
| GPIO26      | 15  | I/O      | GPIO26,    | ADC2_CH9,                         | RTC_GPI07,            | DAC_2,   | EMAC_RXD1      |               |                   |           |      |
| GPIO27      | 16  | I/O      | GPIO27,    | ADC2_CH7,                         | RTC_GPIO17,           | TOUCH7,  | EMAC_RX_DV     |               |                   |           |      |
| MTMS        | 17  | I/O      | GPIO14,    | ADC2_CH6,                         | RTC_GPIO16,           | TOUCH6,  | EMAC_TXD2,     | HSPICLK,      | HS2_CLK,          | SD_CLK,   | MTMS |
| MTDI        | 18  | I/O      | GPIO12,    | ADC2_CH5,                         | RTC_GPIO15,           | TOUCH5,  | EMAC_TXD3,     | HSPIQ,        | HS2_DATA2,        | SD_DATA2, | MTDI |
| VDD3P3_RTC  | 19  | Р        | Input pow  | er supply for R                   | TC IO (2.3 V $\sim$ 3 | .6 V)    |                |               |                   |           |      |
| MTCK        | 20  | I/O      | GPIO13,    | ADC2_CH4,                         | RTC_GPIO14,           | TOUCH4,  | EMAC_RX_ER,    | HSPID,        | HS2_DATA3,        | SD_DATA3, | MTCK |
| MTDO        | 21  | I/O      | GPIO15,    | ADC2_CH3,                         | RTC_GPIO13,           | TOUCH3,  | EMAC_RXD3,     | HSPICS0,      | HS2_CMD,          | SD_CMD,   | MTDO |

| Name       | No. | Туре | Function | 1                      |                                       |                                |                       |           |            |          |
|------------|-----|------|----------|------------------------|---------------------------------------|--------------------------------|-----------------------|-----------|------------|----------|
| GPIO2      | 22  | I/O  | GPIO2,   | ADC2_CH2,              | RTC_GPIO12,                           | TOUCH2,                        | F                     | HSPIWP,   | HS2_DATA0, | SD_DATA0 |
| GPIO0      | 23  | I/O  | GPIO0,   | ADC2_CH1,              | RTC_GPIO11,                           | TOUCH1,                        | EMAC_TX_CLK, C        | CLK_OUT1, | 1          |          |
| GPIO4      | 24  | I/O  | GPIO4,   | ADC2_CH0,              | RTC_GPIO10,                           | TOUCH0,                        | EMAC_TX_ER, H         | HSPIHD,   | HS2_DATA1, | SD_DATA1 |
|            |     |      |          |                        | VE                                    | DD_SDIO                        |                       |           |            |          |
| GPIO16     | 25  | I/O  | GPI016,  | HS1_DATA4,             | U2RXD,                                | EMAC_CLK_                      | OUT                   |           |            |          |
| VDD_SDIO   | 26  | Р    | Output p | ower supply: 1.8       | $8 \text{ V}$ or the same $\sqrt{2}$  | voltage as VDD                 | 03P3_RTC              |           |            |          |
| GPIO17     | 27  | I/O  | GPIO17,  | HS1_DATA5,             | U2TXD,                                | EMAC_CLK_                      |                       |           |            |          |
| SD_DATA_2  | 28  | I/O  | GPIO9,   | HS1_DATA2,             | U1RXD,                                | SD_DATA2,                      | SPIHD                 |           |            |          |
| SD_DATA_3  | 29  | I/O  | GPIO10,  | HS1_DATA3,             | U1TXD,                                | SD_DATA3,                      | SPIWP                 |           |            |          |
| SD_CMD     | 30  | I/O  |          | HS1_CMD,               | U1RTS,                                | SD_CMD,                        | SPICS0                |           |            |          |
| SD_CLK     | 31  | I/O  | GPIO6,   | HS1_CLK,               | U1CTS,                                | SD_CLK,                        | SPICLK                |           |            |          |
| SD_DATA_0  | 32  | I/O  | GPIO7,   | HS1_DATA0,             | U2RTS,                                | SD_DATA0,                      | SPIQ                  |           |            |          |
| SD_DATA_1  | 33  | I/O  | GPIO8,   | HS1_DATA1,             | U2CTS,                                | SD_DATA1,                      | SPID                  |           |            |          |
|            |     | T    |          |                        |                                       | 03P3_CPU                       |                       |           |            |          |
| GPIO5      | 34  | I/O  | GPIO5,   | HS1_DATA6,             | VSPICS0,                              | EMAC_RX_C                      | LK                    |           |            |          |
| GPIO18     | 35  | I/O  | · ·      | HS1_DATA7,             | VSPICLK                               |                                |                       |           |            |          |
| GPIO23     | 36  | I/O  | · ·      | HS1_STROBE             | -                                     |                                |                       |           |            |          |
| VDD3P3_CPU | 37  | Р    |          | ver supply for CF      | •                                     |                                |                       |           |            |          |
| GPIO19     | 38  | I/O  |          | U0CTS,                 | VSPIQ,                                | EMAC_TXD0                      |                       |           |            |          |
| GPIO22     | 39  | I/O  |          | U0RTS,                 | VSPIWP,                               | EMAC_TXD1                      |                       |           |            |          |
| U0RXD      | 40  | I/O  | GPIO3,   | U0RXD,                 | CLK_OUT2                              |                                |                       |           |            |          |
| U0TXD      | 41  | I/O  | GPIO1,   | U0TXD,                 | CLK_OUT3,                             | EMAC_RXD2                      |                       |           |            |          |
| GPIO21     | 42  | I/O  | GPIO21,  |                        | VSPIHD,                               | EMAC_TX_E                      | N                     |           |            |          |
|            |     |      |          |                        |                                       | Analog                         |                       |           |            |          |
| VDDA       | 43  | Р    |          | ower supply (2.3       | V ~ 3.6 V)                            |                                |                       |           |            |          |
| XTAL_N     | 44  | 0    |          | crystal output         |                                       |                                |                       |           |            |          |
| XTAL_P     | 45  | l    |          | external crystal input |                                       |                                |                       |           |            |          |
| VDDA       | 46  | Р    | <u> </u> | ower supply (2.3       | · · · · · · · · · · · · · · · · · · · |                                |                       |           |            |          |
| CAP2       | 47  | I    | Connects | s to a 3.3 nF (109     | %) capacitor and                      | $120~\mathrm{k}\Omega$ resisto | r in parallel to CAP1 |           |            |          |

10

Pins

| Name | No. | Туре | Function                                       |
|------|-----|------|------------------------------------------------|
| CAP1 | 48  | I    | Connects to a 10 nF series capacitor to ground |
| GND  | 49  | Р    | Ground                                         |

10

Regarding highlighted cells, see Section 2.2.1 Restrictions for GPIOs and RTC\_GPIOs.

For a quick reference guide to using the IO\_MUX, Ethernet MAC, and GPIO Matrix pins of ESP32, please refer to Appendix ESP32 Pin Lists.

#### 2.2.1 Restrictions for GPIOs and RTC\_GPIOs

All IO pins of the ESP32 have GPIO and some have RTC\_GPIO pin functions. However, these IO pins are multifunctional and can be configured for different purposes based on the requirements. Some IOs have restrictions for usage. It is essential to consider their multiplexed nature and the limitations when using these IO pins.

In Table 2-1 Pin Overview some pin functions are highlighted, specically:

- GPIO Input only pins, output is not supported due to lack of pull-up/pull-down resistors.
- GPIO allocated for communication with in-package flash/PSRAM and NOT recommended for other uses. For details, see Section 2.5 Pin Mapping Between Chip and Flash/PSRAM.
- GPIO have one of the following important functions:
  - Strapping pins need to be at certain logic levels at startup. See Section 2.4 Strapping Pins.
  - JTAG interface often used for debugging.
  - UART interface often used for debugging.

See also Appendix A.1 – Notes on ESP32 Pin Lists.

#### 2.3 **Power Supply**

ESP32's digital pins are divided into three different power domains:

- VDD3P3\_RTC
- VDD3P3\_CPU
- VDD\_SDIO

VDD3P3\_RTC is also the input power supply for RTC and CPU.

VDD3P3\_CPU is also the input power supply for CPU.

VDD\_SDIO connects to the output of an internal LDO whose input is VDD3P3\_RTC. When VDD\_SDIO is connected to the same PCB net together with VDD3P3\_RTC, the internal LDO is disabled automatically.

#### 2.3.1 **Power Scheme**

The power scheme is shown in Figure 2-3 ESP32 Power Scheme.



Figure 2-3. ESP32 Power Scheme

The internal LDO can be configured as having 1.8 V, or the same voltage as VDD3P3\_RTC. It can be powered off via software to minimize the current of flash/SRAM during the Deep-sleep mode.

#### 2.3.2 Chip Power-up and Reset

Once the power is supplied to the chip, its power rails need a short time to stabilize. After that, CHIP\_PU - the pin used for power-up and reset - is pulled high to activate the chip. For information on CHIP\_PU as well as

power-up and reset timing, see Figure 2-4 and Table 2-2.



Figure 2-4. Visualization of Timing Parameters for Power-up and Reset

Table 2-2. Description of Timing Parameters for Power-up and Reset

| Parameter             | Description                                                                  | Min (μs) |  |
|-----------------------|------------------------------------------------------------------------------|----------|--|
| +                     | Time reserved for the 3.3 V rails to stabilize before the CHIP_PU pin        | 50       |  |
| $\mathfrak{l}_{STBL}$ | is pulled high to activate the chip                                          | 50       |  |
| +                     | Time reserved for CHIP_PU to stay below $V_{\mathit{IL\_nRST}}$ to reset the | 50       |  |
| $\iota_{RST}$         | chip (see Table 4-3)                                                         | 30       |  |

- In scenarios where ESP32 is powered up and down repeatedly by switching the power rails, while there is a large capacitor on the VDD33 rail and CHIP\_PU and VDD33 are connected, simply switching off the CHIP\_PU power rail and immediately switching it back on may cause an incomplete power discharge cycle and failure to reset the chip adequately.
  - An additional discharge circuit may be required to accelerate the discharge of the large capacitor on rail VDD33, which will ensure proper power-on-reset when the ESP32 is powered up again.
- When a battery is used as the power supply for the ESP32 series of chips and modules, a supply voltage supervisor is recommended, so that a boot failure due to low voltage is avoided. Users are recommended to pull CHIP\_PU low if the power supply for ESP32 is below 2.3 V.

#### Notes on power supply:

- The operating voltage of ESP32 ranges from 2.3 V to 3.6 V. When using a single-power supply, the recommended voltage of the power supply is 3.3 V, and its recommended output current is 500 mA or more.
- PSRAM and flash both are powered by VDD\_SDIO. If the chip has an in-package flash, the voltage of VDD\_SDIO is determined by the operating voltage of the in-package flash. If the chip also connects to an external PSRAM, the operating voltage of external PSRAM must match that of the in-package flash. This also applies if the chip has an in-package PSRAM but also connects to an external flash.
- When VDD\_SDIO 1.8 V is used as the power supply for external flash/PSRAM, a 2 kΩ grounding resistor should be added to VDD\_SDIO. For the circuit design, please refer to ESP32-WROVER Datasheet > Figure Schematics of ESP32-WROVER.
- When the three digital power supplies are used to drive peripherals, e.g., 3.3 V flash, they should comply with the peripherals' specifications.

#### 2.4 **Strapping Pins**

There are five strapping pins:

- MTDI
- GPI00
- GPIO2
- MTDO
- GPI05

Software can read the values of these five bits from register "GPIO\_STRAPPING".

During the chip's system reset release (power-on-reset, RTC watchdog reset and brownout reset), the latches of the strapping pins sample the voltage level as strapping bits of "0" or "1", and hold these bits until the chip is powered down or shut down. The strapping bits configure the device's boot mode, the operating voltage of VDD\_SDIO and other initial system settings.

Each strapping pin is connected to its internal pull-up/pull-down during the chip reset. Consequently, if a strapping pin is unconnected or the connected external circuit is high-impedance, the internal weak pull-up/pull-down will determine the default input level of the strapping pins.

To change the strapping bit values, users can apply the external pull-down/pull-up resistances, or use the host MCU's GPIOs to control the voltage level of these pins when powering on the chip.

After reset release, the strapping pins work as normal-function pins.

Refer to Table 2-3 for a detailed boot-mode configuration by strapping pins.

Table 2-3. Strapping Pins

| Voltage of Internal LDO (VDD_SDIO) |              |                 |                  |                |             |  |  |  |  |  |
|------------------------------------|--------------|-----------------|------------------|----------------|-------------|--|--|--|--|--|
| Pin                                | Default      | 3.3             | 3 V              | 1.8 V          |             |  |  |  |  |  |
| MTDI                               | Pull-down    | (               | )                | -              | 1           |  |  |  |  |  |
|                                    |              | Вс              | ooting Mode      |                |             |  |  |  |  |  |
| Pin Default SPI Boot Download Boot |              |                 |                  |                |             |  |  |  |  |  |
| GPI00                              | Pull-up      | -               | 1                | (              | )           |  |  |  |  |  |
| GPIO2                              | Pull-down    | Don't           | -care            | (              | 0           |  |  |  |  |  |
| E                                  | nabling/Disa | bling Debugging | g Log Print over | U0TXD During I | Booting     |  |  |  |  |  |
| Pin                                | Default      | UOTXD           | Active           | UOTXE          | ) Silent    |  |  |  |  |  |
| MTDO                               | Pull-up      | -               | 1                | 0              |             |  |  |  |  |  |
|                                    |              | Timinç          | g of SDIO Slave  |                |             |  |  |  |  |  |
|                                    |              | FE Sampling     | FE Sampling      | RE Sampling    | RE Sampling |  |  |  |  |  |
| Pin                                | Default      | FE Output       | RE Output        | FE Output      | RE Output   |  |  |  |  |  |
| MTDO                               | Pull-up      | 0               | 0                | 1              | 1           |  |  |  |  |  |
| GPIO5                              | Pull-up      | 0               | 1                | 0              | 1           |  |  |  |  |  |

#### Note:

- FE: falling-edge, RE: rising-edge.
- Firmware can configure register bits to change the settings of "Voltage of Internal LDO (VDD\_SDIO)" and "Timing of SDIO Slave", after booting.
- For ESP32 chips that contain an in-package flash or PSRAM, users need to note the logic level of MTDI. For example, ESP32-U4WDH contains an in-package flash that operates at 3.3 V, therefore, the MTDI should be low.

Regarding the timing requirements for the strapping pins, there are such parameters as setup time and hold time. For more information, see Table 2-4 and Figure 2-5.

Table 2-4. Description of Timing Parameters for the Strapping Pins

| Parameter | Description                                                             | Min (ms) |
|-----------|-------------------------------------------------------------------------|----------|
| _         | Setup time is the time reserved for the power rails to stabilize before | 0        |
| $t_{SU}$  | the CHIP_PU pin is pulled high to activate the chip.                    |          |
|           | Hold time is the time reserved for the chip to read the strapping pin   |          |
| $t_H$     | values after CHIP_PU is already high and before these pins start        |          |
|           | operating as regular IO pins.                                           |          |



Figure 2-5. Visualization of Timing Parameters for the Strapping Pins

#### Pin Mapping Between Chip and Flash/PSRAM 2.5

Table 2-5 lists the pin-to-pin mapping between the chip and the in-package flash/PSRAM. The chip pins listed here are not recommended for other usage.

For the data port connection between ESP32 and off-package flash/PSRAM please refer to Table 2-6.

Table 2-5. Pin-to-Pin Mapping Between Chip and In-Package Flash/PSRAM

| ESP32-U4WDH                                    | In-Package Flash (4 MB)                    |
|------------------------------------------------|--------------------------------------------|
| SD_DATA_1                                      | IO0/DI                                     |
| GPIO17                                         | IO1/DO                                     |
| SD_DATA_0                                      | IO2/WP#                                    |
| SD_CMD                                         | IO3/HOLD#                                  |
| SD_CLK                                         | CLK                                        |
| GPIO16                                         | CS#                                        |
| GND                                            | VSS                                        |
| VDD_SDIO <sup>1</sup>                          | VDD                                        |
| ESP32-D0WDR2-V3                                | In-Package PSRAM (2 MB)                    |
| 20: 02 20::2::2                                | III-I ackage i orizivi (z wib)             |
| SD_DATA_1                                      | SIOO/SI                                    |
| -                                              |                                            |
| SD_DATA_1                                      | SIO0/SI                                    |
| SD_DATA_1<br>SD_DATA_0                         | SIO0/SI<br>SIO1/SO                         |
| SD_DATA_1 SD_DATA_0 SD_DATA_3                  | SIO0/SI<br>SIO1/SO<br>SIO2                 |
| SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2        | SIO0/SI<br>SIO1/SO<br>SIO2<br>SIO3         |
| SD_DATA_1 SD_DATA_0 SD_DATA_3 SD_DATA_2 SD_CLK | SIO0/SI<br>SIO1/SO<br>SIO2<br>SIO3<br>SCLK |

Table 2-6. Pin-to-Pin Mapping Between Chip and Off-Package Flash/PSRAM

| Chip Pin                                  | Off-Package Flash                      |  |
|-------------------------------------------|----------------------------------------|--|
| SD_DATA_1/SPID                            | IO0/DI                                 |  |
| SD_DATA_0/SPIQ                            | IO1/DO                                 |  |
| SD_DATA_3/SPIWP                           | IO2/WP#                                |  |
| SD_DATA_2/SPIHD                           | IO3/HOLD#                              |  |
| SD_CLK                                    | CLK                                    |  |
| SD_CMD                                    | CS#                                    |  |
| GND                                       | VSS                                    |  |
|                                           |                                        |  |
| VDD_SDIO                                  | VDD                                    |  |
| VDD_SDIO Chip Pin                         | VDD  Off-Package PSRAM                 |  |
| _                                         |                                        |  |
| Chip Pin                                  | Off-Package PSRAM                      |  |
| Chip Pin SD_DATA_1                        | Off-Package PSRAM<br>SIO0/SI           |  |
| Chip Pin SD_DATA_1 SD_DATA_0              | Off-Package PSRAM SIO0/SI SIO1/SO      |  |
| Chip Pin  SD_DATA_1  SD_DATA_0  SD_DATA_3 | Off-Package PSRAM SIO0/SI SIO1/SO SIO2 |  |

Cont'd on next page

Table 2-6 - cont'd from previous page

| Chip Pin            | Off-Package PSRAM |
|---------------------|-------------------|
| GPIO16 <sup>2</sup> | CE#               |
| GND                 | VSS               |
| VDD_SDIO            | VDD               |

#### Note:

- 1. As the in-package flash/PSRAM in ESP32-U4WDH/ESP32-D0WDR2-V3 operates at 3.3 V, VDD\_SDIO must be powered by VDD3P3\_RTC via a 6  $\Omega$  resistor. See Figure 2-3 ESP32 Power Scheme.
- 2. If GPIO16 is used to connect to PSRAM's CE# signal, please add a pull-up resistor at the GPIO16 pin. See <u>ESP32-WROVER-E Datasheet</u> > Figure Schematics of ESP32-WROVER-E.
- 3. SD\_CLK and GPIO17 pins are available to connect to the SCLK signal of external PSRAM.
  - If SD\_CLK pin is selected, one GPIO (i.e., GPIO17) will be saved. The saved GPIO can be used for other purposes. This connection has passed internal tests, but relevant certification has not been completed.
  - Or GPIO17 pin is used to connect to the SCLK signal. This connection has passed relevant certification, see certificates for ESP32-WROVER-E.

Please select the proper pin for your specific applications.

## 3 Functional Description

## 3.1 CPU and Memory

#### 3.1.1 CPU

ESP32 contains one or two low-power Xtensa® 32-bit LX6 microprocessor(s) with the following features:

- 7-stage pipeline to support the clock frequency of up to 240 MHz (160 MHz for ESP32-S0WD (NRND))
- 16/24-bit Instruction Set provides high code-density
- Support for Floating Point Unit
- Support for DSP instructions, such as a 32-bit multiplier, a 32-bit divider, and a 40-bit MAC
- Support for 32 interrupt vectors from about 70 interrupt sources

The single-/dual-CPU interfaces include:

- Xtensa RAM/ROM Interface for instructions and data
- Xtensa Local Memory Interface for fast peripheral register access
- External and internal interrupt sources
- JTAG for debugging

For information about the Xtensa<sup>®</sup> Instruction Set Architecture, please refer to Xtensa<sup>®</sup> Instruction Set Architecture (ISA) Summary.

#### 3.1.2 Internal Memory

ESP32's internal memory includes:

- 448 KB of ROM for booting and core functions
- 520 KB of on-chip SRAM for data and instructions
- 8 KB of SRAM in RTC, which is called RTC FAST Memory and can be used for data storage; it is accessed by the main CPU during RTC Boot from the Deep-sleep mode.
- 8 KB of SRAM in RTC, which is called RTC SLOW Memory and can be accessed by the ULP coprocessor during the Deep-sleep mode.
- 1 Kbit of eFuse: 256 bits are used for the system (MAC address and chip configuration) and the remaining 768 bits are reserved for customer applications, including flash-encryption and chip-ID.
- In-package flash or PSRAM

#### Note:

Products in the ESP32 series differ from each other, in terms of their support for in-package flash or PSRAM and the size of them. For details, please refer to Section 1 ESP32 Series Comparison.

#### 3.1.3 External Flash and RAM

ESP32 supports multiple external QSPI flash and external RAM (SRAM) chips. More details can be found in <u>ESP32 Technical Reference Manual</u> > Chapter SPI Controller. ESP32 also supports hardware encryption/decryption based on AES to protect developers' programs and data in flash.

ESP32 can access the external QSPI flash and SRAM through high-speed caches.

- Up to 16 MB of external flash can be mapped into CPU instruction memory space and read-only memory space simultaneously.
  - When external flash is mapped into CPU instruction memory space, up to 11 MB + 248 KB can be mapped at a time. Note that if more than 3 MB + 248 KB are mapped, cache performance will be reduced due to speculative reads by the CPU.
  - When external flash is mapped into read-only data memory space, up to 4 MB can be mapped at a time. 8-bit, 16-bit and 32-bit reads are supported.
- External RAM can be mapped into CPU data memory space. SRAM up to 8 MB is supported and up to 4 MB can be mapped at a time. 8-bit, 16-bit and 32-bit reads and writes are supported.

#### Note:

After ESP32 is initialized, firmware can customize the mapping of external RAM or flash into the CPU address space.

#### 3.1.4 Address Mapping Structure

The structure of address mapping is shown in Figure 3-1. The memory and peripheral mapping is shown in Table 3-1.



Figure 3-1. Address Mapping Structure

Table 3-1. Memory and Peripheral Mapping

| Category   | Target           | Start Address | End Address | Size         |
|------------|------------------|---------------|-------------|--------------|
|            | Internal ROM 0   | 0x4000_0000   | 0x4005_FFFF | 384 KB       |
|            | Internal ROM 1   | 0x3FF9_0000   | 0x3FF9_FFFF | 64 KB        |
|            | Internal SRAM 0  | 0x4007_0000   | 0x4009_FFFF | 192 KB       |
| Embedded   | latawa al ODAM 1 | 0x3FFE_0000   | 0x3FFF_FFFF | 100 KD       |
|            | Internal SRAM 1  | 0x400A_0000   | 0x400B_FFFF | - 128 KB     |
| Memory     | Internal SRAM 2  | 0x3FFA_E000   | 0x3FFD_FFFF | 200 KB       |
|            | RTC FAST Memory  | 0x3FF8_0000   | 0x3FF8_1FFF | 0.17D        |
|            |                  | 0x400C_0000   | 0x400C_1FFF | – 8 KB       |
|            | RTC SLOW Memory  | 0x5000_0000   | 0x5000_1FFF | 8 KB         |
| E. damed   | E. damad Elada   | 0x3F40_0000   | 0x3F7F_FFFF | 4 MB         |
| External   | External Flash   | 0x400C_2000   | 0x40BF_FFFF | 11 MB+248 KB |
| Memory     | External RAM     | 0x3F80_0000   | 0x3FBF_FFFF | 4 MB         |
|            | DPort Register   | 0x3FF0_0000   | 0x3FF0_0FFF | 4 KB         |
|            | AES Accelerator  | 0x3FF0_1000   | 0x3FF0_1FFF | 4 KB         |
|            | RSA Accelerator  | 0x3FF0_2000   | 0x3FF0_2FFF | 4 KB         |
|            | SHA Accelerator  | 0x3FF0_3000   | 0x3FF0_3FFF | 4 KB         |
|            | Secure Boot      | 0x3FF0_4000   | 0x3FF0_4FFF | 4 KB         |
|            | Cache MMU Table  | 0x3FF1_0000   | 0x3FF1_3FFF | 16 KB        |
|            | PID Controller   | 0x3FF1_F000   | 0x3FF1_FFFF | 4 KB         |
|            | UART0            | 0x3FF4_0000   | 0x3FF4_0FFF | 4 KB         |
|            | SPI1             | 0x3FF4_2000   | 0x3FF4_2FFF | 4 KB         |
|            | SPI0             | 0x3FF4_3000   | 0x3FF4_3FFF | 4 KB         |
|            | GPIO             | 0x3FF4_4000   | 0x3FF4_4FFF | 4 KB         |
|            | RTC              | 0x3FF4_8000   | 0x3FF4_8FFF | 4 KB         |
|            | IO MUX           | 0x3FF4_9000   | 0x3FF4_9FFF | 4 KB         |
|            | SDIO Slave       | 0x3FF4_B000   | 0x3FF4_BFFF | 4 KB         |
|            | UDMA1            | 0x3FF4_C000   | 0x3FF4_CFFF | 4 KB         |
| Peripheral | 1280             | 0x3FF4_F000   | 0x3FF4_FFFF | 4 KB         |
|            | UART1            | 0x3FF5_0000   | 0x3FF5_0FFF | 4 KB         |
|            | I2C0             | 0x3FF5_3000   | 0x3FF5_3FFF | 4 KB         |
|            | UDMA0            | 0x3FF5_4000   | 0x3FF5_4FFF | 4 KB         |
|            | SDIO Slave       | 0x3FF5_5000   | 0x3FF5_5FFF | 4 KB         |
|            | RMT              | 0x3FF5_6000   | 0x3FF5_6FFF | 4 KB         |
|            | PCNT             | 0x3FF5_7000   | 0x3FF5_7FFF | 4 KB         |
|            | SDIO Slave       | 0x3FF5_8000   | 0x3FF5_8FFF | 4 KB         |
|            | LED PWM          | 0x3FF5_9000   | 0x3FF5_9FFF | 4 KB         |
|            | eFuse Controller | 0x3FF5_A000   | 0x3FF5_AFFF | 4 KB         |
|            | Flash Encryption | 0x3FF5_B000   | 0x3FF5_BFFF | 4 KB         |
|            | PWM0             | 0x3FF5_E000   | 0x3FF5_EFFF | 4 KB         |
|            | TIMG0            | 0x3FF5_F000   | 0x3FF5_FFFF | 4 KB         |
|            | TIMG1            | 0x3FF6_0000   | 0x3FF6_0FFF | 4 KB         |
|            | SPI2             | 0x3FF6_4000   | 0x3FF6_4FFF | 4 KB         |
|            | SPI3             | 0x3FF6_5000   | 0x3FF6_5FFF | 4 KB         |

| Category   | Target | Start Address | End Address | Size |
|------------|--------|---------------|-------------|------|
|            | SYSCON | 0x3FF6_6000   | 0x3FF6_6FFF | 4 KB |
|            | I2C1   | 0x3FF6_7000   | 0x3FF6_7FFF | 4 KB |
|            | SDMMC  | 0x3FF6_8000   | 0x3FF6_8FFF | 4 KB |
|            | EMAC   | 0x3FF6_9000   | 0x3FF6_AFFF | 8 KB |
| Peripheral | TWAI   | 0x3FF6_B000   | 0x3FF6_BFFF | 4 KB |
| renpheral  | PWM1   | 0x3FF6_C000   | 0x3FF6_CFFF | 4 KB |
|            | I2S1   | 0x3FF6_D000   | 0x3FF6_DFFF | 4 KB |
|            | UART2  | 0x3FF6_E000   | 0x3FF6_EFFF | 4 KB |
| -          | PWM2   | 0x3FF6_F000   | 0x3FF6_FFFF | 4 KB |
|            | PWM3   | 0x3FF7_0000   | 0x3FF7_0FFF | 4 KB |
|            | RNG    | 0x3FF7_5000   | 0x3FF7_5FFF | 4 KB |

#### 3.1.5 Cache

ESP32 uses a two-way set-associative cache. Each of the two CPUs has 32 KB of cache featuring a block size of 32 bytes for accessing external storage.

For details, see ESP32 Technical Reference Manual > Chapter System and Memory > Section Cache.

### 3.2 System Clocks

#### 3.2.1 CPU Clock

Upon reset, an external crystal clock source is selected as the default CPU clock. The external crystal clock source also connects to a PLL to generate a high-frequency clock (typically 160 MHz).

In addition, ESP32 has an internal 8 MHz oscillator. The application can select the clock source from the external crystal clock source, the PLL clock or the internal 8 MHz oscillator. The selected clock source drives the CPU clock directly, or after division, depending on the application.

#### 3.2.2 RTC Clock

The RTC clock has five possible sources:

- external low-speed (32 kHz) crystal clock
- external crystal clock divided by 4
- internal RC oscillator (typically about 150 kHz, and adjustable)
- internal 8 MHz oscillator
- internal 31.25 kHz clock (derived from the internal 8 MHz oscillator divided by 256)

When the chip is in the normal power mode and needs faster CPU accessing, the application can choose the external high-speed crystal clock divided by 4 or the internal 8 MHz oscillator. When the chip operates in the low-power mode, the application chooses the external low-speed (32 kHz) crystal clock, the internal RC clock or the internal 31.25 kHz clock.

### 3.2.3 Audio PLL Clock

The audio clock is generated by the ultra-low-noise fractional-N PLL.

For details, see *ESP32 Technical Reference Manual* > Chapter Reset and Clock.

#### 3.3 RTC and Low-power Management

#### 3.3.1 **Power Management Unit (PMU)**

With the use of advanced power-management technologies, ESP32 can switch between different power modes.

- Power modes
  - Active mode: The chip radio is powered up. The chip can receive, transmit, or listen.
  - Modem-sleep mode: The CPU is operational and the clock is configurable. The Wi-Fi/Bluetooth baseband and radio are disabled.
  - Light-sleep mode: The CPU is paused. The RTC memory and RTC peripherals, as well as the ULP coprocessor are running. Any wake-up events (MAC, SDIO host, RTC timer, or external interrupts) will wake up the chip.
  - Deep-sleep mode: Only the RTC memory and RTC peripherals are powered up. Wi-Fi and Bluetooth connection data are stored in the RTC memory. The ULP coprocessor is functional.
  - Hibernation mode: The internal 8 MHz oscillator and ULP coprocessor are disabled. The RTC recovery memory is powered down. Only one RTC timer on the slow clock and certain RTC GPIOs are active. The RTC timer or the RTC GPIOs can wake up the chip from the Hibernation mode.

| Power mode          | Description                                                      |                        |                     | Power Consumption                      |
|---------------------|------------------------------------------------------------------|------------------------|---------------------|----------------------------------------|
|                     | Wi-Fi Tx packet                                                  |                        |                     | Please refer to Table 4-4 for details. |
| Active (RF working) | Wi-Fi/BT Tx packet                                               |                        |                     |                                        |
|                     | Wi-Fi/BT Rx and listening                                        |                        |                     |                                        |
|                     |                                                                  | * 240 MHz              | Dual-core chip(s)   | 30 mA ~ 68 mA                          |
|                     |                                                                  | 240 MHZ                | Single-core chip(s) | N/A                                    |
| Madam alaan         | The CPU is                                                       | *<br>160 MHz           | Dual-core chip(s)   | 27 mA ~ 44 mA                          |
| Modem-sleep         | powered up.                                                      | 100 MHZ                | Single-core chip(s) | 27 mA ~ 34 mA                          |
|                     |                                                                  | Normal speed: 80 MHz   | Dual-core chip(s)   | 20 mA ~ 31 mA                          |
|                     |                                                                  | Normai speed, oo ivinz | Single-core chip(s) | 20 mA ~ 25 mA                          |
| Light-sleep         | -                                                                |                        |                     | 0.8 mA                                 |
|                     | The ULP coprocessor is powered up.  ULP sensor-monitored pattern |                        |                     | 150 μΑ                                 |
| Deep-sleep          |                                                                  |                        |                     | 100 μA @1% duty                        |
|                     | RTC timer + RTC memory                                           |                        |                     | 10 <i>μ</i> A                          |
| Hibernation         | RTC timer only                                                   |                        |                     | 5 μΑ                                   |
| Power off           | CHIP_PU is set to low level, the chip is powered down.           |                        |                     | 1 μΑ                                   |

Table 3-2. Power Consumption by Power Modes

- \* Among the ESP32 series of SoCs, ESP32-D0WD-V3, ESP32-D0WDR2-V3, ESP32-U4WDH, ESP32-D0WD (NRND), ESP32-D0WDQ6 (NRND), and ESP32-D0WDQ6-V3 (NRND) have a maximum CPU frequency of 240 MHz, ESP32-S0WD (NRND) has a maximum CPU frequency of 160 MHz.
- When Wi-Fi is enabled, the chip switches between Active and Modem-sleep modes. Therefore, power consumption changes accordingly.
- In Modem-sleep mode, the CPU frequency changes automatically. The frequency depends on the CPU load and the peripherals used.

- During Deep-sleep, when the ULP coprocessor is powered on, peripherals such as GPIO and RTC I2C are able to operate.
- When the system works in the ULP sensor-monitored pattern, the ULP coprocessor works with the ULP sensor periodically and the ADC works with a duty cycle of 1%, so the power consumption is 100  $\mu$ A.

#### 3.3.2 Ultra-Low-Power Coprocessor

The ULP coprocessor and RTC memory remain powered on during the Deep-sleep mode. Hence, the developer can store a program for the ULP coprocessor in the RTC slow memory to access the peripheral devices, internal timers and internal sensors during the Deep-sleep mode. This is useful for designing applications where the CPU needs to be woken up by an external event, or a timer, or a combination of the two, while maintaining minimal power consumption.

For details, see ESP32 Technical Reference Manual > Chapter ULP Coprocessor.

### 3.4 Timers and Watchdogs

### 3.4.1 General Purpose Timers

There are four general-purpose timers embedded in the chip. They are all 64-bit generic timers which are based on 16-bit prescalers and 64-bit auto-reload-capable up/down-timers.

The timers feature:

- A 16-bit clock prescaler, from 2 to 65536
- A 64-bit timer
- Configurable up/down timer: incrementing or decrementing
- Halt and resume of time-base counter
- Auto-reload at alarming
- Software-controlled instant reload
- Level and edge interrupt generation

For details, see ESP32 Technical Reference Manual > Chapter Timer Group.

#### 3.4.2 Watchdog Timers

The chip has three watchdog timers: one in each of the two timer modules (called the Main Watchdog Timer, or MWDT) and one in the RTC module (called the RTC Watchdog Timer, or RWDT). These watchdog timers are intended to recover from an unforeseen fault causing the application program to abandon its normal sequence. A watchdog timer has four stages. Each stage may trigger one of three or four possible actions upon the expiry of its programmed time period, unless the watchdog is fed or disabled. The actions are: interrupt, CPU reset, core reset, and system reset. Only the RWDT can trigger the system reset, and is able to reset the entire chip, including the RTC itself. A timeout value can be set for each stage individually.

During flash boot the RWDT and the first MWDT start automatically in order to detect, and recover from, booting problems.

The watchdogs have the following features:

- Four stages, each of which can be configured or disabled separately
- A programmable time period for each stage
- One of three or four possible actions (interrupt, CPU reset, core reset, and system reset) upon the expiry of each stage
- 32-bit expiry counter
- Write protection that prevents the RWDT and MWDT configuration from being inadvertently altered
- SPI flash boot protection
   If the boot process from an SPI flash does not complete within a predetermined time period, the watchdog will reboot the entire system.

For details, see ESP32 Technical Reference Manual > Chapter Watchdog Timers.

### 3.5 Cryptographic Hardware Accelerators

ESP32 is equipped with hardware accelerators of general algorithms, such as AES (FIPS PUB 197), SHA (FIPS PUB 180-4), RSA, and ECC. The chip also supports independent arithmetic, such as large-number modular multiplication and large-number multiplication. The maximum operation length for RSA, ECC, large-number modular multiplication, and large-number multiplication is 4096 bits.

The hardware accelerators greatly improve operation speed and reduce software complexity. They also support code encryption and dynamic decryption, which ensures that code in the flash will not be hacked.

### 3.6 Radio and Wi-Fi

The radio module consists of the following blocks:

- 2.4 GHz receiver
- 2.4 GHz transmitter
- bias and regulators
- · balun and transmit-receive switch
- clock generator

#### 3.6.1 2.4 GHz Receiver

The 2.4 GHz receiver demodulates the 2.4 GHz RF signal to quadrature baseband signals and converts them to the digital domain with two high-resolution, high-speed ADCs. To adapt to varying signal channel conditions, RF filters, Automatic Gain Control (AGC), DC offset cancelation circuits and baseband filters are integrated in the chip.

#### 3.6.2 2.4 GHz Transmitter

The 2.4 GHz transmitter modulates the quadrature baseband signals to the 2.4 GHz RF signal, and drives the antenna with a high-powered Complementary Metal Oxide Semiconductor (CMOS) power amplifier. The use of digital calibration further improves the linearity of the power amplifier, enabling state-of-the-art performance in delivering up to +20.5 dBm of power for an 802.11b transmission and +18 dBm for an 802.11n transmission. Additional calibrations are integrated to cancel any radio imperfections, such as:

- Carrier leakage
- I/Q phase matching
- Baseband nonlinearities
- RF nonlinearities
- Antenna matching

These built-in calibration routines reduce the amount of time required for product testing, and render the testing equipment unnecessary.

#### 3.6.3 Clock Generator

The clock generator produces quadrature clock signals of 2.4 GHz for both the receiver and the transmitter. All components of the clock generator are integrated into the chip, including all inductors, varactors, filters, regulators and dividers.

The clock generator has built-in calibration and self-test circuits. Quadrature clock phases and phase noise are optimized on-chip with patented calibration algorithms which ensure the best performance of the receiver and the transmitter.

#### 3.6.4 Wi-Fi Radio and Baseband

ESP32 implements a TCP/IP and full 802.11 b/g/n Wi-Fi MAC protocol. It supports the Basic Service Set (BSS) STA and SoftAP operations under the Distributed Control Function (DCF). Power management is handled with minimal host interaction to minimize the active-duty period.

The ESP32 Wi-Fi Radio and Baseband support the following features:

- 802.11b/g/n
- 802.11n MCS0-7 in both 20 MHz and 40 MHz bandwidth
- 802.11n MCS32 (RX)
- 802.11n 0.4 μs guard-interval
- up to 150 Mbps of data rate
- Receiving STBC 2×1
- Up to 20.5 dBm of transmitting power
- Adjustable transmitting power
- Antenna diversity
   ESP32 supports antenna diversity with an external RF switch. One or more GPIOs control the RF switch and selects the best antenna to minimize the effects of channel fading.

#### 3.6.5 Wi-Fi MAC

The ESP32 Wi-Fi MAC applies low-level protocol functions automatically. They are as follows:

- 4 × virtual Wi-Fi interfaces
- Simultaneous Infrastructure BSS Station mode/SoftAP mode/Promiscuous mode

- RTS protection, CTS protection, Immediate Block ACK
- Defragmentation
- TX/RX A-MPDU, RX A-MSDU
- TXOP
- WMM
- CCMP (CBC-MAC, counter mode), TKIP (MIC, RC4), WAPI (SMS4), WEP (RC4) and CRC
- Automatic beacon monitoring (hardware TSF)

#### 3.7 Bluetooth

The chip integrates a Bluetooth link controller and Bluetooth baseband, which carry out the baseband protocols and other low-level link routines, such as modulation/demodulation, packet processing, bit stream processing, frequency hopping, etc.

#### 3.7.1 Bluetooth Radio and Baseband

The Bluetooth Radio and Baseband support the following features:

- Class-1, class-2 and class-3 transmit output powers, and a dynamic control range of up to 21 dB
- $\pi/4$  DQPSK and 8 DPSK modulation
- High performance in NZIF receiver sensitivity with a minimum sensitivity of -94 dBm
- Class-1 operation without external PA
- Internal SRAM allows full-speed data-transfer, mixed voice and data, and full piconet operation
- Logic for forward error correction, header error control, access code correlation, CRC, demodulation, encryption bit stream generation, whitening and transmit pulse shaping
- ACL, SCO, eSCO, and AFH
- ullet A-law,  $\mu$ -law, and CVSD digital audio CODEC in PCM interface
- SBC audio CODEC
- Power management for low-power applications
- SMP with 128-bit AES

#### 3.7.2 Bluetooth Interface

- Provides UART HCI interface, up to 4 Mbps
- Provides SDIO/SPI HCI interface
- Provides PCM/I2S audio interface

#### 3.7.3 Bluetooth Stack

The Bluetooth stack of the chip is compliant with the Bluetooth v4.2 BR/EDR and Bluetooth LE specifications.

#### **Bluetooth Link Controller** 3.7.4

The link controller operates in three major states: standby, connection and sniff. It enables multiple connections, and other operations, such as inquiry, page, and secure simple-pairing, and therefore enables Piconet and Scatternet. Below are the features:

- Classic Bluetooth
  - Device Discovery (inquiry, and inquiry scan)
  - Connection establishment (page, and page scan)
  - Multi-connections
  - Asynchronous data reception and transmission
  - Synchronous links (SCO/eSCO)
  - Master/Slave Switch
  - Adaptive Frequency Hopping and Channel assessment
  - Broadcast encryption
  - Authentication and encryption
  - Secure Simple-Pairing
  - Multi-point and scatternet management
  - Sniff mode
  - Connectionless Slave Broadcast (transmitter and receiver)
  - Enhanced power control
  - Ping
- Bluetooth Low Energy
  - Advertising
  - Scanning
  - Simultaneous advertising and scanning
  - Multiple connections
  - Asynchronous data reception and transmission
  - Adaptive Frequency Hopping and Channel assessment
  - Connection parameter update
  - Data Length Extension
  - Link Layer Encryption
  - LE Ping

### 3.8 Digital Peripherals

#### 3.8.1 General Purpose Input / Output Interface (GPIO)

ESP32 has 34 GPIO pins which can be assigned various functions by programming the appropriate registers. There are several kinds of GPIOs: digital-only, analog-enabled, capacitive-touch-enabled, etc. Analog-enabled GPIOs and Capacitive-touch-enabled GPIOs can be configured as digital GPIOs.

Most of the digital GPIOs can be configured as internal pull-up or pull-down, or set to high impedance. When configured as an input, the input value can be read through the register. The input can also be set to edge-trigger or level-trigger to generate CPU interrupts. Most of the digital IO pins are bi-directional, non-inverting and tristate, including input and output buffers with tristate control. These pins can be multiplexed with other functions, such as the SDIO, UART, SPI, etc. (More details can be found in the Appendix, Table IO\_MUX.) For low-power operations, the GPIOs can be set to hold their states.

For details, see ESP32 Technical Reference Manual > Chapter IO\_MUX and GPIO Matrix.

### 3.8.2 Serial Peripheral Interface (SPI)

ESP32 features three SPIs (SPI, HSPI and VSPI) in slave and master modes in 1-line full-duplex and 1/2/4-line half-duplex communication modes. These SPIs also support the following general-purpose SPI features:

- Four modes of SPI transfer format, which depend on the polarity (CPOL) and the phase (CPHA) of the SPI clock
- Up to 80 MHz (The actual speed it can reach depends on the selected pads, PCB tracing, peripheral characteristics, etc.)
- up to 64-byte FIFO

All SPIs can also be connected to the external flash/SRAM and LCD. Each SPI can be served by DMA controllers.

For details, see ESP32 Technical Reference Manual > Chapter SPI Controller.

#### 3.8.3 Universal Asynchronous Receiver Transmitter (UART)

ESP32 has three UART interfaces, i.e., UART0, UART1, and UART2, which provide asynchronous communication (RS232 and RS485) and IrDA support, communicating at a speed of up to 5 Mbps. UART provides hardware management of the CTS and RTS signals and software flow control (XON and XOFF). All of the interfaces can be accessed by the DMA controller or directly by the CPU.

For details, see *ESP32 Technical Reference Manual* > Chapter *UART Controller*.

#### 3.8.4 I2C Interface

ESP32 has two I2C bus interfaces which can serve as I2C master or slave, depending on the user's configuration. The I2C interfaces support:

- Standard mode (100 Kbit/s)
- Fast mode (400 Kbit/s)
- Up to 5 MHz, yet constrained by SDA pull-up strength

- 7-bit/10-bit addressing mode
- Dual addressing mode

Users can program command registers to control I2C interfaces, so that they have more flexibility.

For details, see ESP32 Technical Reference Manual > Chapter I2C Controller.

#### 3.8.5 I2S Interface

Two standard I2S interfaces are available in ESP32. They can be operated in master or slave mode, in full duplex and half-duplex communication modes, and can be configured to operate with an 8-/16-/32-/48-/64-bit resolution as input or output channels. BCK clock frequency, from 10 kHz up to 40 MHz, is supported. When one or both of the I2S interfaces are configured in the master mode, the master clock can be output to the external DAC/CODEC.

Both of the I2S interfaces have dedicated DMA controllers. PDM and BT PCM interfaces are supported.

For details, see ESP32 Technical Reference Manual > Chapter I2S Controller.

#### 3.8.6 Remote Control Peripheral

The infrared remote controller supports eight channels of infrared remote transmission and receiving. By programming the pulse waveform, it supports various infrared protocols. Eight channels share a 512 x 32-bit block of memory to store the transmitting or receiving waveform.

For details, see ESP32 Technical Reference Manual > Chapter Remote Control Peripheral.

#### 3.8.7 Pulse Counter

The pulse counter captures pulse and counts pulse edges through seven modes. It has eight channels, each of which captures four signals at a time. The four input signals include two pulse signals and two control signals. When the counter reaches a defined threshold, an interrupt is generated.

For details, see ESP32 Technical Reference Manual > Chapter Pulse Count Controller.

#### 3.8.8 LED PWM Controller

The LED PWM controller can generate 16 independent channels of digital waveforms with configurable periods and duties.

The 16 channels of digital waveforms operate with an APB clock of 80 MHz. Eight of these channels have the option of using the 8 MHz oscillator clock. Each channel can select a 20-bit timer with configurable counting range, while its accuracy of duty can be up to 16 bits within a 1 ms period.

The software can change the duty immediately. Moreover, each channel automatically supports step-by-step duty increase or decrease, which is useful for the LED RGB color-gradient generator.

For details, see ESP32 Technical Reference Manual > Chapter LED PWM Controller.

#### 3.8.9 Motor Control PWM

The Pulse Width Modulation (PWM) controller can be used for driving digital motors and smart lights. The controller consists of PWM timers, the PWM operator and a dedicated capture sub-module. Each timer provides

timing in synchronous or independent form, and each PWM operator generates a waveform for one PWM channel. The dedicated capture sub-module can accurately capture events with external timing.

For details, see ESP32 Technical Reference Manual > Chapter Motor Control PWM.

#### 3.8.10 SD/SDIO/MMC Host Controller

An SD/SDIO/MMC host controller is available on ESP32, which supports the following features:

- Secure Digital memory (SD mem Version 3.0 and Version 3.01)
- Secure Digital I/O (SDIO Version 3.0)
- Consumer Electronics Advanced Transport Architecture (CE-ATA Version 1.1)
- Multimedia Cards (MMC Version 4.41, eMMC Version 4.5 and Version 4.51)

The controller allows up to 80 MHz clock output in three different data-bus modes: 1-bit, 4-bit, and 8-bit modes. It supports two SD/SDIO/MMC4.41 cards in a 4-bit data-bus mode. It also supports one SD card operating at 1.8 V.

For details, see ESP32 Technical Reference Manual > Chapter SD/MMC Host Controller.

#### 3.8.11 SDIO/SPI Slave Controller

ESP32 integrates an SD device interface that conforms to the industry-standard SDIO Card Specification Version 2.0, and allows a host controller to access the SoC, using the SDIO bus interface and protocol. ESP32 acts as the slave on the SDIO bus. The host can access the SDIO-interface registers directly and can access shared memory via a DMA engine, thus maximizing performance without engaging the processor cores.

The SDIO/SPI slave controller supports the following features:

- SPI, 1-bit SDIO, and 4-bit SDIO transfer modes over the full clock range from 0 to 50 MHz
- Configurable sampling and driving clock edge
- Special registers for direct access by host
- · Interrupts to host for initiating data transfer
- Automatic loading of SDIO bus data and automatic discarding of padding data
- Block size of up to 512 bytes
- Interrupt vectors between the host and the slave, allowing both to interrupt each other
- Supports DMA for data transfer

For details, see ESP32 Technical Reference Manual > Chapter SDIO Slave Controller.

#### 3.8.12 TWAI® Controller

ESP32 family has a TWAI® controller with the following features:

- compatible with ISO 11898-1 protocol (CAN Specification 2.0)
- standard frame format (11-bit ID) and extended frame format (29-bit ID)
- bit rates:

- from 25 Kbit/s to 1 Mbit/s in chip revision v0.0/v1.0/v1.1
- from 12.5 Kbit/s to 1 Mbit/s in chip revision v3.0/v3.1
- multiple modes of operation: Normal, Listen Only, and Self-Test
- 64-byte receive FIFO
- special transmissions: single-shot transmissions and self reception
- acceptance filter (single and dual filter modes)
- error detection and handling: error counters, configurable error interrupt threshold, error code capture, arbitration lost capture

For details, see <u>ESP32 Technical Reference Manual</u> > Chapter Two-wire Automotive Interface (TWAI).

#### 3.8.13 Ethernet MAC Interface

An IEEE-802.3-2008-compliant Media Access Controller (MAC) is provided for Ethernet LAN communications. ESP32 requires an external physical interface device (PHY) to connect to the physical LAN bus (twisted-pair, fiber, etc.). The PHY is connected to ESP32 through 17 signals of MII or nine signals of RMII. The following features are supported on the Ethernet MAC (EMAC) interface:

- 10 Mbps and 100 Mbps rates
- Dedicated DMA controller allowing high-speed transfer between the dedicated SRAM and Ethernet MAC
- Tagged MAC frame (VLAN support)
- Half-duplex (CSMA/CD) and full-duplex operation
- MAC control sublayer (control frames)
- 32-bit CRC generation and removal
- Several address-filtering modes for physical and multicast address (multicast and group addresses)
- 32-bit status code for each transmitted or received frame
- Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 512 words (32-bit)
- Hardware PTP (Precision Time Protocol) in accordance with IEEE 1588 2008 (PTP V2)
- 25 MHz/50 MHz clock output

For details, see ESP32 Technical Reference Manual > Chapter Ethernet Media Access Controller (MAC).

## 3.9 Analog Peripherals

#### 3.9.1 Analog-to-Digital Converter (ADC)

ESP32 integrates two 12-bit SAR ADCs and supports measurements on 18 channels (analog-enabled pins). The ULP coprocessor in ESP32 is also designed to measure voltage, while operating in the sleep mode, which enables low-power consumption. The CPU can be woken up by a threshold setting and/or via other triggers.

With appropriate settings, the ADCs can be configured to measure voltage on 18 pins maximum.

Table 3-3 describes the ADC characteristics.

Table 3-3. ADC Characteristics

| Parameter                       | Description                                 | Min | Max | Unit |
|---------------------------------|---------------------------------------------|-----|-----|------|
| DNL (Differential nonlinearity) | RTC controller; ADC connected to an         | _7  | 7   | LSB  |
| DINE (Dillerential Honlineanty) | external 100 nF capacitor; DC signal input; | -/  | _ ′ | LOD  |
| INL (Integral nonlinearity)     | ambient temperature at 25 °C;               | -12 | 12  | LSB  |
| inc (integral norminearity)     | Wi-Fi&Bluetooth off                         | -12 | 12  | LOD  |
| Sampling rate                   | RTC controller                              | _   | 200 | ksps |
| Sampling rate                   | DIG controller                              | _   | 2   | Msps |

#### Notes:

- When atten = 3 and the measurement result is above 3000 (voltage at approx. 2450 mV), the ADC accuracy will be worse than described in the table above.
- To get better DNL results, users can take multiple sampling tests with a filter, or calculate the average value.
- The input voltage range of GPIO pins within VDD3P3\_RTC domain should strictly follow the DC characteristics provided in Table 4-3. Otherwise, measurement errors may be introduced, and chip performance may be affected.

By default, there are ±6% differences in measured results between chips. ESP-IDF provides couple of <u>calibration</u> <u>methods</u> for ADC1. Results after calibration using eFuse Vref value are shown in Table 3-4. For higher accuracy, users may apply other calibration methods provided in ESP-IDF, or implement their own.

Table 3-4. ADC Calibration Results

| Parameter   | Description                                                  | Min | Max | Unit |
|-------------|--------------------------------------------------------------|-----|-----|------|
|             | Atten = 0, effective measurement range of 100 $\sim$ 950 mV  | -23 | 23  | mV   |
| Total error | Atten = 1, effective measurement range of 100 $\sim$ 1250 mV | -30 | 30  | mV   |
| Total error | Atten = 2, effective measurement range of 150 $\sim$ 1750 mV | -40 | 40  | mV   |
|             | Atten = 3, effective measurement range of 150 $\sim$ 2450 mV | -60 | 60  | mV   |

For details, see ESP32 Technical Reference Manual > Chapter On-Chip Sensors and Analog Signal Processing.

### 3.9.2 Digital-to-Analog Converter (DAC)

Two 8-bit DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The design structure is composed of integrated resistor strings and a buffer. This dual DAC supports power supply as input voltage reference. The two DAC channels can also support independent conversions.

For details, see ESP32 Technical Reference Manual > Chapter On-Chip Sensors and Analog Signal Processing.

#### 3.9.3 Touch Sensor

ESP32 has 10 capacitive-sensing GPIOs, which detect variations induced by touching or approaching the GPIOs with a finger or other objects. The low-noise nature of the design and the high sensitivity of the circuit allow

relatively small pads to be used. Arrays of pads can also be used, so that a larger area or more points can be detected. The 10 capacitive-sensing GPIOs are listed in Table 3-5.

Table 3-5. Capacitive-Sensing GPIOs Available on ESP32

| Capacitive-Sensing Signal Name | Pin Name |
|--------------------------------|----------|
| ТО                             | GPIO4    |
| T1                             | GPI00    |
| T2                             | GPIO2    |
| T3                             | MTDO     |
| T4                             | MTCK     |
| T5                             | MTDI     |
| T6                             | MTMS     |
| T7                             | GPIO27   |
| T8                             | 32K_XN   |
| Т9                             | 32K_XP   |

For details, see <u>ESP32 Technical Reference Manual</u> > Chapter On-Chip Sensors and Analog Signal Processing.

#### Note:

ESP32 Touch Sensor has not passed the Conducted Susceptibility (CS) test for now, and thus has limited application scenarios.

#### **Peripheral Pin Configurations** 3.10

Table 3-6. Peripheral Pin Configurations

| Interface    | Signal   | Pin         | Function                    |
|--------------|----------|-------------|-----------------------------|
|              | ADC1_CH0 | SENSOR_VP   |                             |
|              | ADC1_CH1 | SENSOR_CAPP |                             |
|              | ADC1_CH2 | SENSOR_CAPN |                             |
|              | ADC1_CH3 | SENSOR_VN   |                             |
|              | ADC1_CH4 | 32K_XP      |                             |
|              | ADC1_CH5 | 32K_XN      |                             |
|              | ADC1_CH6 | VDET_1      |                             |
|              | ADC1_CH7 | VDET_2      |                             |
| ADC          | ADC2_CH0 | GPIO4       | Tivo 10 bit SAD ADCo        |
| ADC          | ADC2_CH1 | GPIO0       | Two 12-bit SAR ADCs         |
|              | ADC2_CH2 | GPIO2       |                             |
|              | ADC2_CH3 | MTDO        |                             |
|              | ADC2_CH4 | MTCK        |                             |
|              | ADC2_CH5 | MTDI        |                             |
|              | ADC2_CH6 | MTMS        |                             |
|              | ADC2_CH7 | GPIO27      |                             |
|              | ADC2_CH8 | GPIO25      |                             |
|              | ADC2_CH9 | GPIO26      |                             |
| DAC          | DAC_1    | GPIO25      | Two 8-bit DACs              |
| DAC          | DAC_2    | GPIO26      | 1 IWO 6-DIL DACS            |
|              | TOUCH0   | GPIO4       |                             |
|              | TOUCH1   | GPIO0       |                             |
|              | TOUCH2   | GPIO2       |                             |
|              | TOUCH3   | MTDO        |                             |
| Touch Sensor | TOUCH4   | MTCK        | Capacitive touch sensors    |
| Touch Sensor | TOUCH5   | MTDI        | Capacitive touch sensors    |
|              | TOUCH6   | MTMS        |                             |
|              | TOUCH7   | GPIO27      |                             |
|              | TOUCH8   | 32K_XN      |                             |
|              | TOUCH9   | 32K_XP      |                             |
|              | MTDI     | MTDI        |                             |
| JTAG         | MTCK     | MTCK        | ITAC for poftware debugging |
| JIAG         | MTMS     | MTMS        | JTAG for software debugging |
|              | MTDO     | MTDO        |                             |

| Interface                    | Signal          | Pin             | Function                                     |
|------------------------------|-----------------|-----------------|----------------------------------------------|
|                              | HS2_CLK         | MTMS            |                                              |
|                              | HS2_CMD         | MTDO            | Cumparta CD mamany agrid VO 01 atandarid     |
| SD/SDIO/MMC Host             | HS2_DATA0       | GPIO2           | Supports SD memory card V3.01 standard       |
| Controller                   | HS2_DATA1       | GPIO4           |                                              |
|                              | HS2_DATA2       | MTDI            |                                              |
|                              | HS2_DATA3       | MTCK            |                                              |
|                              | PWM0_OUT0~2     |                 |                                              |
|                              | PWM1_OUT_IN0~2  |                 | Three channels of 16 bit timers generate     |
|                              | PWM0_FLT_IN0~2  |                 | Three channels of 16-bit timers generate     |
| Motor DV/V                   | PWM1_FLT_IN0~2  | Any CDIO Dina   | PWM waveforms. Each channel has a pair       |
| Motor PWM                    | PWM0_CAP_IN0~2  | - Any GPIO Pins | of output signals, three fault detection     |
|                              | PWM1_CAP_IN0~2  |                 | signals, three event-capture signals, and    |
|                              | PWM0_SYNC_IN0~2 |                 | three sync signals.                          |
|                              | PWM1_SYNC_IN0~2 |                 |                                              |
|                              | SD_CLK          | MTMS            |                                              |
|                              | SD_CMD          | MTDO            | CDIO interfece that conforms to the          |
| SDIO/SPI Slave<br>Controller | SD_DATA0        | GPIO2           | SDIO interface that conforms to the          |
|                              | SD_DATA1        | GPIO4           | industry standard SDIO 2.0 card              |
|                              | SD_DATA2        | MTDI            | specification                                |
|                              | SD_DATA3        | MTCK            |                                              |
|                              | U0RXD_in        |                 |                                              |
|                              | U0CTS_in        |                 |                                              |
|                              | U0DSR_in        |                 |                                              |
|                              | U0TXD_out       |                 |                                              |
|                              | U0RTS_out       |                 |                                              |
|                              | U0DTR_out       |                 |                                              |
| UART                         | U1RXD_in        | Any GPIO Pins   | Three UART devices with hardware             |
| UANT                         | U1CTS_in        | Any GPIO PINS   | flow-control and DMA                         |
|                              | U1TXD_out       |                 |                                              |
|                              | U1RTS_out       |                 |                                              |
|                              | U2RXD_in        |                 |                                              |
|                              | U2CTS_in        |                 |                                              |
|                              | U2TXD_out       |                 |                                              |
|                              | U2RTS_out       |                 |                                              |
|                              | I2CEXT0_SCL_in  |                 |                                              |
|                              | I2CEXTO_SDA_in  |                 |                                              |
|                              | I2CEXT1_SCL_in  |                 |                                              |
| I2C                          | I2CEXT1_SDA_in  | Any GPIO Pins   | Two I2C devices in slave or master mode      |
| 120                          | I2CEXT0_SCL_out | ANY GETO FINS   | TWO IZO GEVICES III SIAVE OI ITIASTEI TITOGE |
|                              | I2CEXT0_SDA_out |                 |                                              |
|                              | I2CEXT1_SCL_out |                 |                                              |
|                              | I2CEXT1_SDA_out |                 |                                              |

| Interface       | Signal             | Pin            | Function                                                                              |  |  |  |  |
|-----------------|--------------------|----------------|---------------------------------------------------------------------------------------|--|--|--|--|
| LED PWM         | ledc_hs_sig_out0~7 | Any GPIO Pins  | 16 independent channels @80 MHz clock/RTC CLK. Duty accuracy: 16 bits.                |  |  |  |  |
| LLD I VVIVI     | ledc_ls_sig_out0~7 |                | Glody The Oblive Buty accuracy. To bits.                                              |  |  |  |  |
|                 | I2S0I_DATA_in0~15  |                |                                                                                       |  |  |  |  |
|                 | I2S0O_BCK_in       |                |                                                                                       |  |  |  |  |
|                 | I2S0O_WS_in        |                |                                                                                       |  |  |  |  |
|                 | I2S0I_BCK_in       |                |                                                                                       |  |  |  |  |
|                 | I2S0I_WS_in        |                |                                                                                       |  |  |  |  |
|                 | I2S0I_H_SYNC       |                |                                                                                       |  |  |  |  |
|                 | I2S0I_V_SYNC       |                |                                                                                       |  |  |  |  |
|                 | I2S0I_H_ENABLE     |                |                                                                                       |  |  |  |  |
|                 | I2S0O_BCK_out      |                |                                                                                       |  |  |  |  |
|                 | I2S0O_WS_out       |                | Stereo input and output from/to the audio                                             |  |  |  |  |
|                 | I2S0I_BCK_out      |                | codec; parallel LCD data output; parallel                                             |  |  |  |  |
|                 | I2S0I_WS_out       |                | camera data input.                                                                    |  |  |  |  |
| I2S             | I2S0O_DATA_out0~23 | Any GPIO Pins  | odinora data inpat.                                                                   |  |  |  |  |
| 120             | I2S1I_DATA_in0~15  | ATTY GPIO PITS |                                                                                       |  |  |  |  |
|                 | I2S1O_BCK_in       |                | Note: I2S0_CLK and I2S1_CLK can only                                                  |  |  |  |  |
|                 | I2S10_WS_in        |                | be mapped to GPIO0, U0RXD (GPIO3), or                                                 |  |  |  |  |
|                 | I2S1I_BCK_in       |                | U0TXD (GPIO1) via IO MUX by selecting                                                 |  |  |  |  |
|                 | I2S1I_WS_in        |                | GPIO functions CLK_OUT1, CLK_OUT2,                                                    |  |  |  |  |
|                 | I2S1I_H_SYNC       |                | and CLK_OUT3. For more information, see                                               |  |  |  |  |
|                 | I2S1I_V_SYNC       |                | ESP32 Technical Reference Manual >                                                    |  |  |  |  |
|                 | I2S1I_H_ENABLE     |                | Chapter IO_MUX and GPIO Matrix > Table                                                |  |  |  |  |
|                 | I2S1O_BCK_out      |                | IO MUX Pad Summary.                                                                   |  |  |  |  |
|                 | I2S1O_WS_out       |                |                                                                                       |  |  |  |  |
|                 | I2S1I_BCK_out      |                |                                                                                       |  |  |  |  |
|                 | I2S1I_WS_out       |                |                                                                                       |  |  |  |  |
|                 | I2S1O_DATA_out0~23 |                |                                                                                       |  |  |  |  |
|                 | I2S0_CLK           | GPIO0, U0RXD,  |                                                                                       |  |  |  |  |
|                 | I2S1_CLK           | or U0TXD       |                                                                                       |  |  |  |  |
| RMT             | RMT_SIG_IN0~7      | Any GPIO Pins  | Eight channels for an IR transmitter and                                              |  |  |  |  |
| I NVI I         | RMT_SIG_OUT0~7     | ANY GETO FINS  | receiver of various waveforms                                                         |  |  |  |  |
|                 | HSPIQ_in/_out      |                | Standard SPI consists of clock,                                                       |  |  |  |  |
|                 | HSPID_in/_out      |                | chip-select, MOSI and MISO. These SPIs                                                |  |  |  |  |
|                 | HSPICLK_in/_out    |                | can be connected to LCD and other                                                     |  |  |  |  |
|                 | HSPI_CS0_in/_out   |                |                                                                                       |  |  |  |  |
|                 | HSPI_CS1_out       |                | external devices. They support the                                                    |  |  |  |  |
| General Purpose | HSPI_CS2_out       | Any GPIO Pins  | <ul><li>following features:</li><li>Both master and slave modes;</li></ul>            |  |  |  |  |
| SPI             | VSPIQ_in/_out      | ANY ON TO FINS | Four sub-modes of the SPI transfer                                                    |  |  |  |  |
|                 | VSPID_in/_out      |                | format;                                                                               |  |  |  |  |
|                 | VSPICLK_in/_out    |                |                                                                                       |  |  |  |  |
|                 | VSPI_CS0_in/_out   |                | <ul><li>Configurable SPI frequency;</li><li>Up to 64 bytes of FIFO and DMA.</li></ul> |  |  |  |  |
|                 | VSPI_CS1_out       |                | - Op to 04 bytes of Fill O and DIVIA.                                                 |  |  |  |  |

| Interface     | Signal           | Pin           | Function                                                                   |
|---------------|------------------|---------------|----------------------------------------------------------------------------|
|               | VSPI_CS2_out     |               |                                                                            |
|               | SPIHD            | SD_DATA_2     |                                                                            |
|               | SPIWP            | SD_DATA_3     |                                                                            |
|               | SPICS0           | SD_CMD        |                                                                            |
|               | SPICLK           | SD_CLK        |                                                                            |
|               | SPIQ             | SD_DATA_0     |                                                                            |
|               | SPID             | SD_DATA_1     |                                                                            |
|               | HSPICLK          | MTMS          |                                                                            |
|               | HSPICS0          | MTDO          | Cupports Standard SDL Dual SDL and                                         |
| Parallel QSPI | HSPIQ            | MTDI          | Supports Standard SPI, Dual SPI, and Quad SPI that can be connected to the |
| Parallel QSPI | HSPID            | MTCK          | external flash and SRAM                                                    |
|               | HSPIHD           | GPIO4         | external liash and Shaivi                                                  |
|               | HSPIWP           | GPIO2         |                                                                            |
|               | VSPICLK          | GPIO18        |                                                                            |
|               | VSPICS0          | GPIO5         |                                                                            |
|               | VSPIQ            | GPIO19        |                                                                            |
|               | VSPID            | GPIO23        |                                                                            |
|               | VSPIHD           | GPIO21        |                                                                            |
|               | VSPIWP           | GPIO22        |                                                                            |
|               | EMAC_TX_CLK      | GPIO0         |                                                                            |
|               | EMAC_RX_CLK      | GPIO5         |                                                                            |
|               | EMAC_TX_EN       | GPIO21        |                                                                            |
|               | EMAC_TXD0        | GPIO19        |                                                                            |
|               | EMAC_TXD1        | GPIO22        |                                                                            |
|               | EMAC_TXD2        | MTMS          |                                                                            |
|               | EMAC_TXD3        | MTDI          |                                                                            |
|               | EMAC_RX_ER       | MTCK          |                                                                            |
|               | EMAC_RX_DV       | GPIO27        |                                                                            |
|               | EMAC_RXD0        | GPIO25        |                                                                            |
| EMAC          | EMAC_RXD1        | GPIO26        | Ethernet MAC with MII/RMII interface                                       |
|               | EMAC_RXD2        | U0TXD         |                                                                            |
|               | EMAC_RXD3        | MTDO          |                                                                            |
|               | EMAC_CLK_OUT     | GPIO16        |                                                                            |
|               | EMAC_CLK_OUT_180 | GPIO17        |                                                                            |
|               | EMAC_TX_ER       | GPIO4         |                                                                            |
|               | EMAC_MDC_out     | Any GPIO Pins |                                                                            |
|               | EMAC_MDI_in      | Any GPIO Pins |                                                                            |
|               | EMAC_MDO_out     | Any GPIO Pins |                                                                            |
|               | EMAC_CRS_out     | Any GPIO Pins |                                                                            |
|               | EMAC_COL_out     | Any GPIO Pins |                                                                            |

| Interface     | Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pin                | Function                                                                                     |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------|
| Pulse Counter | pent_sig_ch0_in0  pent_sig_ch1_in0  pent_etrl_ch0_in0  pent_etrl_ch1_in0  pent_sig_ch0_in1  pent_sig_ch1_in1  pent_etrl_ch0_in1  pent_etrl_ch0_in2  pent_sig_ch0_in2  pent_sig_ch1_in2  pent_etrl_ch0_in2  pent_etrl_ch0_in3  pent_sig_ch0_in3  pent_sig_ch1_in3  pent_sig_ch1_in3  pent_ctrl_ch0_in3  pent_ctrl_ch0_in3  pent_ctrl_ch0_in4  pent_sig_ch0_in4  pent_sig_ch1_in4  pent_ctrl_ch0_in5  pent_sig_ch0_in5  pent_sig_ch1_in5  pent_sig_ch0_in6  pent_sig_ch0_in6  pent_sig_ch0_in6  pent_sig_ch0_in7  pent_sig_ch1_in7  pent_sig_ch1_in7  pent_sig_ch1_in7  pent_sig_ch1_in7 | Pin  Any GPIO Pins | Operating in seven different modes, the pulse counter captures pulse and counts pulse edges. |
| TWAI          | pent_etrl_eh1_in7 twai_rx twai_tx twai_bus_off_on twai_clkout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | - Any GPIO Pins    | Compatible with ISO 11898-1 protocol (CAN Specification 2.0)                                 |

## 4 Electrical Characteristics

## 4.1 Absolute Maximum Ratings

Stresses above those listed in Table 4-1 *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and normal operation of the device at these or any other conditions beyond those indicated in Section 4.2 Recommended Power Supply Characteristics is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

| arameter Description                              |                              | Min  | Max  | Unit |
|---------------------------------------------------|------------------------------|------|------|------|
| VDDA, VDD3P3, VDD3P3_RTC,<br>VDD3P3_CPU, VDD_SDIO | Allowed input voltage        | -0.3 | 3.6  | V    |
| l <sub>output</sub> 1                             | Cumulative IO output current | _    | 1200 | mA   |
| $T_{STORE}$                                       | Storage temperature          | -40  | 150  | °C   |

Table 4-1. Absolute Maximum Ratings

## 4.2 Recommended Power Supply Characteristics

**Parameter** Unit Description Min Тур Max VDDA, VDD3P3\_RTC note 1, VDD3P3, Voltage applied to power supply pins 2.3/3.0 note 3 3.3 3.6 V VDD\_SDIO (3.3 V mode) note 2 per power domain VDD3P3 CPU Voltage applied to power supply pin 1.8 3.3 3.6 V Current delivered by external power 0.5 Α  $|V_{DD}|$ supply T note 4 Operating temperature -40 125  $^{\circ}C$ 

Table 4-2. Recommended Power Supply Characteristics

- 1. When writing eFuse, VDD3P3\_RTC should be at least 3.3 V.
- VDD\_SDIO works as the power supply for the related IO, and also for an external device. Please refer to the Appendix IO\_MUX of this datasheet for more details.
  - VDD\_SDIO can be sourced internally by the ESP32 from the VDD3P3\_RTC power domain:
    - When VDD\_SDIO operates at 3.3 V, it is driven directly by VDD3P3\_RTC through a 6  $\Omega$  resistor, therefore, there will be some voltage drop from VDD3P3\_RTC.
    - When VDD\_SDIO operates at 1.8 V, it can be generated from ESP32's internal LDO. The maximum current this LDO can offer is 40 mA, and the output voltage range is 1.65 V ~ 2.0 V.
  - VDD\_SDIO can also be driven by an external power supply.
  - Please refer to Section 2.3.1 Power Scheme, for more information.
- 3. Chips with a 3.3 V flash or PSRAM in-package: this minimum voltage is 3.0 V;
  - Chips with no flash or PSRAM in-package: this minimum voltage is 2.3 V;
  - For more information, see Section 1 ESP32 Series Comparison.
- 4. The operating temperature of ESP32-U4WDH ranges from -40 °C to 105 °C, due to the in-package flash.
  - The operating temperature of ESP32-D0WDR2-V3 ranges from -40 °C to 85 °C, due to the in-package PSRAM.
  - $\bullet$  For other chips that have no in-package flash or PSRAM, their operating temperature is -40 °C  $\sim$  125 °C.

<sup>&</sup>lt;sup>1</sup> The product proved to be fully functional after all its IO pins were pulled high while being connected to ground for 24 consecutive hours at ambient temperature of 25 °C.

## 4.3 DC Characteristics (3.3 V, 25 °C)

Table 4-3. DC Characteristics (3.3 V, 25 °C)

| Parameter      | Description                                                                                              | on                                      | Min                   | Тур | Max                   | Unit |
|----------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------|-----|-----------------------|------|
| $C_{IN}$       | Pin capacitance                                                                                          |                                         | _                     | 2   | _                     | рF   |
| $V_{IH}$       | High-level input voltage                                                                                 |                                         | 0.75×VDD <sup>1</sup> | _   | VDD1+0.3              | V    |
| $V_{IL}$       | Low-level input voltage                                                                                  |                                         | -0.3                  | _   | 0.25×VDD <sup>1</sup> | V    |
| $ I_{IH} $     | High-level input current                                                                                 |                                         | _                     |     | 50                    | nA   |
| $ I_{IL} $     | Low-level input current                                                                                  |                                         | _                     | _   | 50                    | nA   |
| $V_{OH}$       | High-level output voltage                                                                                |                                         | 0.8×VDD <sup>1</sup>  |     | _                     | V    |
| $V_{OL}$       | Low-level output voltage                                                                                 |                                         | _                     | _   | 0.1×VDD <sup>1</sup>  | V    |
|                | High-level source current (VDD¹ = 3.3 V,                                                                 | VDD3P3_CPU power domain <sup>1, 2</sup> | _                     | 40  | _                     | mA   |
| $I_{OH}$       | $V_{OH} >= 3.3 \text{ V},$ $V_{OH} >= 2.64 \text{ V},$ output drive strength set to the maximum)         | VDD3P3_RTC power domain <sup>1, 2</sup> | _                     | 40  | _                     | mA   |
|                |                                                                                                          | VDD_SDIO power domain <sup>1, 3</sup>   | _                     | 20  | _                     | mA   |
| $I_{OL}$       | Low-level sink current (VDD $^1$ = 3.3 V, V $_{OL}$ = 0.495 V, output drive strength set to the maximum) |                                         | _                     | 28  | _                     | mA   |
| $R_{PU}$       | Resistance of internal pull-up resistor                                                                  |                                         |                       | 45  |                       | kΩ   |
| $R_{PD}$       | Resistance of internal pull-down resistor                                                                |                                         | _                     | 45  | _                     | kΩ   |
| $V_{IL\_nRST}$ | Low-level input voltage of C to shut down the chip                                                       | HIP_PU                                  | _                     | _   | 0.6                   | V    |

- 1. Please see Table IO\_MUX for IO's power domain. VDD is the I/O voltage for a particular power domain of pins.
- 2. For VDD3P3\_CPU and VDD3P3\_RTC power domain, per-pin current sourced in the same domain is gradually reduced from around 40 mA to around 29 mA,  $V_{OH}>=2.64$  V, as the number of current-source pins increases.
- 3. For VDD\_SDIO power domain, per-pin current sourced in the same domain is gradually reduced from around 30 mA to around 10 mA,  $V_{OH}>=2.64$  V, as the number of current-source pins increases.

## 4.4 RF Current Consumption in Active Mode

The current consumption measurements are taken with a 3.3 V supply at 25 °C of ambient temperature at the RF port. All transmitters' measurements are based on a 50% duty cycle.

Table 4-4. Current Consumption Depending on RF Modes

| Work Mode                                       | Min | Тур      | Max | Unit |
|-------------------------------------------------|-----|----------|-----|------|
| Transmit 802.11b, DSSS 1 Mbps, POUT = +19.5 dBm | _   | 240      | _   | mA   |
| Transmit 802.11g, OFDM 54 Mbps, POUT = +16 dBm  | _   | 190      | _   | mA   |
| Transmit 802.11n, OFDM MCS7, POUT = +14 dBm     | _   | 180      | _   | mA   |
| Receive 802.11b/g/n                             | _   | 95 ~ 100 | _   | mA   |
| Transmit BT/BLE, POUT = 0 dBm                   | _   | 130      | _   | mA   |
| Receive BT/BLE                                  | _   | 95 ~ 100 | _   | mA   |

#### Reliability 4.5

Table 4-5. Reliability Qualifications

| Test Item                   | Test Conditions                                       | Test Standard |  |
|-----------------------------|-------------------------------------------------------|---------------|--|
| HTOL (High Temperature      | 105 °C 1000 bours                                     | JESD22-A108   |  |
| Operating Life)             | 125 °C, 1000 hours                                    | JESD22-A100   |  |
| ESD (Electro-Static         | HBM (Human Body Mode) <sup>1</sup> ± 2000 V           | JS-001        |  |
| Discharge Sensitivity)      | CDM (Charge Device Mode) <sup>2</sup> ± 500 V         | JS-002        |  |
| Latabup                     | Current trigger ± 200 mA                              | IECD70        |  |
| Latch up                    | Voltage trigger 1.5 × VDD $_{max}$                    | - JESD78      |  |
|                             | Bake 24 hours @125 °C                                 | J-STD-020,    |  |
| Preconditioning             | Moisture soak (level 3: 192 hours @30 °C, 60% RH)     | JESD47,       |  |
|                             | IR reflow solder: 260 + 0 °C, 20 seconds, three times | JESD22-A113   |  |
| TCT (Temperature Cycling    | -65 °C / 150 °C, 500 cycles                           | JESD22-A104   |  |
| Test)                       | -03 07 130 0, 300 cycles                              | JESD22-A104   |  |
| Autoclave Test              | 121 °C, 100% RH, 96 hours                             | JESD22-A102   |  |
| uHAST (Highly Acceler-      | 120 °C 950/ DH 06 hours                               | JESD22-A118   |  |
| ated Stress Test, unbiased) | 130 °C, 85% RH, 96 hours                              | 0L0D22-A110   |  |
| HTSL (High Temperature      | 150 °C, 1000 hours                                    | JESD22-A103   |  |
| Storage Life)               | 130 O, 1000 Hours                                     | JEOD22-A103   |  |

<sup>1.</sup> JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.

## 4.6 Wi-Fi Radio

Table 4-6. Wi-Fi Radio Characteristics

| Parameter                            | Description     | Min  | Тур    | Max  | Unit |
|--------------------------------------|-----------------|------|--------|------|------|
| Operating frequency range $^{note1}$ | _               | 2412 |        | 2484 | MHz  |
| Output impedance note2               | -               | -    | note 2 | _    | Ω    |
| TX power note3                       | 11n, MCS7       | 12   | 13     | 14   | dBm  |
| 1X power                             | 11b mode        | 18.5 | 19.5   | 20.5 | dBm  |
|                                      | 11b, 1 Mbps     | _    | -98    | _    | dBm  |
|                                      | 11b, 11 Mbps    | _    | -88    | _    | dBm  |
|                                      | 11g, 6 Mbps     | _    | -93    | _    | dBm  |
| Sensitivity                          | 11g, 54 Mbps    | _    | -75    | _    | dBm  |
| Sensitivity                          | 11n, HT20, MCS0 |      | -93    |      | dBm  |
|                                      | 11n, HT20, MCS7 | _    | -73    |      | dBm  |
|                                      | 11n, HT40, MCS0 | _    | -90    | _    | dBm  |
|                                      | 11n, HT40, MCS7 | _    | -70    | _    | dBm  |
|                                      | 11g, 6 Mbps     | _    | 27     | _    | dB   |
| Adjacent channel rejection           | 11g, 54 Mbps    | _    | 13     | _    | dB   |
| Adjacent channel rejection           | 11n, HT20, MCS0 |      | 27     |      | dB   |

<sup>2.</sup> JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.

| Parameter | Description     | Min | Тур | Max | Unit |
|-----------|-----------------|-----|-----|-----|------|
|           | 11n, HT20, MCS7 | _   | 12  | _   | dB   |

- 1. Device should operate in the frequency range allocated by regional regulatory authorities. Target operating frequency range is configurable by software.
- 2. The typical value of the Wi-Fi radio output impedance is different between chips in different QFN packages. For chips in a QFN 6×6 package, the value is 30+j10  $\Omega$ . For chips in a QFN 5×5 package, the value is 35+j10  $\Omega$ .
- 3. Target TX power is configurable based on device or certification requirements.

#### 4.7 **Bluetooth Radio**

#### 4.7.1 Receiver -Basic Data Rate

Table 4-7. Receiver Characteristics -Basic Data Rate

| Parameter                         | Description         | Min | Тур | Max            | Unit |
|-----------------------------------|---------------------|-----|-----|----------------|------|
| Sensitivity @0.1% BER             | _                   | -90 | -89 | -88            | dBm  |
| Maximum received signal @0.1% BER | _                   | 0   | _   | _              | dBm  |
| Co-channel C/I                    | _                   | _   | +7  | _              | dB   |
|                                   | F = F0 + 1 MHz      | _   | _   | -6             | dB   |
|                                   | F = F0 -1 MHz       | _   |     | -6             | dB   |
| Adjacent channel selectivity C/I  | F = F0 + 2 MHz      | _   | _   | -25            | dB   |
|                                   | F = F0 -2 MHz       | _   |     | -33            | dB   |
|                                   | F = F0 + 3 MHz      | _   | _   | -25            | dB   |
|                                   | F = F0 –3 MHz       | _   | _   | <del>-45</del> | dB   |
|                                   | 30 MHz ~ 2000 MHz   | -10 | _   | _              | dBm  |
| Out-of-band blocking performance  | 2000 MHz ~ 2400 MHz | -27 | _   | _              | dBm  |
| Out-or-parid blocking performance | 2500 MHz ~ 3000 MHz | -27 |     |                | dBm  |
|                                   | 3000 MHz ~ 12.5 GHz | -10 | _   | _              | dBm  |
| Intermodulation                   | _                   | -36 |     | _              | dBm  |

#### 4.7.2 Transmitter -Basic Data Rate

Table 4-8. Transmitter Characteristics -Basic Data Rate

| Parameter                       | Description          | Min   | Тур | Max | Unit |
|---------------------------------|----------------------|-------|-----|-----|------|
| RF transmit power note1         | _                    | _     | 0   | _   | dBm  |
| Gain control step               | _                    | _     | 3   | _   | dB   |
| RF power control range          | _                    | -12   | _   | +9  | dBm  |
| +20 dB bandwidth                | _                    | _     | 0.9 | _   | MHz  |
|                                 | $F = F0 \pm 2 MHz$   | _     | -47 | _   | dBm  |
| Adjacent channel transmit power | $F = F0 \pm 3 MHz$   | _     | -55 | _   | dBm  |
|                                 | $F = F0 \pm > 3 MHz$ | _     | -60 | _   | dBm  |
| $\Delta \ f1_{	ext{avg}}$       | _                    | _     |     | 155 | kHz  |
| $\Delta f 2_{\sf max}$          | _                    | 133.7 |     | _   | kHz  |

| Parameter                               | Description | Min | Тур  | Max | Unit      |
|-----------------------------------------|-------------|-----|------|-----|-----------|
| $\Delta~f2_{ m avg}/\Delta~f1_{ m avg}$ | _           | _   | 0.92 | _   | _         |
| ICFT                                    | _           | _   | -7   | _   | kHz       |
| Drift rate                              | _           | _   | 0.7  | _   | kHz/50 μs |
| Drift (DH1)                             | _           | _   | 6    | _   | kHz       |
| Drift (DH5)                             | _           | _   | 6    | _   | kHz       |

<sup>1.</sup> There are in total eight power levels from level 0 to level 7, with transmit power ranging from -12 dBm to 9 dBm. When the power level rises by 1, the transmit power increases by 3 dB. Power level 4 is used by default and the corresponding transmit power is 0 dBm.

## 4.7.3 Receiver - Enhanced Data Rate

Table 4-9. Receiver Characteristics - Enhanced Data Rate

| Parameter                          | Description    | Min | Тур | Max | Unit |  |  |
|------------------------------------|----------------|-----|-----|-----|------|--|--|
| $\pi$ /4 DQPSK                     |                |     |     |     |      |  |  |
| Sensitivity @0.01% BER             | _              | -90 | -89 | -88 | dBm  |  |  |
| Maximum received signal @0.01% BER | _              | _   | 0   | _   | dBm  |  |  |
| Co-channel C/I                     | _              | _   | 11  | _   | dB   |  |  |
|                                    | F = F0 + 1 MHz | _   | -7  | _   | dB   |  |  |
|                                    | F = F0 -1 MHz  | _   | -7  | _   | dB   |  |  |
| Adjacent channel collectivity C/I  | F = F0 + 2 MHz | _   | -25 | _   | dB   |  |  |
| Adjacent channel selectivity C/I   | F = F0 -2 MHz  | _   | -35 | _   | dB   |  |  |
|                                    | F = F0 + 3 MHz | _   | -25 | _   | dB   |  |  |
|                                    | F = F0 –3 MHz  | _   | -45 | _   | dB   |  |  |
| 18                                 | PSK            |     |     |     |      |  |  |
| Sensitivity @0.01% BER             | _              | -84 | -83 | -82 | dBm  |  |  |
| Maximum received signal @0.01% BER | _              | _   | -5  | _   | dBm  |  |  |
| C/I c-channel                      | _              | _   | 18  | _   | dB   |  |  |
|                                    | F = F0 + 1 MHz | _   | 2   | _   | dB   |  |  |
|                                    | F = F0 -1 MHz  | _   | 2   | _   | dB   |  |  |
| Adjacent channel coloctivity C/I   | F = F0 + 2 MHz | _   | -25 | _   | dB   |  |  |
| Adjacent channel selectivity C/I   | F = F0 -2 MHz  | _   | -25 | _   | dB   |  |  |
|                                    | F = F0 + 3 MHz | _   | -25 | _   | dB   |  |  |
|                                    | F = F0 –3 MHz  | _   | -38 | _   | dB   |  |  |

## 4.7.4 Transmitter - Enhanced Data Rate

Table 4-10. Transmitter Characteristics - Enhanced Data Rate

| Parameter                                     | Description | Min | Тур | Max | Unit |
|-----------------------------------------------|-------------|-----|-----|-----|------|
| RF transmit power (see note under Table 4-10) | _           | _   | 0   | _   | dBm  |
| Gain control step                             | _           | _   | 3   | _   | dB   |
| RF power control range                        | _           | -12 | _   | +9  | dBm  |

| Parameter                         | Description                | Min | Тур   | Max | Unit |
|-----------------------------------|----------------------------|-----|-------|-----|------|
| $\pi/4$ DQPSK max w0              | _                          | _   | -0.72 | _   | kHz  |
| $\pi/4$ DQPSK max wi              | _                          | _   | -6    | _   | kHz  |
| $\pi/4$ DQPSK max lwi + w0l       | _                          | _   | -7.42 | _   | kHz  |
| 8DPSK max w0                      | _                          | _   | 0.7   | _   | kHz  |
| 8DPSK max wi                      | _                          | _   | -9.6  | _   | kHz  |
| 8DPSK max lwi + w0l               | _                          | _   | -10   | _   | kHz  |
|                                   | RMS DEVM                   | _   | 4.28  | _   | %    |
| $\pi/4$ DQPSK modulation accuracy | 99% DEVM                   | _   | 100   | _   | %    |
|                                   | Peak DEVM                  |     | 13.3  | _   | %    |
|                                   | RMS DEVM                   | _   | 5.8   | _   | %    |
| 8 DPSK modulation accuracy        | 99% DEVM                   |     | 100   | _   | %    |
|                                   | Peak DEVM                  | _   | 14    | _   | %    |
|                                   | $F = F0 \pm 1 \text{ MHz}$ | _   | -46   | _   | dBm  |
| In-band spurious emissions        | $F = F0 \pm 2 MHz$         | _   | -40   | _   | dBm  |
|                                   | $F = F0 \pm 3 \text{ MHz}$ |     | -46   |     | dBm  |
|                                   | F = F0 + /-> 3 MHz         | _   | _     | -53 | dBm  |
| EDR differential phase coding     | _                          | _   | 100   | _   | %    |

#### 4.8 **Bluetooth LE Radio**

## 4.8.1 Receiver

Table 4-11. Receiver Characteristics -Bluetooth LE

| Parameter                          | Description         | Min | Тур | Max | Unit |
|------------------------------------|---------------------|-----|-----|-----|------|
| Sensitivity @30.8% PER             | _                   | -94 | -93 | -92 | dBm  |
| Maximum received signal @30.8% PER | _                   | 0   | _   | _   | dBm  |
| Co-channel C/I                     | _                   | _   | +10 | _   | dB   |
|                                    | F = F0 + 1 MHz      | _   | -5  | _   | dB   |
|                                    | F = F0 -1 MHz       | _   | -5  | _   | dB   |
| Adjacent channel selectivity C/I   | F = F0 + 2 MHz      | _   | -25 | _   | dB   |
|                                    | F = F0 –2 MHz       | _   | -35 | _   | dB   |
|                                    | F = F0 + 3 MHz      | _   | -25 | _   | dB   |
|                                    | F = F0 –3 MHz       | _   | -45 | _   | dB   |
|                                    | 30 MHz ~ 2000 MHz   | -10 | _   | _   | dBm  |
| Out-of-band blocking performance   | 2000 MHz ~ 2400 MHz | -27 |     | _   | dBm  |
|                                    | 2500 MHz ~ 3000 MHz | -27 | _   | _   | dBm  |
|                                    | 3000 MHz ~ 12.5 GHz | -10 |     |     | dBm  |
| Intermodulation                    |                     | -36 |     |     | dBm  |

## 4.8.2 Transmitter

Table 4-12. Transmitter Characteristics - Bluetooth LE

| Parameter                                    | Description                  | Min | Тур  | Max | Unit      |
|----------------------------------------------|------------------------------|-----|------|-----|-----------|
| RF transmit power (see note under Table 4-8) | _                            | _   | 0    | _   | dBm       |
| Gain control step                            | _                            | _   | 3    | _   | dB        |
| RF power control range                       | _                            | -12 | _    | +9  | dBm       |
|                                              | $F = F0 \pm 2 MHz$           | _   | -52  | _   | dBm       |
| Adjacent channel transmit power              | $F = F0 \pm 3 \text{ MHz}$   | _   | -58  | _   | dBm       |
|                                              | $F = F0 \pm > 3 \text{ MHz}$ |     | -60  | _   | dBm       |
| $\Delta f1_{avg}$                            | _                            | _   | _    | 265 | kHz       |
| $\Delta~f2_{\sf max}$                        | _                            | 247 | _    | _   | kHz       |
| $\Delta~f2_{ m avg}/\Delta~f1_{ m avg}$      | _                            | _   | 0.92 | _   | _         |
| ICFT                                         | _                            |     | -10  | _   | kHz       |
| Drift rate                                   | _                            | _   | 0.7  | _   | kHz/50 μs |
| Drift                                        | _                            | _   | 2    | _   | kHz       |

# 5 Packaging

- For information about tape, reel, and chip marking, please refer to Espressif Chip Packaging Information.
- The pins of the chip are numbered in anti-clockwise order starting from Pin 1 in the top view. For pin numbers and pin names, see also pin layout figures in Section 2.1 Pin Layout.



Figure 5-1. QFN48 (6x6 mm) Package



Figure 5-2. QFN48 (5x5 mm) Package

## 6 Related Documentation and Resources

#### **Related Documentation**

- ESP32 Technical Reference Manual Detailed information on how to use the ESP32 memory and peripherals.
- ESP32 Hardware Design Guidelines Guidelines on how to integrate the ESP32 into your hardware product.
- ESP32 ECO and Workarounds for Bugs Correction of ESP32 design errors.
- Certificates

https://espressif.com/en/support/documents/certificates

• ESP32 Product/Process Change Notifications (PCN)

https://espressif.com/en/support/documents/pcns

• ESP32 Advisories - Information on security, bugs, compatibility, component reliability.

https://espressif.com/en/support/documents/advisories

• Documentation Updates and Update Notification Subscription

https://espressif.com/en/support/download/documents

## **Developer Zone**

- ESP-IDF Programming Guide for ESP32 Extensive documentation for the ESP-IDF development framework.
- ESP-IDF and other development frameworks on GitHub.

https://github.com/espressif

• ESP32 BBS Forum – Engineer-to-Engineer (E2E) Community for Espressif products where you can post questions, share knowledge, explore ideas, and help solve problems with fellow engineers.

https://esp32.com/

• The ESP Journal - Best Practices, Articles, and Notes from Espressif folks.

https://blog.espressif.com/

• See the tabs SDKs and Demos, Apps, Tools, AT Firmware.

https://espressif.com/en/support/download/sdks-demos

#### **Products**

• ESP32 Series SoCs - Browse through all ESP32 SoCs.

https://espressif.com/en/products/socs?id=ESP32

ESP32 Series Modules – Browse through all ESP32-based modules.

https://espressif.com/en/products/modules?id=ESP32

• ESP32 Series DevKits - Browse through all ESP32-based devkits.

https://espressif.com/en/products/devkits?id=ESP32

• ESP Product Selector – Find an Espressif hardware product suitable for your needs by comparing or applying filters. https://products.espressif.com/#/product-selector?language=en

#### Contact Us

• See the tabs Sales Questions, Technical Enquiries, Circuit Schematic & PCB Design Review, Get Samples (Online stores), Become Our Supplier, Comments & Suggestions.

https://espressif.com/en/contact-us/sales-questions

# Appendix A –ESP32 Pin Lists

## A.1. Notes on ESP32 Pin Lists

Table 6-1. Notes on ESP32 Pin Lists

| No. | Description                                                                                     |
|-----|-------------------------------------------------------------------------------------------------|
| 1   | In Table IO_MUX, the boxes highlighted in yellow indicate the GPIO pins that are input-only.    |
| I   | Please see the following note for further details.                                              |
|     | GPIO pins 34-39 are input-only. These pins do not feature an output driver or internal pull-    |
| 2   | up/pull-down circuitry. The pin names are: SENSOR_VP (GPIO36), SENSOR_CAPP (GPIO37),            |
|     | SENSOR_CAPN (GPIO38), SENSOR_VN (GPIO39), VDET_1 (GPIO34), VDET_2 (GPIO35).                     |
|     | The pins are grouped into four power domains: VDDA (analog power supply), VDD3P3_RTC            |
|     | (RTC power supply), VDD3P3_CPU (power supply of digital IOs and CPU cores), VDD_SDIO            |
| 3   | (power supply of SDIO IOs). VDD_SDIO is the output of the internal SDIO-LDO. The voltage        |
|     | of SDIO-LDO can be configured at 1.8 V or be the same as that of VDD3P3_RTC. The strap-         |
|     | ping pin and eFuse bits determine the default voltage of the SDIO-LDO. Software can change      |
|     | the voltage of the SDIO-LDO by configuring register bits. For details, please see the column    |
|     | "Power Domain" in Table IO_MUX.                                                                 |
|     | The functional pins in the VDD3P3_RTC domain are those with analog functions, including the     |
| 4   | 32 kHz crystal oscillator, ADC, DAC, and the capacitive touch sensor. Please see columns        |
|     | "Analog Function 0 ~ 2" in Table IO_MUX.                                                        |
| 5   | These VDD3P3_RTC pins support the RTC function, and can work during Deep-sleep. For             |
|     | example, an RTC-GPIO can be used for waking up the chip from Deep-sleep.                        |
|     | The GPIO pins support up to six digital functions, as shown in columns "Function 0 $\sim$ 5" In |
|     | Table IO_MUX. The function selection registers will be set as "N", where N is the function      |
|     | number. Below are some definitions:                                                             |
|     | <ul> <li>SD_* is for signals of the SDIO slave.</li> </ul>                                      |
|     | HS1_* is for Port 1 signals of the SDIO host.                                                   |
|     | HS2_* is for Port 2 signals of the SDIO host.                                                   |
| 6   | MT* is for signals of the JTAG.                                                                 |
|     | <ul> <li>U0* is for signals of the UART0 module.</li> </ul>                                     |
|     | <ul> <li>U1* is for signals of the UART1 module.</li> </ul>                                     |
|     | • U2* is for signals of the UART2 module.                                                       |
|     | SPI* is for signals of the SPI01 module.                                                        |
|     | HSPI* is for signals of the SPI2 module.                                                        |
|     | VSPI* is for signals of the SPI3 module.                                                        |

| No. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | Each column about digital "Function" is accompanied by a column about "Type". Please see the following explanations for the meanings of "type" with respect to each "function" they are associated with. For each "Function-N", "type" signifies:  • It input only. If a function other than "Function-N" is assigned, the input signal of "Function-N" is still from this pin.                                                                                                                                                                                                          |
| 7   | <ul> <li>I1: input only. If a function other than "Function-N" is assigned, the input signal of "Function-N" is always "1".</li> <li>I0: input only. If a function other than "Function-N" is assigned, the input signal of "Function-N" is always "0".</li> <li>O: output only.</li> <li>T: high-impedance.</li> <li>I/O/T: combinations of input, output, and high-impedance according to the function sig-</li> </ul>                                                                                                                                                                 |
|     | <ul> <li>I/O/T: combinations of input, output, and high-impedance according to the function signal.</li> <li>I1/O/T: combinations of input, output, and high-impedance, according to the function signal. If a function is not selected, the input signal of the function is "1".</li> <li>For example, pin 30 can function as HS1_CMD or SD_CMD, where HS1_CMD is of an "I1/O/T" type. If pin 30 is selected as HS1_CMD, this pin's input and output are controlled by the SDIO host. If pin 30 is not selected as HS1_CMD, the input signal of the SDIO host is always "1".</li> </ul> |
| 8   | <ul> <li>Each digital output pin is associated with its configurable drive strength. Column "Drive Strength" in Table IO_MUX lists the default values. The drive strength of the digital output pins can be configured into one of the following four options: <ul> <li>0: ~5 mA</li> <li>1: ~10 mA</li> <li>2: ~20 mA</li> <li>3: ~40 mA</li> </ul> </li> <li>The default value is 2.</li> <li>The drive strength of the internal pull-up (wpu) and pull-down (wpd) is ~75 μA.</li> </ul>                                                                                               |
| 9   | Column "At Reset" in Table IO_MUX lists the status of each pin during reset, including input-<br>enable (ie=1), internal pull-up (wpu) and internal pull-down (wpd). During reset, all pins are<br>output-disabled.                                                                                                                                                                                                                                                                                                                                                                      |
| 10  | Column "After Reset" in Table IO_MUX lists the status of each pin immediately after reset, including input-enable (ie=1), internal pull-up (wpu) and internal pull-down (wpd). After reset, each pin is set to "Function 0". The output-enable is controlled by digital Function 0.                                                                                                                                                                                                                                                                                                      |
| 11  | Table Ethernet_MAC is about the signal mapping inside Ethernet MAC. The Ethernet MAC supports MII and RMII interfaces, and supports both the internal PLL clock and the external clock source. For the MII interface, the Ethernet MAC is with/without the TX_ERR signal. MDC, MDIO, CRS and COL are slow signals, and can be mapped onto any GPIO pin through the GPIO-Matrix.                                                                                                                                                                                                          |
| 12  | Table GPIO Matrix is for the GPIO-Matrix. The signals of the on-chip functional modules can be mapped onto any GPIO pin. Some signals can be mapped onto a pin by both IO-MUX and GPIO-Matrix, as shown in the column tagged as "Same input signal from IO_MUX core" in Table GPIO Matrix.                                                                                                                                                                                                                                                                                               |

| No. | Description                                                                                     |
|-----|-------------------------------------------------------------------------------------------------|
|     | *In Table GPIO_Matrix, the column "Default Value if unassigned" records the default value       |
| 13  | of the an input signal if no GPIO is assigned to it. The actual value is determined by register |
| 13  | GPIO_FUNCm_IN_INV_SEL and GPIO_FUNCm_IN_SEL. (The value of m ranges from 1 to                   |
|     | 255.)                                                                                           |

# A.2. GPIO\_Matrix

Table 6-2. GPIO\_Matrix

|        |                | Default     | Same Input  |                     |                  |
|--------|----------------|-------------|-------------|---------------------|------------------|
| Signal |                | Value If    | Signal from |                     | Output Enable of |
| No.    | Input Signals  | Unassigned* | IO_MUX Core | Output Signals      | Output Signals   |
| 0      | SPICLK_in      | 0           | yes         | SPICLK_out          | SPICLK_oe        |
| 1      | SPIQ_in        | 0           | yes         | SPIQ_out            | SPIQ_oe          |
| 2      | SPID_in        | 0           | yes         | SPID_out            | SPID_oe          |
| 3      | SPIHD_in       | 0           | yes         | SPIHD_out           | SPIHD_oe         |
| 4      | SPIWP_in       | 0           | yes         | SPIWP_out           | SPIWP_oe         |
| 5      | SPICS0_in      | 0           | yes         | SPICS0_out          | SPICS0_oe        |
| 6      | SPICS1_in      | 0           | no          | SPICS1_out          | SPICS1_oe        |
| 7      | SPICS2_in      | 0           | no          | SPICS2_out          | SPICS2_oe        |
| 8      | HSPICLK_in     | 0           | yes         | HSPICLK_out         | HSPICLK_oe       |
| 9      | HSPIQ_in       | 0           | yes         | HSPIQ_out           | HSPIQ_oe         |
| 10     | HSPID_in       | 0           | yes         | HSPID_out           | HSPID_oe         |
| 11     | HSPICS0_in     | 0           | yes         | HSPICS0_out         | HSPICS0_oe       |
| 12     | HSPIHD_in      | 0           | yes         | HSPIHD_out          | HSPIHD_oe        |
| 13     | HSPIWP_in      | 0           | yes         | HSPIWP_out          | HSPIWP_oe        |
| 14     | U0RXD_in       | 0           | yes         | U0TXD_out           | 1'd1             |
| 15     | U0CTS_in       | 0           | yes         | U0RTS_out           | 1'd1             |
| 16     | U0DSR_in       | 0           | no          | U0DTR_out           | 1'd1             |
| 17     | U1RXD_in       | 0           | yes         | U1TXD_out           | 1'd1             |
| 18     | U1CTS_in       | 0           | yes         | U1RTS_out           | 1'd1             |
| 23     | I2S0O_BCK_in   | 0           | no          | I2S0O_BCK_out       | 1'd1             |
| 24     | I2S1O_BCK_in   | 0           | no          | I2S1O_BCK_out       | 1'd1             |
| 25     | 12S0O_WS_in    | 0           | no          | I2S0O_WS_out        | 1'd1             |
| 26     | I2S10_WS_in    | 0           | no          | I2S1O_WS_out        | 1'd1             |
| 27     | I2S0I_BCK_in   | 0           | no          | I2S0I_BCK_out       | 1'd1             |
| 28     | I2S0I_WS_in    | 0           | no          | I2S0I_WS_out        | 1'd1             |
| 29     | I2CEXTO_SCL_in | 1           | no          | I2CEXT0_SCL_out     | 1'd1             |
| 30     | I2CEXTO_SDA_in | 1           | no          | I2CEXT0_SDA_out     | 1'd1             |
| 31     | pwm0_sync0_in  | 0           | no          | sdio_tohost_int_out | 1'd1             |
| 32     | pwm0_sync1_in  | 0           | no          | pwm0_out0a          | 1'd1             |
| 33     | pwm0_sync2_in  | 0           | no          | pwm0_out0b          | 1'd1             |
| 34     | pwm0_f0_in     | 0           | no          | pwm0_out1a          | 1'd1             |

|        |                   | Default     | Same Input  |                  |                |  |  |  |
|--------|-------------------|-------------|-------------|------------------|----------------|--|--|--|
| Signal |                   | Value If    | Signal from | Output Enable of |                |  |  |  |
| No.    | Input Signals     | Unassigned* | IO_MUX Core | Output Signals   | Output Signals |  |  |  |
| 35     | pwm0_f1_in        | 0           | no          | pwm0_out1b       | 1'd1           |  |  |  |
| 36     | pwm0_f2_in        | 0           | no          | pwm0_out2a       | 1'd1           |  |  |  |
| 37     | <u> </u>          | 0           | no          | pwm0_out2b       | 1'd1           |  |  |  |
| 39     | pcnt_sig_ch0_in0  | 0           | no          | _                | 1'd1           |  |  |  |
| 40     | pcnt_sig_ch1_in0  | 0           | no          | _                | 1'd1           |  |  |  |
| 41     | pcnt_ctrl_ch0_in0 | 0           | no          | _                | 1'd1           |  |  |  |
| 42     | pcnt_ctrl_ch1_in0 | 0           | no          | _                | 1'd1           |  |  |  |
| 43     | pcnt_sig_ch0_in1  | 0           | no          | _                | 1'd1           |  |  |  |
| 44     | pcnt_sig_ch1_in1  | 0           | no          | _                | 1'd1           |  |  |  |
| 45     | pcnt_ctrl_ch0_in1 | 0           | no          | _                | 1'd1           |  |  |  |
| 46     | pcnt_ctrl_ch1_in1 | 0           | no          | _                | 1'd1           |  |  |  |
| 47     | pcnt_sig_ch0_in2  | 0           | no          | _                | 1'd1           |  |  |  |
| 48     | pcnt_sig_ch1_in2  | 0           | no          | _                | 1'd1           |  |  |  |
| 49     | pcnt_ctrl_ch0_in2 | 0           | no          | _                | 1'd1           |  |  |  |
| 50     | pcnt_ctrl_ch1_in2 | 0           | no          | _                | 1'd1           |  |  |  |
| 51     | pcnt_sig_ch0_in3  | 0           | no          | _                | 1'd1           |  |  |  |
| 52     | pcnt_sig_ch1_in3  | 0           | no          | _                | 1'd1           |  |  |  |
| 53     | pcnt_ctrl_ch0_in3 | 0           | no          | _                | 1'd1           |  |  |  |
| 54     | pcnt_ctrl_ch1_in3 | 0           | no          | _                | 1'd1           |  |  |  |
| 55     | pcnt_sig_ch0_in4  | 0           | no          | _                | 1'd1           |  |  |  |
| 56     | pcnt_sig_ch1_in4  | 0           | no          | _                | 1'd1           |  |  |  |
| 57     | pcnt_ctrl_ch0_in4 | 0           | no          | _                | 1'd1           |  |  |  |
| 58     | pcnt_ctrl_ch1_in4 | 0           | no          | _                | 1'd1           |  |  |  |
| 61     | HSPICS1_in        | 0           | no          | HSPICS1_out      | HSPICS1_oe     |  |  |  |
| 62     | HSPICS2_in        | 0           | no          | HSPICS2_out      | HSPICS2_oe     |  |  |  |
| 63     | VSPICLK_in        | 0           | yes         | VSPICLK_out_mux  | VSPICLK_oe     |  |  |  |
| 64     | VSPIQ_in          | 0           | yes         | VSPIQ_out        | VSPIQ_oe       |  |  |  |
| 65     | VSPID_in          | 0           | yes         | VSPID_out        | VSPID_oe       |  |  |  |
| 66     | VSPIHD_in         | 0           | yes         | VSPIHD_out       | VSPIHD_oe      |  |  |  |
| 67     | VSPIWP_in         | 0           | yes         | VSPIWP_out       | VSPIWP_oe      |  |  |  |
| 68     | VSPICS0_in        | 0           | yes         | VSPICS0_out      | VSPICS0_oe     |  |  |  |
| 69     | VSPICS1_in        | 0           | no          | VSPICS1_out      | VSPICS1_oe     |  |  |  |
| 70     | VSPICS2_in        | 0           | no          | VSPICS2_out      | VSPICS2_oe     |  |  |  |
| 71     | pcnt_sig_ch0_in5  | 0           | no          | ledc_hs_sig_out0 | 1'd1           |  |  |  |
| 72     | pcnt_sig_ch1_in5  | 0           | no          | ledc_hs_sig_out1 | 1'd1           |  |  |  |
| 73     | pcnt_ctrl_ch0_in5 | 0           | no          | ledc_hs_sig_out2 | 1'd1           |  |  |  |
| 74     | pcnt_ctrl_ch1_in5 | 0           | no          | ledc_hs_sig_out3 | 1'd1           |  |  |  |
| 75     | pcnt_sig_ch0_in6  | 0           | no          | ledc_hs_sig_out4 | 1'd1           |  |  |  |
| 76     | pcnt_sig_ch1_in6  | 0           | no          | ledc_hs_sig_out5 | 1'd1           |  |  |  |
| 77     | pcnt_ctrl_ch0_in6 | 0           | no          | ledc_hs_sig_out6 | 1'd1           |  |  |  |
| 78     | pcnt_ctrl_ch1_in6 | 0           | no          | ledc_hs_sig_out7 | 1'd1           |  |  |  |

| Signal<br>No. | Input Signals                     | Default Value If Unassigned* | Same Input Signal from IO_MUX Core | Output Signals           | Output Enable of<br>Output Signals |  |  |  |
|---------------|-----------------------------------|------------------------------|------------------------------------|--------------------------|------------------------------------|--|--|--|
| 79            | pcnt_sig_ch0_in7                  | Onassigned                   | no                                 | ledc_ls_sig_out0         | 1'd1                               |  |  |  |
| 80            | pcnt_sig_cno_in7 pcnt_sig_ch1_in7 | 0                            | no                                 | ledc_ls_sig_out1 1'd1    |                                    |  |  |  |
| 81            | pcnt_sig_cm_im7                   | 0                            | no                                 | ledc_ls_sig_out2         | 1'd1                               |  |  |  |
| 82            | pcnt_ctrl_ch1_in7                 | 0                            | no                                 | ledc_ls_sig_out3         | 1'd1                               |  |  |  |
| 83            | rmt_sig_in0                       | 0                            | no                                 | ledc_ls_sig_out4         | 1'd1                               |  |  |  |
| 84            | rmt_sig_in1                       | 0                            | no                                 | ledc_ls_sig_out5         | 1'd1                               |  |  |  |
| 85            | rmt_sig_in2                       | 0                            | no                                 | ledc_ls_sig_out6         | 1'd1                               |  |  |  |
| 86            | rmt_sig_in3                       | 0                            | no                                 | ledc_ls_sig_out7         | 1'd1                               |  |  |  |
| 87            | rmt_sig_in4                       | 0                            | no                                 | rmt_sig_out0             | 1'd1                               |  |  |  |
| 88            | rmt_sig_in5                       | 0                            | no                                 | rmt_sig_out1             | 1'd1                               |  |  |  |
| 89            | rmt_sig_in6                       | 0                            | no                                 | rmt_sig_out2             | 1'd1                               |  |  |  |
| 90            | rmt_sig_in7                       | 0                            | no                                 | rmt_sig_out3             | 1'd1                               |  |  |  |
| 91            | —                                 |                              | 110                                | rmt_sig_out4             | 1'd1                               |  |  |  |
| 92            |                                   |                              |                                    | rmt_sig_out6             | 1'd1                               |  |  |  |
| 94            | twai_rx                           | 1                            | no                                 | rmt_sig_out7             | 1'd1                               |  |  |  |
| 95            | I2CEXT1_SCL_in                    | 1                            | no                                 | I2CEXT1_SCL_out          | 1'd1                               |  |  |  |
| 96            | I2CEXT1_SDA_in                    | 1                            | no                                 | I2CEXT1_SDA_out          | 1'd1                               |  |  |  |
| 97            | host_card_detect_n_1              | 0                            | no                                 | host_ccmd_od_pullup_en_n | 1'd1                               |  |  |  |
| 98            | host_card_detect_n_2              | 0                            | no                                 | host_rst_n_1             | 1'd1                               |  |  |  |
| 99            | host_card_write_prt_1             | 0                            | no                                 | host_rst_n_2             | 1'd1                               |  |  |  |
| 100           | host_card_write_prt_2             | 0                            | no                                 | gpio_sd0_out             | 1'd1                               |  |  |  |
| 100           | host_card_int_n_1                 | 0                            | no                                 | gpio_sd1_out             | 1'd1                               |  |  |  |
| 101           | host_card_int_n_2                 | 0                            | no                                 | gpio_sd2_out             | 1'd1                               |  |  |  |
| 102           |                                   | 0                            |                                    | gpio_sd3_out             | 1'd1                               |  |  |  |
| 103           | pwm1_sync0_in<br>pwm1_sync1_in    | 0                            | no                                 | gpio_sd3_out             | 1'd1                               |  |  |  |
| 104           |                                   | 0                            | no                                 |                          | 1'd1                               |  |  |  |
| 105           | pwm1_sync2_in<br>pwm1_f0_in       | 0                            | no                                 | gpio_sd5_out             | 1'd1                               |  |  |  |
|               | pwm1_i0_in<br>pwm1_f1_in          | 0                            | no                                 | gpio_sd6_out             | 1'd1                               |  |  |  |
| 107           |                                   | 0                            | no                                 | gpio_sd7_out             | 1'd1                               |  |  |  |
| 108<br>109    | pwm1_f2_in                        | 0                            | no                                 | pwm1_out0a<br>pwm1_out0b | 1'd1                               |  |  |  |
| 110           | pwm0_cap0_in<br>pwm0_cap1_in      | 0                            | no                                 | pwm1_out1a               | 1'd1                               |  |  |  |
| 111           | pwm0_cap1_in<br>pwm0_cap2_in      | 0                            | no                                 | pwm1_out1b               | 1'd1                               |  |  |  |
| 112           | pwm0_cap2_in<br>pwm1_cap0_in      | 0                            | no                                 | pwm1_out2a               | 1'd1                               |  |  |  |
| 113           | pwm1_cap0_in                      | 0                            | no                                 | pwm1_out2b               | 1'd1                               |  |  |  |
| 114           | pwm1_cap1_in                      | 0                            | no                                 | pwm1_out2b<br>pwm2_out1h | 1'd1                               |  |  |  |
| 115           | pwm2_flta                         | 1                            | no                                 | pwm2_out1l               | 1'd1                               |  |  |  |
| 116           | pwm2_fltb                         | 1                            | no                                 | pwm2_out2h               | 1'd1                               |  |  |  |
| 117           | pwm2_cap1_in                      | 0                            | no                                 | pwm2_out2l               | 1'd1                               |  |  |  |
| 118           | pwm2_cap2_in                      | 0                            | no                                 | pwm2_out3h               | 1'd1                               |  |  |  |
| 119           | pwm2_cap3_in                      | 0                            | no                                 | pwm2_out3l               | 1'd1                               |  |  |  |
| 120           | pwm3_flta                         | 1                            | no                                 | pwm2_out4h               | 1'd1                               |  |  |  |

|        |                 | Default     | Same Input  |                  |                  |  |
|--------|-----------------|-------------|-------------|------------------|------------------|--|
| Signal |                 | Value If    | Signal from |                  | Output Enable of |  |
| No.    | Input Signals   | Unassigned* | IO_MUX Core | Output Signals   | Output Signals   |  |
| 121    | pwm3_fltb       | 1           | no          | pwm2 out4l       | 1'd1             |  |
| 122    | pwm3_cap1_in    | 0           | no          | _                | 1'd1             |  |
| 123    | pwm3_cap2_in    | 0           | no          | twai_tx          | 1'd1             |  |
| 124    | pwm3_cap3_in    | 0           | no          | twai_bus_off_on  | 1'd1             |  |
| 125    | _               | _           | _           | twai_clkout      | 1'd1             |  |
| 140    | I2S0I_DATA_in0  | 0           | no          | I2S0O_DATA_out0  | 1'd1             |  |
| 141    | I2S0I_DATA_in1  | 0           | no          | I2S0O_DATA_out1  | 1'd1             |  |
| 142    | I2S0I_DATA_in2  | 0           | no          | I2S0O_DATA_out2  | 1'd1             |  |
| 143    | I2S0I_DATA_in3  | 0           | no          | I2S0O_DATA_out3  | 1'd1             |  |
| 144    | I2S0I_DATA_in4  | 0           | no          | I2S0O_DATA_out4  | 1'd1             |  |
| 145    | I2S0I_DATA_in5  | 0           | no          | I2S0O_DATA_out5  | 1'd1             |  |
| 146    | I2S0I_DATA_in6  | 0           | no          | I2S0O_DATA_out6  | 1'd1             |  |
| 147    | I2S0I_DATA_in7  | 0           | no          | I2S0O_DATA_out7  | 1'd1             |  |
| 148    | I2S0I_DATA_in8  | 0           | no          | I2S0O_DATA_out8  | 1'd1             |  |
| 149    | I2S0I_DATA_in9  | 0           | no          | I2S0O_DATA_out9  | 1'd1             |  |
| 150    | I2S0I_DATA_in10 | 0           | no          | I2S0O_DATA_out10 | 1'd1             |  |
| 151    | I2S0I_DATA_in11 | 0           | no          | I2S0O_DATA_out11 | 1'd1             |  |
| 152    | I2S0I_DATA_in12 | 0           | no          | I2S0O_DATA_out12 | 1'd1             |  |
| 153    | I2S0I_DATA_in13 | 0           | no          | I2S0O_DATA_out13 | 1'd1             |  |
| 154    | I2S0I_DATA_in14 | 0           | no          | I2S0O_DATA_out14 | 1'd1             |  |
| 155    | I2S0I_DATA_in15 | 0           | no          | I2S0O_DATA_out15 | 1'd1             |  |
| 156    | _               | _           | _           | I2S0O_DATA_out16 | 1'd1             |  |
| 157    | _               | _           | _           | I2S0O_DATA_out17 | 1'd1             |  |
| 158    | _               | _           | _           | I2S0O_DATA_out18 | 1'd1             |  |
| 159    | _               | _           | _           | I2S0O_DATA_out19 | 1'd1             |  |
| 160    | _               | _           | _           | I2S0O_DATA_out20 | 1'd1             |  |
| 161    | _               | _           | _           | I2S0O_DATA_out21 | 1'd1             |  |
| 162    | _               | _           | _           | I2S0O_DATA_out22 | 1'd1             |  |
| 163    | _               | _           | _           | I2S0O_DATA_out23 | 1'd1             |  |
| 164    | I2S1I_BCK_in    | 0           | no          | I2S1I_BCK_out    | 1'd1             |  |
| 165    | I2S1I_WS_in     | 0           | no          | I2S1I_WS_out     | 1'd1             |  |
| 166    | I2S1I_DATA_in0  | 0           | no          | I2S1O_DATA_out0  | 1'd1             |  |
| 167    | I2S1I_DATA_in1  | 0           | no          | I2S1O_DATA_out1  | 1'd1             |  |
| 168    | I2S1I_DATA_in2  | 0           | no          | I2S1O_DATA_out2  | 1'd1             |  |
| 169    | I2S1I_DATA_in3  | 0           | no          | I2S1O_DATA_out3  | 1'd1             |  |
| 170    | I2S1I_DATA_in4  | 0           | no          | I2S1O_DATA_out4  | 1'd1             |  |
| 171    | I2S1I_DATA_in5  | 0           | no          | I2S1O_DATA_out5  | 1'd1             |  |
| 172    | I2S1I_DATA_in6  | 0           | no          | I2S1O_DATA_out6  | 1'd1             |  |
| 173    | I2S1I_DATA_in7  | 0           | no          | I2S1O_DATA_out7  | 1'd1             |  |
| 174    | I2S1I_DATA_in8  | 0           | no          | I2S1O_DATA_out8  | 1'd1             |  |
| 175    | I2S1I_DATA_in9  | 0           | no          | I2S1O_DATA_out9  | 1'd1             |  |

|        |                 | Default     | Same Input  |                   |                  |  |  |
|--------|-----------------|-------------|-------------|-------------------|------------------|--|--|
| Signal |                 | Value If    | Signal from |                   | Output Enable of |  |  |
| No.    | Input Signals   | Unassigned* | IO_MUX Core | Output Signals    | Output Signals   |  |  |
| 176    | I2S1I_DATA_in10 | 0           | no          | I2S1O_DATA_out10  | 1'd1             |  |  |
| 177    | I2S1I_DATA_in11 | 0           | no          | I2S1O_DATA_out11  | 1'd1             |  |  |
| 178    | I2S1I_DATA_in12 | 0           | no          | I2S1O_DATA_out12  | 1'd1             |  |  |
| 179    | I2S1I_DATA_in13 | 0           | no          | I2S1O_DATA_out13  | 1'd1             |  |  |
| 180    | I2S1I_DATA_in14 | 0           | no          | I2S1O_DATA_out14  | 1'd1             |  |  |
| 181    | I2S1I_DATA_in15 | 0           | no          | I2S1O_DATA_out15  | 1'd1             |  |  |
| 182    | _               | _           | _           | I2S1O_DATA_out16  | 1'd1             |  |  |
| 183    | _               | _           | _           | I2S1O_DATA_out17  | 1'd1             |  |  |
| 184    | _               | _           | _           | I2S1O_DATA_out18  | 1'd1             |  |  |
| 185    | _               | _           | _           | I2S1O_DATA_out19  | 1'd1             |  |  |
| 186    | _               | _           | _           | I2S1O_DATA_out20  | 1'd1             |  |  |
| 187    | _               | _           | _           | I2S1O_DATA_out21  | 1'd1             |  |  |
| 188    | _               | _           | _           | I2S1O_DATA_out22  | 1'd1             |  |  |
| 189    | _               | _           | _           | I2S1O_DATA_out23  | 1'd1             |  |  |
| 190    | I2S0I_H_SYNC    | 0           | no          | pwm3_out1h        | 1'd1             |  |  |
| 191    | I2S0I_V_SYNC    | 0           | no          | pwm3_out1l        | 1'd1             |  |  |
| 192    | I2S0I_H_ENABLE  | 0           | no          | pwm3_out2h        | 1'd1             |  |  |
| 193    | I2S1I_H_SYNC    | 0           | no          | pwm3_out2l        | 1'd1             |  |  |
| 194    | I2S1I_V_SYNC    | 0           | no          | pwm3_out3h        | 1'd1             |  |  |
| 195    | I2S1I_H_ENABLE  | 0           | no          | pwm3_out3l        | 1'd1             |  |  |
| 196    | _               | _           | _           | pwm3_out4h        | 1'd1             |  |  |
| 197    | _               | _           | _           | pwm3_out4l        | 1'd1             |  |  |
| 198    | U2RXD_in        | 0           | yes         | U2TXD_out         | 1'd1             |  |  |
| 199    | U2CTS_in        | 0           | yes         | U2RTS_out         | 1'd1             |  |  |
| 200    | emac_mdc_i      | 0           | no          | emac_mdc_o        | emac_mdc_oe      |  |  |
| 201    | emac_mdi_i      | 0           | no          | emac_mdo_o        | emac_mdo_o_e     |  |  |
| 202    | emac_crs_i      | 0           | no          | emac_crs_o        | emac_crs_oe      |  |  |
| 203    | emac_col_i      | 0           | no          | emac_col_o        | emac_col_oe      |  |  |
| 204    | pcmfsync_in     | 0           | no          | bt_audio0_irq     | 1'd1             |  |  |
| 205    | pcmclk_in       | 0           | no          | bt_audio1_irq     | 1'd1             |  |  |
| 206    | pcmdin          | 0           | no          | bt_audio2_irq     | 1'd1             |  |  |
| 207    | _               | _           | _           | ble_audio0_irq    | 1'd1             |  |  |
| 208    | _               | _           | _           | ble_audio1_irq    | 1'd1             |  |  |
| 209    | _               | _           | _           | ble_audio2_irq    | 1'd1             |  |  |
| 210    | _               | _           | _           | pcmfsync_out      | pcmfsync_en      |  |  |
| 211    | _               | _           | _           | pcmclk_out        | pcmclk_en        |  |  |
| 212    | _               | _           | _           | pcmdout           | pcmdout_en       |  |  |
| 213    | _               | _           | _           | ble_audio_sync0_p | 1'd1             |  |  |
| 214    | _               | _           | _           | ble_audio_sync1_p | 1'd1             |  |  |
| 215    | _               | _           | _           | ble_audio_sync2_p | 1'd1             |  |  |
| 224    | _               | _           | _           | sig_in_func224    | 1'd1             |  |  |

|        |               | Default     | Same Input  |                |                  |
|--------|---------------|-------------|-------------|----------------|------------------|
| Signal |               | Value If    | Signal from |                | Output Enable of |
| No.    | Input Signals | Unassigned* | IO_MUX Core | Output Signals | Output Signals   |
| 225    | _             | _           | _           | sig_in_func225 | 1'd1             |
| 226    | _             | _           | _           | sig_in_func226 | 1'd1             |
| 227    | _             | _           | _           | sig_in_func227 | 1'd1             |
| 228    | _             | _           | _           | sig_in_func228 | 1'd1             |

# A.3. Ethernet\_MAC

Table 6-3. Ethernet\_MAC

| Pin Name          | Function6                | MII (int_osc)      | MII (ext_osc)    | RMII (int_osc)                                                             | RMII (ext_osc) |  |  |  |  |  |  |  |  |
|-------------------|--------------------------|--------------------|------------------|----------------------------------------------------------------------------|----------------|--|--|--|--|--|--|--|--|
| GPIO0             | EMAC_TX_CLK              | TX_CLK (I)         | TX_CLK (I)       | CLK_OUT(O)                                                                 | EXT_OSC_CLK(I) |  |  |  |  |  |  |  |  |
| GPIO5             | EMAC_RX_CLK              | RX_CLK (I)         | RX_CLK (I)       | _                                                                          | _              |  |  |  |  |  |  |  |  |
| GPIO21            | EMAC_TX_EN               | TX_EN(O)           | TX_EN(O)         | TX_EN(O)                                                                   | TX_EN(O)       |  |  |  |  |  |  |  |  |
| GPIO19            | EMAC_TXD0                | TXD[0](O)          | TXD[0](O)        | TXD[0](O)                                                                  | TXD[0](O)      |  |  |  |  |  |  |  |  |
| GPIO22            | EMAC_TXD1                | TXD[1](O)          | TXD[1](O)        | TXD[1](O)                                                                  | TXD[1](O)      |  |  |  |  |  |  |  |  |
| MTMS              | EMAC_TXD2                | TXD[2](O)          | TXD[2](O)        | _                                                                          | _              |  |  |  |  |  |  |  |  |
| MTDI              | EMAC_TXD3                | TXD[3](O)          | TXD[3](O)        | _                                                                          | _              |  |  |  |  |  |  |  |  |
| MTCK              | EMAC_RX_ER               | RX_ER(I)           | RX_ER(I)         | _                                                                          | _              |  |  |  |  |  |  |  |  |
| GPIO27            | EMAC_RX_DV               | RX_DV(I)           | RX_DV(I)         | CRS_DV(I)                                                                  | CRS_DV(I)      |  |  |  |  |  |  |  |  |
| GPIO25            | EMAC_RXD0                | RXD[0](I)          | RXD[0](I)        | RXD[0](I)                                                                  | RXD[0](I)      |  |  |  |  |  |  |  |  |
| GPIO26            | EMAC_RXD1                | RXD[1](I)          | RXD[1](I)        | RXD[1](I)                                                                  | RXD[1](I)      |  |  |  |  |  |  |  |  |
| U0TXD             | EMAC_RXD2                | RXD[2](I)          | RXD[2](I)        | _                                                                          | _              |  |  |  |  |  |  |  |  |
| MTDO              | EMAC_RXD3                | RXD[3](I)          | RXD[3](I)        | _                                                                          | _              |  |  |  |  |  |  |  |  |
| GPIO16            | EMAC_CLK_OUT             | CLK_OUT(O)         | _                | CLK_OUT(O)                                                                 | _              |  |  |  |  |  |  |  |  |
| GPIO17            | EMAC_CLK_OUT_180         | CLK_OUT_180(O)     | _                | CLK_OUT_180(O)                                                             | _              |  |  |  |  |  |  |  |  |
| GPIO4             | EMAC_TX_ER               | TX_ERR(O)*         | TX_ERR(O)*       | _                                                                          | _              |  |  |  |  |  |  |  |  |
| In GPIO Matrix*   | _                        | MDC(O)             | MDC(O)           | MDC(O)                                                                     | MDC(O)         |  |  |  |  |  |  |  |  |
| In GPIO Matrix*   | _                        | MDIO(IO)           | MDIO(IO)         | MDIO(IO)                                                                   | MDIO(IO)       |  |  |  |  |  |  |  |  |
| In GPIO Matrix*   | _                        | CRS(I)             | CRS(I)           | _                                                                          | _              |  |  |  |  |  |  |  |  |
| In GPIO Matrix*   | _                        | COL(I)             | COL(I)           | _                                                                          | _              |  |  |  |  |  |  |  |  |
| *Notes: 1. The GF | PIO Matrix can be any GF | PIO. 2. The TX_ERR | (O) is optional. | *Notes: 1. The GPIO Matrix can be any GPIO. 2. The TX_ERR (O) is optional. |                |  |  |  |  |  |  |  |  |

# A.4. IO\_MUX

For the list of IO\_MUX pins, please see the next page.

#### IO\_MUX

|   | Power<br>Supply Pin | Analog Pin  | Digital Pin | Power Domain             | Analog<br>Function0 | Analog<br>Function1  | Analog<br>Function2 | RTC<br>Function0 | RTC<br>Function1   | Function0 | Туре   | Function1 | Туре  | Function2 | Туре  | Function3     | Туре   | Function4 | Туре   | Function5        | Туре | Drive Strength<br>(2'd2: 20 mA) | At Reset                           | After Reset |
|---|---------------------|-------------|-------------|--------------------------|---------------------|----------------------|---------------------|------------------|--------------------|-----------|--------|-----------|-------|-----------|-------|---------------|--------|-----------|--------|------------------|------|---------------------------------|------------------------------------|-------------|
| , | VDDA                |             |             | VDDA supply in           |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
|   |                     | LNA_IN      |             | VDD3P3                   |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
| , | VDD3P3              |             |             | VDD3P3 supply in         |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
| , | VDD3P3              |             |             | VDD3P3 supply in         |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
|   |                     | SENSOR_VP   |             | VDD3P3_RTC               |                     | ADC1_CH0             |                     | RTC_GPIO0        |                    | GPIO36    | 1      |           |       | GPIO36    | 1     |               |        |           |        |                  |      |                                 | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     | SENSOR_CAPP |             | VDD3P3_RTC               |                     | ADC1_CH1             |                     | RTC_GPIO1        |                    | GPIO37    | 1      |           |       | GPIO37    | 1     |               |        |           |        |                  |      |                                 | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     | SENSOR_CAPN |             | VDD3P3_RTC               |                     | ADC1_CH2             |                     | RTC_GPIO2        |                    | GPIO38    | 1      |           |       | GPIO38    | 1     |               |        |           |        |                  |      |                                 | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     | SENSOR_VN   |             | VDD3P3_RTC               |                     | ADC1_CH3             |                     | RTC_GPIO3        |                    | GPIO39    | 1      |           |       | GPIO39    | 1     |               |        |           |        |                  |      |                                 | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     | CHIP_PU     |             | VDD3P3_RTC               |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
|   |                     | VDET_1      |             | VDD3P3_RTC               |                     | ADC1_CH6             |                     | RTC_GPIO4        |                    | GPIO34    | 1      |           |       | GPIO34    | 1     |               |        |           |        |                  |      |                                 | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     | VDET_2      |             | VDD3P3_RTC               |                     | ADC1_CH7             |                     | RTC_GPIO5        |                    | GPIO35    | i      |           |       | GPIO35    | i     |               |        |           |        |                  |      |                                 | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     | 32K_XP      |             | VDD3P3_RTC               | XTAL 32K P          |                      | TOLICHO             | RTC_GPIO9        |                    | GPIO32    | I/O/T  |           |       | GPIO32    | I/O/T |               |        |           |        |                  | _    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     | JZK_AF      |             | VDD3F3_NTC               | XIAL_32K_F          | ADC1_CH4             | TOUCHS              | NIC_GFIOS        |                    | GFIO32    | 1/0/1  |           |       | GFIO32    | 1/0/1 |               |        |           |        |                  |      | 2 02                            | 0e=0, le=0                         | 0e=0, le=0  |
|   |                     | 32K_XN      |             | VDD3P3_RTC               | XTAL_32K_N          | ADC1_CH5             | TOUCH8              | RTC_GPIO8        |                    | GPIO33    | I/O/T  |           |       | GPIO33    | I/O/T |               |        |           |        |                  |      | 2'd2                            | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     |             | GPIO25      | VDD3P3_RTC               | DAC_1               | ADC2_CH8             |                     | RTC_GPIO6        |                    | GPIO25    | I/O/T  |           |       | GPIO25    | I/O/T |               |        |           |        | EMAC_RXD0        | 1    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     |             | GPIO26      | VDD3P3_RTC               | DAC 2               | ADC2_CH9             |                     | RTC_GPIO7        |                    | GPIO26    | I/O/T  |           |       | GPIO26    | I/O/T |               |        |           |        | EMAC_RXD1        | 1    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     |             | GPIO27      | VDD3P3_RTC               |                     | ADC2_CH7             | TOUCH7              | RTC_GPIO17       |                    | GPIO27    | I/O/T  |           |       | GPIO27    | I/O/T |               |        |           |        | EMAC RX DV       | 1    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=0  |
|   |                     |             | MTMS        | VDD3P3 RTC               |                     | ADC2 CH6             |                     | RTC GPIO16       |                    | MTMS      | 10     | HSPICLK   | I/O/T | GPIO14    |       | HS2 CLK       | 0      | SD CLK    | 10     | EMAC TXD2        | 0    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
|   |                     |             | MTDI        | VDD3P3_RTC               |                     | ADC2_CH5             |                     | RTC_GPIO15       |                    | MTDI      | 11     | HSPIQ     | I/O/T |           |       | HS2_DATA2     |        | SD_DATA2  |        |                  | 0    | 2'd2                            | oe=0, ie=1, wpd                    | oe=0, ie=1  |
| , | VDD3P3_RTC          |             |             | VDD3P3_RTC supply in     |                     | 71502_0110           | 1000110             | 1110_01010       |                    | III.I DI  |        | 110114    | 0071  | GITOTE    | 20,1  | TIOE_DI III E | 117071 | 00_0/11/2 | 117071 | LIVI TO_17LDO    | -    | L GL                            | 00-0, 10-1, wpu                    | 00-0, 10-1  |
|   | VDD3F3_NTC          |             | MTCK        | VDD3P3_RTC               |                     | ADC2_CH4             | TOUCH4              | RTC_GPIO14       |                    | MTCK      | l1     | HSPID     | I/O/T | GPIO13    | иол   | HS2_DATA3     | шот    | SD_DATA3  | I1/O/T | EMAC RX ER       |      | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
|   |                     |             | MTDO        | VDD3P3_RTC               |                     | ADC2_CH4<br>ADC2_CH3 | TOUCH3              | RTC_GPIO13       | I2C_SDA            | MTDO      | O/T    | HSPICS0   | I/O/T | GPIO15    |       | HS2_CMD       |        | SD_CMD    | 11/O/T |                  | i .  | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | GPIO2       | VDD3P3_RTC<br>VDD3P3_RTC |                     |                      |                     | RTC_GPI013       | I2C_SDA<br>I2C_SCL | GPIO2     | 1/O/T  | HSPIWP    | I/O/T |           |       | _             |        |           |        | EMAC_HXD3        | -    | 2'd2                            |                                    |             |
|   |                     |             |             | _                        |                     | ADC2_CH2             |                     |                  |                    |           |        |           |       | _         |       | HS2_DATA0     | 11/0/1 | SD_DATA0  | 11/0/1 | T                |      |                                 | oe=0, ie=1, wpd                    | oe=0, ie=1  |
|   |                     |             | GPI00       | VDD3P3_RTC               |                     | ADC2_CH1             | TOUCH1              | RTC_GPIO11       | I2C_SDA            | GPIO0     | I/O/T  | CLK_OUT1  | 0     | GPIO0     | I/O/T |               |        |           |        | EMAC_TX_CLK      | I    | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | GPIO4       | VDD3P3_RTC               |                     | ADC2_CH0             | TOUCH0              | RTC_GPIO10       | I2C_SCL            | GPIO4     | I/O/T  | HSPIHD    | I/O/T | GPIO4     | I/O/T | HS2_DATA1     | 11/O/T | SD_DATA1  | I1/O/T | EMAC_TX_ER       | 0    | 2'd2                            | oe=0, ie=1, wpd                    | oe=0, ie=1, |
|   |                     |             | GPIO16      | VDD_SDIO                 |                     |                      |                     |                  |                    | GPIO16    | I/O/T  |           |       | GPIO16    | I/O/T | HS1_DATA4     | I1/O/T | U2RXD     | l1     | EMAC_CLK_OUT     | 0    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
| , | VDD_SDIO            |             |             | VDD_SDIO supply out/in   |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
|   |                     |             | GPIO17      | VDD_SDIO                 |                     |                      |                     |                  |                    | GPIO17    | I/O/T  |           |       | GPIO17    | I/O/T | HS1_DATA5     | I1/O/T | U2TXD     | 0      | EMAC_CLK_OUT_180 | 0    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
|   |                     |             | SD_DATA_2   | VDD_SDIO                 |                     |                      |                     |                  |                    | SD_DATA2  | 11/O/T | SPIHD     | I/O/T | GPIO9     | I/O/T | HS1_DATA2     | I1/O/T | U1RXD     | 11     |                  |      | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1. |
|   |                     |             | SD DATA 3   | VDD_SDIO                 |                     |                      |                     |                  |                    | SD_DATA3  | 10/O/T | SPIWP     | I/O/T | GPIO10    | I/O/T | HS1_DATA3     | I1/O/T | U1TXD     | 0      |                  |      | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | SD CMD      | VDD_SDIO                 |                     |                      |                     |                  |                    | SD CMD    | 11/O/T | SPICS0    | I/O/T | GPIO11    | I/O/T | HS1 CMD       | 11/O/T | U1RTS     | 0      |                  |      | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | SD_CLK      | VDD_SDIO                 |                     |                      |                     |                  |                    | SD_CLK    | 10     | SPICLK    | I/O/T |           |       | HS1_CLK       |        | U1CTS     | 11     |                  |      | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | SD_DATA_0   |                          |                     |                      |                     |                  |                    | SD_DATA0  | 11/O/T | SPIQ      | I/O/T |           |       | HS1_DATA0     |        | U2RTS     | 0      |                  | -    | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | SD_DATA_1   | VDD_SDIO                 |                     |                      |                     |                  |                    | SD_DATA1  | 11/O/T | SPID      | I/O/T |           |       | HS1_DATA1     | 11/O/T |           | 11     |                  |      | 2'd2                            |                                    | oe=0, ie=1  |
|   |                     |             | GPIO5       | VDD3P3_CPU               |                     |                      |                     |                  |                    | GPIO5     | 1/O/T  | VSPICS0   | I/O/T |           |       | HS1_DATA6     | 11/O/T | 02015     | 11     | EMAC RX CLK      | 1    | 2'd2                            | oe=0, ie=1, wpu<br>oe=0, ie=1, wpu | oe=0, ie=1  |
|   |                     |             |             | _                        |                     |                      |                     |                  |                    |           |        |           |       |           |       | _             |        |           |        | EIVIAC_NA_CEN    | -    |                                 |                                    |             |
|   |                     |             | GPIO18      | VDD3P3_CPU               |                     |                      |                     |                  |                    | GPIO18    | I/O/T  | VSPICLK   | I/O/T |           |       | HS1_DATA7     | I1/O/T |           |        |                  | -    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
|   |                     |             | GPIO23      | VDD3P3_CPU               |                     |                      |                     |                  |                    | GPIO23    | I/O/T  | VSPID     | I/O/T | GPIO23    | I/O/T | HS1_STROBE    | 10     |           |        |                  |      | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
| , | VDD3P3_CPU          |             |             | VDD3P3_CPU supply in     |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
|   |                     |             | GPIO19      | VDD3P3_CPU               |                     |                      |                     | 1                |                    | GPIO19    | I/O/T  | VSPIQ     | I/O/T | GPIO19    | I/O/T | U0CTS         | 11     |           |        | EMAC_TXD0        | 0    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
|   |                     |             | GPIO22      | VDD3P3_CPU               |                     |                      |                     |                  |                    | GPIO22    | I/O/T  | VSPIWP    | I/O/T | GPIO22    |       | UORTS         | 0      |           |        | EMAC_TXD1        | 0    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
|   |                     |             | U0RXD       | VDD3P3_CPU               |                     |                      |                     |                  |                    | U0RXD     | 11     | CLK_OUT2  | 0     | GPIO3     | I/O/T |               | -      |           |        |                  | -    | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | U0TXD       | VDD3P3_CPU               |                     |                      |                     |                  |                    | U0TXD     | 0      | CLK_OUT3  | 0     | GPIO1     | I/O/T |               |        |           |        | EMAC_RXD2        | 1    | 2'd2                            | oe=0, ie=1, wpu                    | oe=0, ie=1  |
|   |                     |             | GPIO21      | VDD3P3_CPU               |                     |                      |                     |                  |                    | GPIO21    | I/O/T  | VSPIHD    | I/O/T | GPIO21    | I/O/T |               |        |           | -      | EMAC TX EN       | 0    | 2'd2                            | oe=0, ie=0                         | oe=0, ie=1  |
|   | VDDA                |             | GFIUZI      |                          |                     |                      |                     | -                |                    | GFIUZI    | 1/0/1  | VOFIND    | 1/0/1 | GFI021    | U/O/1 |               |        |           | -      | LIVIAU_IA_EIN    | U    | 2 UZ                            | 06=0, IE=0                         | Je=0, ie=1  |
|   | VDDA                | VTAL N      |             | VDDA supply in<br>VDDA   |                     | -                    |                     | -                |                    |           | -      |           |       | -         |       |               |        |           |        |                  |      |                                 |                                    | -           |
|   |                     | XTAL_N      |             |                          |                     |                      |                     |                  |                    |           | -      |           |       |           |       |               |        |           | -      |                  |      |                                 |                                    | -           |
|   |                     | XTAL_P      |             | VDDA                     |                     | -                    |                     |                  |                    |           | -      |           |       |           |       |               |        |           | -      |                  |      |                                 |                                    | -           |
| , | VDDA                |             |             | VDDA supply in           |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
|   |                     | CAP2        |             | VDDA                     |                     |                      |                     | -                |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |
|   |                     | CAP1        |             | VDDA                     |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  | -    |                                 |                                    |             |
|   | 0                   | 14          | 26          |                          |                     |                      |                     |                  |                    |           |        |           |       |           |       |               |        |           |        |                  |      |                                 |                                    |             |

- wpu: weak pull-up;wpd: weak pull-down;ie: input enable;oe: output enable;

- Please see Table: Notes on ESP32 Pin Lists for more information. (请参考表: 管脚清单说明。)

# **Revision History**

| Date    | Version | Release notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2023.12 | v4.4    | Table 1-1 Comparison: Added information about flash under the table                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2023.07 | v4.3    | <ul> <li>Updated formatting throughout the document</li> <li>Updated wording in some sections</li> <li>Added a new section 2.2.1 Restrictions for GPIOs and RTC_GPIOs</li> <li>Added a new section 3.1.5 Cache</li> </ul>                                                                                                                                                                                                                                                                                                |
| 2023.01 | v4.2    | <ul> <li>Removed contents about hall sensor according to PCN20221202</li> <li>Section 3.9.3 Touch Sensor: Added a note about limited applications of touch sensor</li> </ul>                                                                                                                                                                                                                                                                                                                                             |
| 2022.12 | v4.1    | <ul> <li>Section 3.1.1 CPU: Added link to Xtensa® Instruction Set Architecture (ISA)         Summary</li> <li>Table 1-1 Comparison: Updated the description about chip revision upgrade</li> </ul>                                                                                                                                                                                                                                                                                                                       |
| 2022.10 | v4.0    | <ul> <li>Section Product Overview: Updated the description</li> <li>Table 2-6 Pin Mapping Between Chip and Flash/PSRAM: Added two notes below the table</li> <li>Section 2.3.1 Power Scheme: Added a new item to "Notes on power supply"</li> <li>Updated Figure 1-1 ESP32 Series Nomenclature</li> <li>Table 1-1 Comparison: Added a new column "VDD_SDIO Voltage"</li> <li>Section 3.8.12 TWAI® Controller: Updated the bit rates</li> <li>Added Not Recommended for New Designs (NRND) label to ESP32-SOWD</li> </ul> |
| 2022.03 | v3.9    | <ul> <li>Added a new chip variant ESP32-D0WDR2-V3</li> <li>Added Table 2-5 Pin Mapping Between Chip and Flash/PSRAM and Table 2-6 Pin Mapping Between Chip and Flash/PSRAM</li> <li>Updated Figure 5-2 QFN48 (5x5 mm) Package</li> <li>Updated Appendix IO_MUX</li> <li>Updated Table 3-6 Peripheral Pin Configurations</li> <li>Section 3 Functional Description: Added links to ESP32 Technical Reference Manual</li> </ul>                                                                                            |

| Date    | Version | Release notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2021.10 | v3.8    | <ul> <li>Upgraded ESP32-U4WDH variant from single-core to dual-core, see         <u>PCN-2021-021</u>. The single-core version coexists with the new dual-core version         around December 2, 2021. The physical product is subject to batch tracking.</li> <li>Section CPU and Memory: Added CoreMark® score</li> <li>Section 3.8.12 TWAl® Controller: Updated the description</li> <li>Added Not Recommended for New Designs (NRND) label to the         ESP32-D0WDQ6-V3 variant</li> <li>Section 5 Packaging: Provided a link to Espressif Chip Package Information</li> <li>Updated Section Bluetooth</li> </ul> |
| 2021.07 | v3.7    | <ul> <li>Removed ESP32-D2WD variant</li> <li>Section 3.7.1 Bluetooth Radio and Baseband: Updated wording</li> <li>Updated pin function numbers starting from Function0</li> <li>Added Not Recommended for New Designs (NRND) label to ESP32-D0WD and ESP32-D0WDQ6 variants</li> </ul>                                                                                                                                                                                                                                                                                                                                   |
| 2021.03 | V3.6    | <ul> <li>Updated Figure Block Diagram</li> <li>Updated Table 4-5 Reliability</li> <li>Updated Figure 2-3 ESP32 Power Scheme</li> <li>Updated Table 4-2 Recommended Power Supply Characteristics</li> <li>Updated the notes below Table 2-2 Description of Timing Parameters for Power-up and Reset</li> <li>Table 3-1, 3-6, Section 3.8.12: Added more information about TWAI®</li> </ul>                                                                                                                                                                                                                               |
| 2021.01 | V3.5    | <ul> <li>Table 2-1 Pin Overview: Updated the description for CAP2 from 3 nF to 3.3 nF</li> <li>Section Advanced Peripheral Interfaces: Added TWAI<sup>®</sup></li> <li>Updated Figure Block Diagram</li> <li>Appendix IO_MUX: Updated the reset values for MTCK, MTMS, GPIO27</li> </ul>                                                                                                                                                                                                                                                                                                                                |
| 2020.04 | V3.4    | <ul> <li>Added one chip variant: ESP32-U4WDH</li> <li>Updated some figures in Table 3-2, 4-6, 4-7, 4-9, 4-11, 4-12</li> <li>Table 4-7 Receiver –Basic Data Rate: Added a note under the table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2020.01 | V3.3    | <ul> <li>Added two chip variants: ESP32-D0WD-V3 and ESP32-D0WDQ6-V3.</li> <li>Added a note under Table 3-3 Analog-to-Digital Converter (ADC)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| Date    | Version | Release notes                                                                                                                                                                                                                                                                                                                              |
|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2019.10 | V3.2    | Updated Figure 2-4 Visualization of Timing Parameters for Power-up and Reset                                                                                                                                                                                                                                                               |
| 2019.07 | V3.1    | <ul> <li>Table 2-1 Pin Overview: Added pin-pin mapping between ESP32-D2WD and the in-package flash under the table</li> <li>Updated Figure 1-1 ESP32 Series Nomenclature</li> </ul>                                                                                                                                                        |
| 2019.04 | V3.0    | <ul> <li>Section 2.4 Strapping Pins: Added information about the setup and hold times<br/>for the strapping pins</li> </ul>                                                                                                                                                                                                                |
| 2019.02 | V2.9    | <ul> <li>Table 2-1 Pin Overview: Applied new formatting</li> <li>Table 3-6 Peripheral Pin Configurations: Fixed typos with respect to the ADC1 channel mappings</li> </ul>                                                                                                                                                                 |
| 2019.01 | V2.8    | <ul> <li>Changed the RF power control range in Table 4-7, 4-10, and 4-12 from -12 ~ +12 to -12 ~ +9 dBm;</li> <li>Small text changes</li> </ul>                                                                                                                                                                                            |
| 2018.11 | V2.7    | <ul> <li>Updated Section Applications</li> <li>Table IO_MUX: Updated pin statuses at reset and after reset</li> </ul>                                                                                                                                                                                                                      |
| 2018.10 | V2.6    | Section 5 Packaging: Updated QFN package drawings                                                                                                                                                                                                                                                                                          |
| 2018.08 | V2.5    | <ul> <li>Table 4-1 Absolute Maximum Ratings: Added "Cumulative IO output current"</li> <li>Table 4-3 DC Characteristics (3.3 V, 25 °C): Added more parameters</li> <li>Appendix IO_MUX: Changed the power domain names to be consistent with the pin names</li> </ul>                                                                      |
| 2018.07 | V2.4    | <ul> <li>Deleted information on Packet Traffic Arbitration (PTA);</li> <li>Added Figure 2-4 Visualization of Timing Parameters for Power-up and Reset</li> <li>Table 3-2 Power Management Unit (PMU): Added the current consumption figures for dual-core SoCs</li> <li>Updated Section 3.9.1 Analog-to-Digital Converter (ADC)</li> </ul> |

| Date    | Version | Release notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.06 | V2.3    | Table 3-2 Power Management Unit (PMU): Added the current consumption figures at CPU frequency of 160 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2018.05 | V2.2    | <ul> <li>Table 2-1 Pin Overview: Changed the voltage range of VDD3P3_RTC from 1.8-3.6 V to 2.3-3.6 V</li> <li>Updated Section 2.3.1 Power Scheme</li> <li>Updated Section 3.1.3 External Flash and RAM</li> <li>Updated Table 3-2 Power Management Unit (PMU)</li> <li>Removed content about temperature sensor;</li> <li>Changes to electrical characteristics: <ul> <li>Updated Table 4-1 Absolute Maximum Ratings</li> <li>Added Table 4-2 Recommended Power Supply Characteristics</li> <li>Added Table 4-3 DC Characteristics (3.3 V, 25 °C)</li> <li>Added Table 4-5 Reliability</li> <li>Table 4-7 Receiver –Basic Data Rate: Updated the values of "Gain control step" and "Adjacent channel transmit power"</li> <li>Table 4-10 Transmitter –Enhanced Data Rate: Updated the values of "Gain control step", "π/4 DQPSK modulation accuracy", "8 DPSK modulation accuracy", and "In-band spurious emissions"</li> <li>Table 4-12 Transmitter: Updated the values of "Gain control step" and "Adjacent channel transmit power"</li> </ul> </li> </ul> |
| 2018.01 | V2.1    | <ul> <li>Deleted software-specific features;</li> <li>Deleted information on LNA pre-amplifier;</li> <li>Specified the CPU speed and flash speed of ESP32-D2WD;</li> <li>Section 2.3.1 Power Scheme: Added notes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2017.12 | V2.0    | Section 5 Packaging: Added a note on the sequence of pin number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2017.10 | V1.9    | <ul> <li>Table 2-1 Pin Overview: Updated the description of pin CHIP_PU</li> <li>Section 2.3.1 Power Scheme: Added a note</li> <li>Section 2.4 Strapping Pins: Updated the description of the chip's system reset</li> <li>Section 3.6.4 Wi-Fi Radio and Baseband: Added a description of antenna diversity and selection</li> <li>Table 3-2 Power Management Unit (PMU): Deleted "Association sleep pattern", added notes to Active sleep and Modem-sleep</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Date    | Version | Release notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2017.08 | V1.8    | <ul> <li>Added Table 3-6 Peripheral Pin Configurations</li> <li>Figure Block Diagram: Corrected a typo</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2017.08 | V1.7    | <ul> <li>Section Bluetooth: Changed the transmitting power to +12 dBm; the sensitivity of NZIF receiver to -97 dBm</li> <li>Table 2-1 Pin Overview: Added a note</li> <li>section 3.1.1 CPU: Added 160 MHz clock frequency</li> <li>Section 3.6.4 Wi-Fi Radio and Baseband: Changed the transmitting power from 21 dBm to 20.5 dBm</li> <li>Section 3.7.1 Bluetooth Radio and Baseband: Changed the dynamic control range of class-1, class-2 and class-3 transmit output powers to "up to 24 dBm"; changed the dynamic range of NZIF receiver sensitivity to "over 97 dB"</li> <li>Table 3-2 Power Management Unit (PMU): Added two notes</li> <li>Updated Section 3.8.1 General Purpose Input / Output Interface (GPIO)</li> <li>Updated Section 3.8.11 SDIO/SPI Slave Controller</li> <li>Updated Table 4-1 Absolute Maximum Ratings</li> <li>Table 4.4 RF Current Consumption in Active Mode: Changed the duty cycle on which the transmitters' measurements are based to 50%.</li> <li>Table 4-6 Wi-Fi Radio: Added a note on "Output impedance"</li> <li>Table 4-7, 4-9, 4-11: Updated parameter "Sensitivity"</li> <li>Table 4-7, 4-10, 4-12: Updated parameters "RF transmit power" and "RF power control range"; added parameter "Gain control step"</li> <li>Deleted Chapters: "Touch Sensor" and "Code Examples";</li> <li>Added a link to certification download.</li> </ul> |
| 2017.06 | V1.6    | <ul> <li>Section Complete Integration Solution: Changed the number of external components to 20</li> <li>Section 3.8.1 General Purpose Input / Output Interface (GPIO): Changed the number of GPIO pins to 34</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2017.06 | V1.5    | <ul> <li>Section CPU and Memory: Changed the power supply range</li> <li>Section 2.3.1 Power Scheme: Updated the note</li> <li>Updated Table 4-1 Absolute Maximum Ratings</li> <li>Table Notes on ESP32 Pin Lists: Changed the drive strength values of the digital output pins in Note 8</li> <li>Added the option to subscribe for notifications of documentation changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| Date    | Version | Release notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2017.05 | V1.4    | <ul> <li>Section Clocks and Timers: Added a note to the frequency of the external crystal oscillator</li> <li>Section 2.4 Strapping Pins: Added a note</li> <li>Updated Section 3.3 RTC and Low-power Management</li> <li>Table 4-1 Absolute Maximum Ratings: Changed the maximum driving capability from 12 mA to 80 mA</li> <li>Table 4-6 Wi-Fi Radio: Changed the input impedance value of 50Ω to output impedance value of 30+j10 Ω</li> <li>Table Notes on ESP32 Pin Lists: Added a note to No.8</li> <li>Table IO_MUX: Deleted GPIO20</li> </ul> |
| 2017.04 | V1.3    | <ul> <li>Added Appendix Notes on ESP32 Pin Lists</li> <li>Updated Table 4-6 Wi-Fi Radio</li> <li>Updated Figure 2-2 ESP32 Pin Layout (QFN 5*5, Top View)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                    |
| 2017.03 | V1.2    | <ul> <li>Table 2-1 Pin Overview: Added a note</li> <li>Section 3.1.2 Internal Memory: Updated the note</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2017.02 | V1.1    | <ul> <li>Added Section 1 ESP32 Series Comparison</li> <li>Updated Section MCU and Advanced Features</li> <li>Updated Section Block Diagram</li> <li>Updated Section 2 Pins</li> <li>Updated Section CPU and Memory</li> <li>Updated Section 3.2.3 Audio PLL Clock</li> <li>Updated Section 4.1 Absolute Maximum Ratings</li> <li>Updated Section 5 Packaging</li> <li>Updated Section Related Documentation and Resources</li> </ul>                                                                                                                   |
| 2016.08 | V1.0    | First release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



#### **Disclaimer and Copyright Notice**

Information in this document, including URL references, is subject to change without notice.

ALL THIRD PARTY'S INFORMATION IN THIS DOCUMENT IS PROVIDED AS IS WITH NO WARRANTIES TO ITS AUTHENTICITY AND ACCURACY.

NO WARRANTY IS PROVIDED TO THIS DOCUMENT FOR ITS MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR ANY PARTICULAR PURPOSE, NOR DOES ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION OR SAMPLE.

All liability, including liability for infringement of any proprietary rights, relating to use of information in this document is disclaimed. No licenses express or implied, by estoppel or otherwise, to any intellectual property rights are granted herein.

The Wi-Fi Alliance Member logo is a trademark of the Wi-Fi Alliance. The Bluetooth logo is a registered trademark of Bluetooth SIG.

All trade names, trademarks and registered trademarks mentioned in this document are property of their respective owners, and are hereby acknowledged.

Copyright © 2023 Espressif Systems (Shanghai) Co., Ltd. All rights reserved.