Sheet: Z80 Upgrade Sheet: NXP K64FX512 Sheet: Video Interface File: tranZPUter-SW\_z80-700\_v1\_3.sch File: tranZPUter-SW\_k64fx512-700\_v1\_3.sch File: tranZPUter-SW\_VideoInterfrace-700\_v1\_3.sch Sheet: CPLD and FPGA Programming Sheet: Unsed FPGA Blocks Sheet: Power Supply File: tranZPUter-SW\_CPLDFPGA\_Programming-700\_v1\_3.sch File: tranZPUter-SW\_FPGA2-700\_v1\_3.sch File: tranZPUter-SW\_PowerSupply-700\_v1\_3.sch O LG1 Argo Logo Capabilities upgrade for the Sharp MZ80A. Providing upgraded hardware and an optional MPU for provision of SD services to host, alternative soft processors, ZPUTA Menu System and additional resources to enhance the Sharp MZ80A. Sheet: / File: tranZPUter-SW-700\_v1\_3.sch Title: tranZPUter SW 700 Size: A4 Date: 2020-06-19 Rev: 1.3 KiCad E.D.A. kicad (5.1.2-1)-1 ld: 1/7











× Y7 × Y8 IO\_B3\_Y7 IO\_B5\_N21 A4 × IO\_B3\_Y8 IO\_B8\_A4 ŶB2 P20<u></u> IO\_B1\_B2 IO\_B5\_P20 U5C IO\_B7\_E15 E15 IO\_B6\_J18 X L6 10\_B2\_L6 IO\_B5\_P21 IO\_B7\_E16 ×E3 IO\_B6\_J19 IO\_B1\_E3 IO\_B8\_A5 <u>202</u> IO\_B6\_J20 IO\_B7\_F11 10\_B3\_AB4 IO\_B5\_R17 R18 IO\_B6\_J21 IO\_B7\_F13 IO\_B1\_F2 IO\_B5\_R18 10\_B5\_R22 IO\_B7\_F14 R19 IO\_B1\_G3 IO\_B5\_R19 <u>√K18</u> F150 R20× IO\_B6\_K18 IO\_B7\_F15 **2** G4 IO B1 G4 IO B5 R20 10\_B8\_B8 B8 X ÇK19 IO\_B6\_K19 R21× IO\_B5\_R21 <u>√K21</u> 10\_B3\_U10 U10× A6 × T17× IO\_B6\_K21 IO\_B8\_A6  $^{^{^{^{^{^{^{}}}}}}$ A3 U11× U9× 10\_B8\_A3 IO\_B3\_U11 IO\_B5\_T17 IO\_B6\_L21 I0\_B3\_U9 T18🗘 × B3 10\_B3\_V10 V10× IO\_B5\_T18 T19× IO\_B8\_B3 IO\_B5\_T19 U2 AB17 10 B2 U2 IO B3 V11 T20× IO\_B1\_H7 IO\_B5\_T20 10\_B3\_V5 V5 × AB3 IO\_B4\_AB17 <u>U19</u> 10\_B3\_AB3 IO\_B5\_U19 AB18 IO\_B4\_AB18 IO\_B3\_V8  $\hat{\times}$  E1 <u>U20</u> IO\_B1\_E1 IO\_B5\_U20 V9 🗙 ÀB19 U21X IO\_B4\_AB19 10\_B3\_V9 IO\_B2\_W2 IO\_B5\_U21 AB20 10\_B3\_W10 W10 IO\_B4\_AB20 U22× IO\_B4\_R14 IO\_B5\_U22 W6× <u>√ M4</u> 10\_B2\_M4 XR16 XT15 XT16 XU12 XU14 IO\_B3\_W6 V21<sub>×</sub> IO\_B4\_R16 IO\_B5\_V21 M5 AA17 W7 X IO\_B2\_M5 IO\_B3\_W7 10\_B5\_V22 V22× IO\_B4\_T15 10\_B3\_W8 W8 × IO\_B4\_AA17 W19 IO B4 T16 IO\_B5\_W19 10\_B3\_Y10 Y10× AA18 IO\_B4\_AA18 10\_B5\_W20 W20 IO\_B4\_U12 <u>Y4</u> × AA19 10\_B3\_Y4 W21 IO\_B4\_AA19 IO\_B5\_W21 IO\_B4\_U14 10\_B3\_Y6 Y6 X AA20 IO\_B4\_AA20 VU15 10\_B4\_U15 10\_B5\_W22 W22× × J3 | 10\_B1\_J3 C10× IO\_B8\_C10 XU16 10\_B4\_U16 10\_B5\_Y21 Y21× <u>C3</u> IO\_B8\_C3 IO\_B1\_J4 QU17 IO\_B4\_U17 IO\_B5\_Y22 <u>C4</u>× B21<sub>×</sub> IO\_B1\_J5 IO\_B8\_C4 ×V12 ×V13 IO\_B4\_V12 IO\_B6\_B21 C6 × C7 × × J6 × C13 C202 I0\_B1\_J6 IO\_B8\_C6 IO\_B4\_V13 IO\_B6\_C20 IO\_B8\_C7 C21<sub>×</sub> IO\_B7\_C13 IO\_B4\_V14 IO\_B6\_C21 <u>C8</u> C15 IO\_B7\_C15 IO\_B8\_C8 ×V15 ×V16 D20 IO\_B4\_V15 IO\_B6\_D20 C17 IO\_B7\_C17 10\_B8\_D10 D10X D21 IO\_B6\_D21 IO\_B4\_V16 Ç18 10\_B8\_D6 D6 × E21× A7× IO\_B7\_C18 <u>₩13</u> IO\_B4\_W13 IO\_B6\_E21 C19 D13 D7 🗙 IO\_B7\_C19 IO\_B8\_D7 IO\_B4\_W14 IO\_B8\_A7 10\_B8\_D8 D8 X 10\_B2\_V3 V3 × IO\_B7\_D13 Ŵ15 IO\_B4\_W15 <u>√D15</u> E5 √ IO\_B7\_D15 IO\_B8\_E5 W17 10\_B2\_V4 V4 × IO\_B4\_W17 D17 | IO\_B7\_D17 | D18 | IO\_B7\_D18 | IO\_B7\_ E6 × IO\_B8\_E6 XY13 T5 🗘 IO\_B4\_Y13 IO\_B2\_T5 ×114 ×115 ×117 ×117 ×121 IO\_B8\_E7 IO\_B7\_D18 IO\_B4\_Y14 IO\_B6\_F17 E8 × E9 × IO\_B8\_E8 F19× IO\_B4\_Y15 IO\_B6\_F19 F20× 10\_B8\_E9 IO\_B4\_Y17 IO\_B6\_F20 10\_B8\_F10 F10 (F21<sub>×</sub> IO\_B5\_AA21 IO\_B6\_F21 F7<sub>×</sub> IO\_B8\_F7 <u> 88</u> IO\_B5\_M16 IO\_B8\_A8 10\_B8\_F8 F8 × M19 G18 IO\_B7\_E14 IO\_B5\_M19 IO\_B6\_G18 F9 X IO\_B8\_F9 M20 M21 IO\_B5\_M20 IO\_B6\_H17 H18 IO\_B5\_M21 IO\_B6\_H18 EP4CE75F484I7 10\_B6\_H19 H19 <u>P22</u> IO\_B5\_P22 N18 10\_B6\_H20 H20 IO\_B5\_N18 10\_B6\_H21 H21× ŶN19 IO\_B5\_N19 Unused components of the Cyclone IV FPGA. Sheet: /Unsed FPGA Blocks/ File: tranZPUter-SW\_FPGA2-700\_v1\_3.sch Title: tranZPUter SW 700 (FPGA 2) Size: A4 Date: 2020-12-08 Rev: 1.3a KiCad E.D.A. kicad (5.1.2-1)-1ld: 7/7