## 4bit full adder/subtractor

Projetos de Hardware e Interfaciamento

Danilo Nicioka - 201906840035 Pedro Rendeiro - 201906840032

## **Project**

#### Requirements

- 1bit full adder from logic gates using std\_logic\_1164;
- From the 1bit adder, build a top-level file that implements a 4bit adder;
- The 4bit adder must be configured to allow sum or subtraction operations;

#### Hierarchy



## Logic gates

Testbench



## Logic gates

4bit adder/subtractor



# Logic gates 1bit full adder



### Logic gates

2's complement to unsigned



#### Register transfer level

4bit adder/subtractor



#### Register transfer level

2's complement to unsigned



#### **Simulation**

#### Modelsim



sign\_a, sign\_b and sign\_final\_result as unsigned



sign\_a, sign\_b and sign\_final\_result as binary

#### Simulation

#### Modelsim



Limitation: the 2nd operator (sign\_b) must be smaller than the 1st (sign\_a).