

# STM8AF6213/13A STM8AF6223/23A STM8AF6226

Automotive 8-bit MCU, with up to 8-Kbyte Flash memory, data EEPROM, 10-bit ADC, timers, LIN, SPI, I<sup>2</sup>C, 3 to 5.5 V

Datasheet - production data

## **Features**





- Max f<sub>CPU</sub>: 16 MHz
- Advanced STM8A core with Harvard architecture and 3-stage pipeline
- Extended instruction set

#### Memories

- Program memory: 4 to 8 Kbyte Flash program; data retention 20 years at 55 °C after 1 kcycle
- Data memory: 640 byte true data EEPROM; endurance 300 kcycle
- RAM: 1 Kbyte

#### Clock management

- Low-power crystal resonator oscillator with external clock input
- Internal, user-trimmable 16 MHz RC and low-power 128 kHz RC oscillators
- Clock security system with clock monitor

#### · Reset and supply management

- Wait/auto-wakeup/Halt low-power modes with user definable clock gating
- Low-consumption power-on and powerdown reset

#### Interrupt management

- Nested interrupt controller with 32 interrupts
- Up to 28 external interrupts on 7 vectors

#### Timers

- Advanced control timer: 16-bit, 4 CAPCOM channels, 3 complementary outputs, deadtime insertion and flexible synchronization
- 16-bit general purpose timer with 3 CAPCOM channels each (IC, OC, PWM)
- 8-bit AR basic timer with 8-bit prescaler
- Auto-wakeup timer
- Window and independent watchdog timers



#### I/Os

- Up to 28 I/Os on a 32-pin package including 21 high sink outputs
- Highly robust I/O design, immune against current injection

#### Communication interfaces

- LINUART LIN 2.2 compliant, master/slave modes with automatic resynchronization
- SPI interface up to 8 Mbit/s or f<sub>MASTER</sub>/2
- I<sup>2</sup>C interface up to 400 Kbit/s

#### Analog to digital converter (ADC)

- 10-bit, ± 1 LSB ADC with up to 7 muxed channels + 1 internal channel, scan mode and analog watchdog
- Internal reference voltage measurement
- Operating temperature up to 150 °C

# **Contents**

| 1 | Intro | duction                                                      | 9  |
|---|-------|--------------------------------------------------------------|----|
| 2 | Desc  | ription                                                      | 0  |
| 3 | Bloc  | k diagram 1                                                  | 1  |
| 4 | Prod  | uct overview1                                                | 2  |
|   | 4.1   | Central processing unit (CPU)                                | 12 |
|   |       | 4.1.1 Architecture and registers                             | 12 |
|   |       | 4.1.2 Addressing                                             | 12 |
|   |       | 4.1.3 Instruction set                                        | 12 |
|   | 4.2   | Single wire interface module (SWIM) and debug module (DM) 1  | 13 |
|   |       | 4.2.1 SWIM                                                   | 13 |
|   |       | 4.2.2 Debug module                                           | 13 |
|   | 4.3   | Interrupt controller 1                                       | 13 |
|   | 4.4   | Flash program and data EEPROM memory                         | 13 |
|   |       | 4.4.1 Write protection (WP)                                  | 13 |
|   |       | 4.4.2 Read-out protection (ROP)                              | 14 |
|   | 4.5   | Clock controller                                             | 15 |
|   |       | 4.5.1 Features                                               | 15 |
|   | 4.6   | Power management                                             | 16 |
|   | 4.7   | Watchdog timers 1                                            | 16 |
|   | 4.8   | Auto wakeup counter                                          | 17 |
|   | 4.9   | Beeper 1                                                     | 17 |
|   | 4.10  | TIM1 - 16-bit advanced control timer                         | 17 |
|   | 4.11  | TIM5 - 16-bit general purpose timer                          | 18 |
|   | 4.12  | TIM6 - 8-bit basic timer                                     |    |
|   | 4.13  | Analog-to-digital converter (ADC1)                           |    |
|   | 4.14  | Communication interfaces                                     |    |
|   | 2     | 4.14.1 LINUART                                               |    |
|   |       | 4.14.2 Serial peripheral interface (SPI)                     |    |
|   |       | 4.14.3 Inter integrated circuit (I <sup>2</sup> C) interface |    |



|                       | out and p                                                                                      | in description                                                                                                                                                                                                                                                                                                                                            | 22                                                                   |
|-----------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 5.1                   | TSSOF                                                                                          | 20 pinouts and pin descriptions                                                                                                                                                                                                                                                                                                                           | 22                                                                   |
| 5.2                   | LQFP3                                                                                          | 2/VFQPN32 pinout and pin description                                                                                                                                                                                                                                                                                                                      | 28                                                                   |
| 5.3                   | Alterna                                                                                        | te function remapping                                                                                                                                                                                                                                                                                                                                     | 32                                                                   |
| 6 Mei                 | nory and                                                                                       | register map                                                                                                                                                                                                                                                                                                                                              | 33                                                                   |
| 6.1                   | Memor                                                                                          | y map                                                                                                                                                                                                                                                                                                                                                     | 33                                                                   |
| 6.2                   | Registe                                                                                        | r map                                                                                                                                                                                                                                                                                                                                                     | 34                                                                   |
|                       | 6.2.1                                                                                          | I/O port hardware register map                                                                                                                                                                                                                                                                                                                            | 34                                                                   |
|                       | 6.2.2                                                                                          | CPU/SWIM/debug module/interrupt controller registers                                                                                                                                                                                                                                                                                                      | 42                                                                   |
| 7 Inte                | errupt vec                                                                                     | tor mapping                                                                                                                                                                                                                                                                                                                                               | 44                                                                   |
| 8 Opt                 | ion bytes                                                                                      | ·                                                                                                                                                                                                                                                                                                                                                         | 46                                                                   |
| 8.1                   | Option                                                                                         | byte description                                                                                                                                                                                                                                                                                                                                          | 47                                                                   |
| 8.2                   | STM8A                                                                                          | F6213/13A/23/23A/26 alternate function remapping bits                                                                                                                                                                                                                                                                                                     | 48                                                                   |
| 9 Uni                 | que ID                                                                                         |                                                                                                                                                                                                                                                                                                                                                           | 52                                                                   |
| <b>.</b>              | •                                                                                              |                                                                                                                                                                                                                                                                                                                                                           |                                                                      |
|                       |                                                                                                | aracteristics                                                                                                                                                                                                                                                                                                                                             |                                                                      |
|                       | ctrical ch                                                                                     |                                                                                                                                                                                                                                                                                                                                                           | 53                                                                   |
| 10 Ele                | ctrical ch                                                                                     | aracteristics                                                                                                                                                                                                                                                                                                                                             | <b>53</b>                                                            |
| 10 Ele                | ctrical ch                                                                                     | aracteristics                                                                                                                                                                                                                                                                                                                                             | <b>53</b><br>53                                                      |
| 10 Ele                | ctrical ch Parame                                                                              | aracteristics eter conditions                                                                                                                                                                                                                                                                                                                             | <b>53</b> 53 53                                                      |
| 10 Ele                | Ctrical ch Parame 10.1.1 10.1.2                                                                | aracteristicseter conditions                                                                                                                                                                                                                                                                                                                              | 53<br>53<br>53                                                       |
| 10 Ele                | Parame<br>10.1.1<br>10.1.2<br>10.1.3                                                           | aracteristics                                                                                                                                                                                                                                                                                                                                             | 53 53 53 53 53                                                       |
| 10 Ele                | Parame<br>10.1.1<br>10.1.2<br>10.1.3<br>10.1.4<br>10.1.5                                       | aracteristics  eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor                                                                                                                                                                                                                                             | 53<br>53<br>53<br>53<br>53                                           |
| <b>10 Ele</b><br>10.1 | Parame<br>10.1.1<br>10.1.2<br>10.1.3<br>10.1.4<br>10.1.5<br>2 Absolut                          | aracteristics eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage                                                                                                                                                                                                                           | 53<br>53<br>53<br>53<br>53<br>54                                     |
| 10 Ele<br>10.1        | Parame<br>10.1.1<br>10.1.2<br>10.1.3<br>10.1.4<br>10.1.5<br>2 Absolut                          | aracteristics eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  e maximum ratings                                                                                                                                                                                                        | 53<br>53<br>53<br>53<br>53<br>54<br>54                               |
| 10 Ele<br>10.1        | Parame 10.1.1 10.1.2 10.1.3 10.1.4 10.1.5 Absolut                                              | aracteristics  eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  e maximum ratings  ng conditions                                                                                                                                                                                        | 53<br>53<br>53<br>53<br>53<br>54<br>54<br>56                         |
| 10 Ele<br>10.1        | Parame<br>10.1.1<br>10.1.2<br>10.1.3<br>10.1.4<br>10.1.5<br>Absolut<br>Operati<br>10.3.1       | aracteristics eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage e maximum ratings  ng conditions  VCAP external capacitor                                                                                                                                                                 | 53<br>53<br>53<br>53<br>54<br>54<br>56<br>58                         |
| 10 Ele<br>10.1        | Parame 10.1.1 10.1.2 10.1.3 10.1.4 10.1.5 2 Absolut 3 Operati 10.3.1 10.3.2                    | aracteristics  eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  e maximum ratings  ng conditions  VCAP external capacitor  Supply current characteristics                                                                                                                               | 53<br>53<br>53<br>53<br>54<br>54<br>56<br>58<br>58                   |
| 10 Ele<br>10.1        | Parame 10.1.1 10.1.2 10.1.3 10.1.4 10.1.5 Absolut 0 Operati 10.3.1 10.3.2 10.3.3               | aracteristics  Exter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  Re maximum ratings  ng conditions  VCAP external capacitor  Supply current characteristics  External clock sources and timing characteristics                                                                          | 53<br>53<br>53<br>53<br>54<br>54<br>54<br>56<br>58                   |
| 10 Ele<br>10.1        | Parame 10.1.1 10.1.2 10.1.3 10.1.4 10.1.5 Parame 10.3.1 10.3.1 10.3.2 10.3.3 10.3.4            | aracteristics  eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  e maximum ratings  ng conditions  VCAP external capacitor  Supply current characteristics  External clock sources and timing characteristics  Internal clock sources and timing characteristics                         | 53<br>53<br>53<br>53<br>54<br>54<br>56<br>58<br>58<br>58<br>67       |
| 10 Ele<br>10.1        | Parame 10.1.1 10.1.2 10.1.3 10.1.4 10.1.5 Passolut Coperati 10.3.1 10.3.2 10.3.3 10.3.4 10.3.5 | aracteristics  eter conditions  Minimum and maximum values  Typical values  Typical curves  Loading capacitor  Pin input voltage  e maximum ratings  ng conditions  VCAP external capacitor  Supply current characteristics  External clock sources and timing characteristics  Internal clock sources and timing characteristics  Memory characteristics | 53<br>53<br>53<br>53<br>54<br>54<br>56<br>58<br>58<br>67<br>69<br>70 |



|    |                     | 10.3.9                                  | I <sup>2</sup> C interface characteristics                                   | 84                       |
|----|---------------------|-----------------------------------------|------------------------------------------------------------------------------|--------------------------|
|    |                     | 10.3.10                                 | 10-bit ADC characteristics                                                   | 86                       |
|    |                     | 10.3.11                                 | EMC characteristics                                                          | 89                       |
| 11 | Pack                | age info                                | ormation                                                                     | 92                       |
|    | 11.1                | TSSOP                                   | 20 package information                                                       | 92                       |
|    | 11.2                | LQFP32                                  | 2 package information                                                        | 96                       |
|    | 11.3                | VFQFP                                   | N32 package information                                                      | 99                       |
|    | 11.4                | Therma                                  | ıl characteristics                                                           | 103                      |
|    |                     | 11.4.1                                  | Reference document                                                           | 103                      |
|    |                     | 11.4.2                                  | Selecting the product temperature range                                      | 103                      |
| 12 | Orde                | ring info                               | ormation                                                                     | 105                      |
| 13 |                     |                                         |                                                                              |                          |
| 10 | STM                 | 3 develo                                | pment tools                                                                  | 106                      |
| 10 | <b>STM8</b><br>13.1 |                                         | on and in-circuit debugging tools                                            |                          |
| 10 |                     |                                         |                                                                              | 106                      |
|    |                     | Emulation                               | on and in-circuit debugging tools                                            | 106                      |
| 10 | 13.1                | Emulation                               | on and in-circuit debugging tools                                            | 106                      |
| 10 | 13.1                | Emulation 13.1.1 Software               | on and in-circuit debugging tools                                            | 106<br>106<br>107        |
|    | 13.1                | Emulation 13.1.1 Softward 13.2.1 13.2.2 | on and in-circuit debugging tools  STice key features  e tools  STM8 toolset | 106<br>106<br>107<br>107 |



# List of tables

| Table 1.  | STM8AF6213/13A/23/23A/26 features                                                                                                                                             |    |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Table 2.  | Peripheral clock gating bit assignments in CLK_PCKENR1/2 registers                                                                                                            | 15 |
| Table 3.  | TIM timer features                                                                                                                                                            | 18 |
| Table 4.  | Communication peripheral naming correspondence                                                                                                                                | 19 |
| Table 5.  | Legend/abbreviations for pinout tables                                                                                                                                        | 22 |
| Table 6.  | STM8AF6213/STM8AF6223 TSSOP20 pin description                                                                                                                                 | 23 |
| Table 7.  | STM8AF6213A and STM8AF6223A TSSOP20 pin description                                                                                                                           | 25 |
| Table 8.  | STM8AF6226 LQFP32/VFQPN32 pin description                                                                                                                                     | 28 |
| Table 9.  | Memory model for the devices covered in this datasheet                                                                                                                        |    |
| Table 10. | I/O port hardware register map                                                                                                                                                |    |
| Table 11. | General hardware register map                                                                                                                                                 |    |
| Table 12. | CPU/SWIM/debug module/interrupt controller registers                                                                                                                          |    |
| Table 13. | Interrupt mapping                                                                                                                                                             |    |
| Table 14. | Option bytes                                                                                                                                                                  |    |
| Table 15. | Option byte description                                                                                                                                                       |    |
| Table 16. | STM8AF6226 alternate function remapping bits [7:2] for 32-pin packages                                                                                                        |    |
| Table 17. | STM8AF6213 and STM8AF6223 alternate function remapping bits [7:2]                                                                                                             |    |
|           | for 20-pin packages                                                                                                                                                           | 49 |
| Table 18. | STM8AF6213A and STM8AF6223A alternate function remapping bits [7:2]                                                                                                           |    |
|           | for 20-pin packages                                                                                                                                                           | 49 |
| Table 19. | STM8AF6226 alternate function remapping bits [1:0] for 32-pin packages                                                                                                        |    |
| Table 20. | STM8AF6213/STM8AF6223 alternate function remapping bits [1:0]                                                                                                                 |    |
|           | for 20-pin packages                                                                                                                                                           | 50 |
| Table 21. | STM8AF6223A alternate function remapping bits [1:0] for 20-pin packages                                                                                                       |    |
| Table 22. | Unique ID bit description.                                                                                                                                                    |    |
| Table 23. | Voltage characteristics                                                                                                                                                       |    |
| Table 24. | Current characteristics                                                                                                                                                       |    |
| Table 25. | Thermal characteristics                                                                                                                                                       |    |
| Table 26. | Operating lifetime (OLF)                                                                                                                                                      |    |
| Table 27. | General operating conditions                                                                                                                                                  |    |
| Table 28. | Operating conditions at power-up/power-down                                                                                                                                   |    |
| Table 29. | Total current consumption with code execution in run mode at V <sub>DD</sub> = 5 V                                                                                            |    |
| Table 30. | Total current consumption with code execution in run mode at $V_{DD} = 3.3 \text{ V} \dots$                                                                                   |    |
| Table 30. | Total current consumption in wait mode at $V_{DD} = 5.5 \text{ V} \dots$                                                                                                      |    |
| Table 31. | Total current consumption in wait mode at $V_{DD} = 3 \text{ V} \cdot $ |    |
| Table 32. | Total current consumption in active halt mode at $V_{DD} = 5.0 \text{ V} \dots \dots$                                                                                         |    |
| Table 34. | Total current consumption in active halt mode at $V_{DD} = 3.3 \text{ V} \dots$                                                                                               |    |
| Table 35. | Total current consumption in halt mode at $V_{DD} = 5.5 \text{ V}$                                                                                                            |    |
| Table 35. | Total current consumption in halt mode at $V_{DD} = 3 \times 10^{-10}$ .                                                                                                      | 62 |
| Table 30. | Wakeup times                                                                                                                                                                  |    |
| Table 37. | Total current consumption and timing in forced reset state                                                                                                                    | 62 |
| Table 39. | Peripheral current consumption                                                                                                                                                |    |
| Table 39. | HSE user external clock characteristics                                                                                                                                       |    |
| Table 40. | HSE oscillator characteristics                                                                                                                                                |    |
| Table 41. | HSI oscillator characteristics                                                                                                                                                |    |
| Table 42. | LSI oscillator characteristics                                                                                                                                                |    |
|           |                                                                                                                                                                               |    |
| Table 44. | RAM and hardware registers                                                                                                                                                    |    |
| Table 45. | Flash program memory/data EEPROM memory                                                                                                                                       | /0 |



| Table 46. | Flash program memory                                                      | 71  |
|-----------|---------------------------------------------------------------------------|-----|
| Table 47. | Data memory                                                               |     |
| Table 48. | I/O static characteristics                                                |     |
| Table 49. | Output driving current (standard ports)                                   | 74  |
| Table 50. | Output driving current (true open drain ports)                            |     |
| Table 51. | Output driving current (high sink ports)                                  |     |
| Table 52. | NRST pin characteristics                                                  |     |
| Table 53. | SPI characteristics                                                       | 81  |
| Table 54. | I <sup>2</sup> C characteristics                                          | 84  |
| Table 55. | ADC characteristics                                                       | 86  |
| Table 56. | ADC accuracy with RAIN < 10 k $\Omega$ , $V_{DD}$ = 5 V                   | 87  |
| Table 57. | ADC accuracy with RAIN < 10 k $\Omega$ , $V_{DD}$ = 3.3 V                 |     |
| Table 58. | EMS data                                                                  |     |
| Table 59. | EMI data                                                                  | 90  |
| Table 60. | ESD absolute maximum ratings                                              | 90  |
| Table 61. | Electrical sensitivities                                                  | 91  |
| Table 62. | TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, |     |
|           | package mechanical data                                                   | 93  |
| Table 63. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package                   |     |
|           | mechanical data                                                           | 97  |
| Table 64. | VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch      |     |
|           | quad flat package mechanical data                                         | 100 |
| Table 65. | Thermal characteristics                                                   | 103 |
| Table 66. | STM8AF6213/13A/23/23A/26 ordering information scheme                      | 105 |
| Table 67  | Document revision history                                                 | 100 |



# List of figures

| Figure 1.                | STM8AF6213/13A/23/23A/26 block diagram                                                          | 11  |
|--------------------------|-------------------------------------------------------------------------------------------------|-----|
| Figure 2.                | Flash memory organization                                                                       |     |
| Figure 3.                | STM8AF6213/STM8AF6223 TSSOP20 pinout                                                            |     |
| Figure 4.                | STM8AF6213A and STM8AF6223A TSSOP20 pinout                                                      | 23  |
| Figure 5.                | STM8AF6226 LQFP32/VFQPN32 pinout                                                                |     |
| Figure 6.                | Memory map                                                                                      |     |
| Figure 7.                | Pin loading conditions                                                                          |     |
| Figure 8.                | Pin input voltage                                                                               | 54  |
| Figure 9.                | f <sub>CPUmax</sub> versus V <sub>DD</sub>                                                      |     |
| Figure 10.               | External capacitor C <sub>EXT</sub>                                                             |     |
| Figure 11.               | Typ I <sub>DD(RUN)</sub> vs. V <sub>DD</sub> HSE user external clock, f <sub>CPU</sub> = 16 MHz |     |
| Figure 12.               | Typ $I_{DD(RUN)}$ vs. $f_{CPU}$ HSE user external clock, $V_{DD}$ = 5 V                         |     |
| Figure 13.               | Typ $I_{DD(RUN)}$ vs. $V_{DD}$ HSEI RC osc., $f_{CPU}$ = 16 MHz                                 | 65  |
| Figure 14.               | Typ I <sub>DD(WFI)</sub> vs. V <sub>DD</sub> HSE user external clock, f <sub>CPU</sub> = 16 MHz | 65  |
| Figure 15.               | Typ $I_{DD(WFI)}$ vs. $f_{CPU}$ HSE user external clock, $V_{DD}$ = 5 V                         |     |
| Figure 16.               | Typ I <sub>DD(WFI)</sub> vs. V <sub>DD</sub> HSI RC osc., f <sub>CPU</sub> = 16 MHz             |     |
| Figure 17.               | HSE external clock source                                                                       |     |
| Figure 18.               | HSE oscillator circuit diagram                                                                  |     |
| Figure 19.               | Typical V <sub>IL</sub> and V <sub>IH</sub> vs V <sub>DD</sub> @ 4 temperatures                 |     |
| Figure 20.               | Typical pull-up resistance R <sub>PU</sub> vs V <sub>DD</sub> @ 4 temperatures                  |     |
| Figure 21.               | Typical pull-up current I <sub>pu</sub> vs V <sub>DD</sub> @ 4 temperatures                     |     |
| Figure 22.               | Typ. $V_{OL}$ @ $V_{DD}$ = 5 V (standard ports)                                                 |     |
| Figure 23.               | Typ. $V_{OL}$ @ $V_{DD}$ = 3.3 V (standard ports)                                               |     |
| Figure 24.               | Typ. $V_{OL}$ @ $V_{DD}$ = 5 V (true open drain ports)                                          |     |
| Figure 25.               | Typ. $V_{OL}$ @ $V_{DD}$ = 3.3 V (true open drain ports)                                        |     |
| Figure 26.               | Typ. $V_{OL}$ @ $V_{DD}$ = 5 V (high sink ports)                                                |     |
| Figure 27.               | Typ. $V_{OL}$ @ $V_{DD}$ = 3.3 V (high sink ports)                                              |     |
| Figure 28.               | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 5 V (standard ports)                                      |     |
| Figure 29.               | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 3.3 V (standard ports)                                    |     |
| Figure 30.               | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 5 V (high sink ports)                                     |     |
| Figure 31.               | Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 3.3 V (high sink ports)                                   |     |
| Figure 31.               | Typical NRST V <sub>IL</sub> and V <sub>IH</sub> vs V <sub>DD</sub> @ 4 temperatures            |     |
| Figure 32.               | Typical NRST pull-up resistance vs V <sub>DD</sub> @ 4 temperatures                             |     |
| Figure 34.               | Typical NRST pull-up current vs V <sub>DD</sub> @ 4 temperatures                                |     |
| Figure 35.               | Recommended reset pin protection                                                                |     |
| Figure 35.               | SPI timing diagram - slave mode and CPHA = 0                                                    |     |
| -                        | SPI timing diagram - slave mode and CPHA = 0                                                    |     |
| Figure 37.               |                                                                                                 |     |
| Figure 38.<br>Figure 39. | SPI timing diagram - master mode <sup>(1)</sup>                                                 |     |
| Figure 39.               | ADC accuracy characteristics                                                                    |     |
| •                        | ·                                                                                               |     |
| Figure 41.               | Typical application with ADC                                                                    | 00  |
| Figure 42.               |                                                                                                 | 02  |
| Figure 40                | package outline                                                                                 | 92  |
| Figure 43.               | TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch,                       | 0.4 |
| Ciaure 44                | package footprint                                                                               |     |
| Figure 44.               | TSSOP20 marking example (package top view)                                                      |     |
| Figure 45.               | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline                                 | 96  |
| Figure 46.               | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package                                         |     |



## List of figures

## STM8AF6213/13A/23/23A/26

|            | recommended footprint                                                | . 98 |
|------------|----------------------------------------------------------------------|------|
| Figure 47. | LQFP32 marking example (package top view)                            |      |
|            | VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch |      |
|            | quad flat package outline                                            | . 99 |
| Figure 49. | VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch |      |
|            | quad flat package recommended footprint                              | 101  |
| Figure 50. | VFQFPN32 marking example (package top view)                          | 102  |



## 1 Introduction

The datasheet contains the description of STM8AF6213, STM8AF6213A, STM8AF6223, STM8AF6223A and STM8AF6226 features, pinout, electrical characteristics, mechanical data and ordering information.

- For complete information on the STM8A microcontroller memory, registers and peripherals, please refer to STM8S series and STM8AF series 8-bit microcontrollers reference manual (RM0016).
- For information on programming, erasing and protection of the internal Flash memory please refer to the STM8 Flash programming manual (PM0051).
- For information on the debug and SWIM (single wire interface module) refer to the STM8 SWIM communication protocol and debug module user manual (UM0470).
- For information on the STM8 core, please refer to the STM8 CPU programming manual (PM0044).



DS9884 Rev 9 9/112

## 2 Description

The STM8AF6213, STM8AF6213A, STM8AF6223, STM8AF6223A and STM8AF6226 automotive 8-bit microcontrollers offer 4 to 8 Kbytes of Flash program memory, plus integrated true data EEPROM. The STM8S series and STM8AF series 8-bit microcontrollers reference manual (RM0016) refers to devices in this family as low-density. They provide the following benefits: performance, robustness and reduced system cost.

Device performance and robustness are ensured by advanced core and peripherals made in a state-of-the-art technology, a 16 MHz clock frequency, robust I/Os, independent watchdogs with separate clock source, and a clock security system.

The system cost is reduced thanks to an integrated true data EEPROM for up to 300 k write/erase cycles and a high system integration level with internal clock oscillators, watchdog, and brown-out reset.

Full documentation is offered as well as a wide choice of development tools.

STM8AF6226 STM8AF6223 STM8AF6223A STM8AF6213 STM8AF6213A **Device** Pin count 32 20 28 including 21 Max. number of GPIOs 16 including 12 high-sink I/Os high-sink I/Os Ext. interrupt pins 28 16 Timer CAPCOM channels 6 7 6 7 6 Timer complementary 3 1 2 1 2 outputs

5

8 K

7

640<sup>(1)</sup>

1 K

Multipurpose timer (TIM1), SPI, I2C, LINUART, window WDG, independent WDG,

ADC, PWM timer (TIM5), 8-bit timer (TIM6)

5

4 K

7

Table 1. STM8AF6213/13A/23/23A/26 features

A/D converter channels

Low-density Flash program

memory (byte)

Data EEPROM (byte)

RAM (byte)

Peripheral set



10/112 DS9884 Rev 9

7

<sup>1.</sup> No read-while-write (RWW) capability.

# 3 Block diagram



Figure 1. STM8AF6213/13A/23/23A/26 block diagram

Legend: ADC (Analog-to-digital converter), beCAN (Controller area network), BOR (Brownout reset),
I²C (Inter-integrated circuit multimaster interface),IWDG (Independent window watchdog), LINUART (Local interconnect
network universal asynchronous receiver transmitter), POR (Power on reset), SPI (Serial peripheral interface), SWIM
(Single wire interface module), USART (Universal synchronous asynchronous receiver transmitter), Window WDG
(Window watchdog).



## 4 Product overview

The following section intends to give an overview of the basic features of the products covered by this datasheet.

For more detailed information on each feature please refer to STM8S series and STM8AF series 8-bit microcontrollers reference manual (RM0016).

## 4.1 Central processing unit (CPU)

The 8-bit STM8 core is designed for code efficiency and performance.

It contains 6 internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing and 80 instructions.

## 4.1.1 Architecture and registers

- Harvard architecture
- 3-stage pipeline
- 32-bit wide program memory bus single cycle fetching for most instructions
- X and Y 16-bit index registers, enabling indexed addressing modes with or without offset and read-modify-write type data manipulations
- 8-bit accumulator
- 24-bit program counter 16-Mbyte linear memory space
- 16-bit stack pointer access to a 64 Kbyte level stack
- 8-bit condition code register 7 condition flags for the result of the last instruction.

## 4.1.2 Addressing

- 20 addressing modes
- Indexed indirect addressing mode for look-up tables located anywhere in the address space
- Stack pointer relative addressing mode for local variables and parameter passing

#### 4.1.3 Instruction set

- 80 instructions with 2-byte average instruction size
- Standard data movement and logic/arithmetic functions
- 8-bit by 8-bit multiplication
- 16-bit by 8-bit and 16-bit by 16-bit division
- Bit manipulation
- Data transfer between stack and accumulator (push/pop) with direct stack access
- Data transfer using the X and Y registers or direct memory-to-memory transfers



## 4.2 Single wire interface module (SWIM) and debug module (DM)

The single wire interface module together with an integrated debug module permit non-intrusive, real-time in-circuit debugging and fast memory programming.

#### 4.2.1 SWIM

Single wire interface module for direct access to the debug mode and memory programming. The interface can be activated in all device operation modes. The maximum data transmission speed is 145 byte/ms.

## 4.2.2 Debug module

The non-intrusive debugging module features a performance close to a full-featured emulator. Besides memory and peripheral operation, CPU operation can also be monitored in real-time by means of shadow registers.

- R/W to RAM and peripheral registers in real-time
- R/W access to all resources by stalling the CPU
- Breakpoints on all program-memory instructions (software breakpoints)
- Two advanced breakpoints, 23 predefined breakpoint configurations

## 4.3 Interrupt controller

- · Nested interrupts with three software priority levels
- 32 interrupt vectors with hardware priority
- Up to 28 external interrupts on 7 vectors including TLI
- Trap and reset interrupts

## 4.4 Flash program and data EEPROM memory

- Up to 8 Kbytes of Flash program single voltage Flash memory
- 640 byte true data EEPROM
- User option byte area

## 4.4.1 Write protection (WP)

Write protection of Flash program memory and data EEPROM is provided to avoid unintentional overwriting of memory that could result from a user software malfunction.

There are two levels of write protection. The first level is known as MASS (memory access security system). MASS is always enabled and protects the main Flash program memory, data EEPROM and option byte.

To perform in-application programming (IAP), this write protection can be removed by writing a MASS key sequence in a control register. This allows the application to write to data EEPROM, modify the contents of main program memory or the device option byte.

A second level of write protection, can be enabled to further protect a specific area of memory known as UBC (user boot code). Refer to the figure below.

57

DS9884 Rev 9 13/112

The size of the UBC is programmable through the UBC option byte, in increments of 1 page (64-byte block) by programming the UBC option byte in ICP mode.

This divides the program memory into two areas:

- Main program memory: up to 8 Kbyte minus UBC
- User-specific boot code (UBC): configurable up to 8 Kbyte

The UBC area remains write-protected during in-application programming. This means that the MASS keys do not unlock the UBC area. It protects the memory used to store the boot program, specific code libraries, reset and interrupt vectors, the reset routine and usually the IAP and communication routines.

Figure 2. Flash memory organization Data memory area (640 byte) Data **EEPROM** memory Option bytes Programmable area (from 64 byte (1 page) **UBC** area to up to 8 Kbvte Remains write protected during IAP (in 1 page steps) Low-density Flash program memory (up to 8Kbyte) Flash program memory area Write access possible for IAP MS38344V1

Read-out protection (ROP)

4.4.2

The read-out protection blocks reading and writing the Flash program memory and data EEPROM memory in ICP mode (and debug mode). Once the read-out protection is activated, any attempt to toggle its status triggers a global erase of the program and data memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller.

## 4.5 Clock controller

The clock controller distributes the system clock ( $f_{MASTER}$ ) coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness.

#### 4.5.1 Features

- Clock prescaler: to get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler.
- Safe clock switching: Clock sources can be changed safely on the fly in Run mode through a configuration register. The clock signal is not switched until the new clock source is ready. The design guarantees glitch-free switching.
- **Clock management**: To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.
- Master clock sources: four different clock sources can be used to drive the master clock:
  - 1-16 MHz high-speed external crystal (HSE)
  - Up to 16 MHz high-speed user-external clock (HSE user-ext)
  - 16 MHz high-speed internal RC oscillator (HSI)
  - 128 kHz low-speed internal RC (LSI)
- Startup clock: after reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- Clock security system (CSS): this feature can be enabled by software. If an HSE clock failure occurs, the internal RC (16 MHz/8) is automatically selected by the CSS and an interrupt can optionally be generated.
- Configurable main clock output (CCO): This outputs an external clock for use by the application.

Table 2. Peripheral clock gating bit assignments in CLK\_PCKENR1/2 registers

| Bit     | Periphera<br>I clock | Bit Peripheral clock |                  | Bit     | Peripheral clock | Bit     | Peripheral clock |
|---------|----------------------|----------------------|------------------|---------|------------------|---------|------------------|
| PCKEN17 | TIM1                 | PCKEN13              | LINUART          | PCKEN27 | Reserved         | PCKEN23 | ADC              |
| PCKEN16 | TIM5                 | PCKEN12              | Reserved         | PCKEN26 | Reserved         | PCKEN22 | AWU              |
| PCKEN15 | Reserved             | PCKEN11              | SPI              | PCKEN25 | Reserved         | PCKEN21 | Reserved         |
| PCKEN14 | TIM6                 | PCKEN10              | I <sup>2</sup> C | PCKEN24 | Reserved         | PCKEN20 | Reserved         |



## 4.6 Power management

For efficient power management, the application can be put in one of four different low-power modes. Users can configure each mode to obtain the best compromise between lowest power consumption, fastest start-up time and available wakeup sources.

- Wait mode: in this mode, the CPU is stopped but peripherals are kept running. The wakeup is performed by an internal or external interrupt or reset.
- Active-halt mode with regulator on: in this mode, the CPU and peripheral clocks are stopped. An internal wakeup is generated at programmable intervals by the auto wake up unit (AWU). The main voltage regulator is kept powered on, so current consumption is higher than in Active-halt mode with regulator off, but the wakeup time is faster.
   Wakeup is triggered by the internal AWU interrupt, external interrupt or reset.
- Active-halt mode with regulator off: this mode is the same as Active-halt with regulator on, except that the main voltage regulator is powered off, so the wake up time is slower.
- Halt mode: in this mode the microcontroller uses the least power. The CPU and peripheral clocks are stopped, the main voltage regulator is powered off. Wakeup is triggered by external event or reset.

## 4.7 Watchdog timers

The watchdog system is based on two independent timers providing maximum security to the applications.

Activation of the watchdog timers is controlled by option bytes or by software. Once activated, the watchdogs cannot be disabled by the user program without performing a reset.

#### Window watchdog timer

The window watchdog is used to detect the occurrence of a software fault, usually generated by external interferences or by unexpected logical conditions, which cause the application program to abandon its normal sequence.

The window function can be used to trim the watchdog behavior to match the application timing perfectly. The application software must refresh the counter before time-out and during a limited time window.

A reset is generated in two situations:

- Timeout: at 16 MHz CPU clock the time-out period can be adjusted between 75 μs up to 64 ms.
- Refresh out of window: the downcounter is refreshed before its value is lower than the one stored in the window register.

## Independent watchdog timer

The independent watchdog peripheral can be used to resolve processor malfunctions due to hardware or software failures.

It is clocked by the 128 kHz LSI internal RC clock source, and thus stays active even in case of a CPU clock failure.

The IWDG time base spans from 60 µs to 1 s

## 4.8 Auto wakeup counter

- Used for auto wakeup from active halt mode
- Clock source: Internal 128 kHz internal low frequency RC oscillator or external clock
- LSI clock can be internally connected to TIM1 input capture channel 1 for calibration

## 4.9 Beeper

The beeper function outputs a signal on the BEEP pin for sound generation. The signal is in the range of 1, 2 or 4 kHz.

The beeper output port is only available through the alternate function remap option bit AFR7.

## 4.10 TIM1 - 16-bit advanced control timer

This is a high-end timer designed for a wide range of control applications. With its complementary outputs, dead-time control and center-aligned PWM capability, the field of applications is extended to motor control, lighting and half-bridge driver.

- 16-bit up, down and up/down auto-reload counter with 16-bit fractional prescaler.
- Four independent capture/compare channels (CAPCOM) configurable as input capture, output compare, PWM generation (edge and center aligned mode) and single pulse mode output.
- Synchronization module to control the timer with external signals or to synchronise with TIM5 or TIM6
- Break input to force the timer outputs into a defined state
- Three complementary outputs with adjustable dead time
- Encoder mode
- Interrupt sources: 3 x input capture/output compare, 1 x overflow/update, 1 x break

17/112

## 4.11 TIM5 - 16-bit general purpose timer

- 16-bit autoreload (AR) up-counter
- 15-bit prescaler adjustable to fixed power of 2 ratios 1...32768
- 3 individually configurable capture/compare channels
- PWM mode
- Interrupt sources: 3 x input capture/output compare, 1 x overflow/update
- Synchronization module to control the timer with external signals or to synchronize with TIM1 or TIM6

## 4.12 TIM6 - 8-bit basic timer

- 8-bit autoreload, adjustable prescaler ratio to any power of 2 from 1 to 128
- Clock source: CPU clock
- Interrupt source: 1 x overflow/update
- Synchronization module to control the timer with external signals or to synchronize with TIM1 or TIM5.

Table 3. TIM timer features

| Timer | Counter<br>size (bits) | Prescaler                            | Counting<br>mode | CAPCOM<br>channels | Complemen tary outputs | Ext. trigger | Timer<br>synchroniz<br>ation/<br>chaining |
|-------|------------------------|--------------------------------------|------------------|--------------------|------------------------|--------------|-------------------------------------------|
| TIM1  | 16                     | Any integer<br>from 1 to<br>65536    | Up/down          | 4                  | 3                      | Yes          |                                           |
| TIM5  | 16                     | Any power<br>of 2 from 1<br>to 32768 | Up               | 3                  | 0                      | No           | Yes                                       |
| TIM6  | 8                      | Any power<br>of 2 from 1<br>to 128   | Up               | 0                  | 0                      | No           |                                           |

## 4.13 Analog-to-digital converter (ADC1)

The STM8AF6213, STM8AF6213A, STM8AF6223, STM8AF6223A and STM8AF6226 products contain a 10-bit successive approximation A/D converter (ADC1) with up to 7 external and 1 internal multiplexed input channels and the following main features:

- Input voltage range: 0 to V<sub>DD</sub>
   Input voltage range: 0 to V<sub>DDA</sub>
   Conversion time: 14 clock cycles
- Single and continuous and buffered continuous conversion modes
- Buffer size (n x 10 bits) where n = number of input channels
- Scan mode for single and continuous conversion of a sequence of channels
- Analog watchdog capability with programmable upper and lower thresholds
- Internal reference voltage on channel AIN7
- Analog watchdog interrupt
- External trigger input
- Trigger from TIM1 TRGO
- End of conversion (EOC) interrupt

Note:

Additional AIN12 analog input is not selectable in ADC scan mode or with analog watchdog. Values converted from AIN12 are stored only into the ADC\_DRH/ADC\_DRL registers.

#### Internal bandgap reference voltage

Channel AIN7 is internally connected to the internal bandgap reference voltage. The internal bandgap reference is constant and can be used, for example, to monitor  $V_{DD}$ . It is independent of variations in  $V_{DD}$  and ambient temperature  $T_A$ .

## 4.14 Communication interfaces

The following communication interfaces are implemented:

- LINUART: Full feature UART, synchronous mode, SPI master mode, Smartcard mode, IrDA mode, single wire mode, LIN2.2 capability
- SPI: full and half-duplex, 8 Mbit/s
- I<sup>2</sup>C: up to 400 Kbit/s

Some peripheral names differ between the datasheet and STM8S series and STM8AF series 8-bit microcontrollers reference manual, RM0016 (see *Table 4*).

Table 4. Communication peripheral naming correspondence

| Peripheral name in datasheet | Peripheral name in reference manual (RM0016) |
|------------------------------|----------------------------------------------|
| LINUART                      | UART4                                        |



#### 4.14.1 LINUART

#### **Main features**

- 1 Mbit/s full duplex SCI
- SPI emulation
- High precision baud rate generator
- Smartcard emulation
- IrDA SIR encoder decoder
- LIN mode
- Single wire half duplex mode

#### LIN mode

#### Master mode:

- LIN break and delimiter generation
- LIN break and delimiter detection with separate flag and interrupt source for read back checking.

#### Slave mode:

- Autonomous header handling one single interrupt per valid header
- Mute mode to filter responses
- · Identifier parity error checking
- LIN automatic resynchronization, allowing operation with internal RC oscillator (HSI) clock source
- Break detection at any time, even during a byte reception
- Header errors detection:
  - Delimiter too short
  - Synch field error
  - Deviation error (if automatic resynchronization is enabled)
  - Framing error in synch field or identifier field
  - Header time-out

## Asynchronous communication (UART mode)

- Full duplex communication NRZ standard format (mark/space)
- Programmable transmit and receive baud rates up to 1 Mbit/s (f<sub>CPU</sub>/16) and capable of following any standard baud rate regardless of the input frequency
- Separate enable bits for transmitter and receiver
- Two receiver wakeup modes:
  - Address bit (MSB)
  - Idle line (interrupt)
- Transmission error detection with interrupt generation
- Parity control

#### Synchronous communication

- Full duplex synchronous transfers
- SPI master operation
- 8-bit data communication
- Maximum speed: 1 Mbit/s at 16 MHz (f<sub>CPU</sub>/16)

## 4.14.2 Serial peripheral interface (SPI)

- Maximum speed: 8 Mbit/s (f<sub>MASTER</sub>/2) both for master and slave
- Full duplex synchronous transfers
- Simplex synchronous transfers on two lines with a possible bidirectional data line
- Master or slave operation selectable by hardware or software
- CRC calculation
- 1 byte Tx and Rx buffer
- Slave /master selection input pin

# 4.14.3 Inter integrated circuit (I<sup>2</sup>C) interface

- I<sup>2</sup>C master features:
  - Clock generation
  - Start and stop generation
- I<sup>2</sup>C slave features:
  - Programmable I<sup>2</sup>C address detection
  - Stop bit detection
- Generation and detection of 7-bit/10-bit addressing and general call
- Supports different communication speeds:
  - Standard speed (up to 100 kHz),
  - Fast speed (up to 400 kHz)

# 5 Pinout and pin description

The following table presents the meaning of the abbreviations in use in the pin description tables in this section.

Table 5. Legend/abbreviations for pinout tables

| Туре             | I= input, O :                                                                                                                                                        | = input, O = output, S = power supply                                                                                                             |  |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Level            | Input CM = CMOS (standard for all I/Os)                                                                                                                              |                                                                                                                                                   |  |  |  |  |  |  |  |
|                  | Output                                                                                                                                                               | HS = High sink                                                                                                                                    |  |  |  |  |  |  |  |
| Output speed     | O2 = Fast (<br>O3 = Fast/s                                                                                                                                           | (up to 2 MHz) up to 10 MHz) low programmability with slow as default state after reset low programmability with fast as default state after reset |  |  |  |  |  |  |  |
| Port and control | Input                                                                                                                                                                | float = floating, wpu = weak pull-up                                                                                                              |  |  |  |  |  |  |  |
| configuration    | Output                                                                                                                                                               | T = true open drain, OD = open drain, PP = push pull                                                                                              |  |  |  |  |  |  |  |
| Reset state      | Bold X (pin state after internal reset release).  Unless otherwise specified, the pin state is the same during the reset phase and after the internal reset release. |                                                                                                                                                   |  |  |  |  |  |  |  |

## 5.1 TSSOP20 pinouts and pin descriptions

Figure 3. STM8AF6213/STM8AF6223 TSSOP20 pinout



- 1. (HS) high sink capability.
- 2. (T) true open drain (P-buffer and protection diode to  $V_{\mbox{\scriptsize DD}}$  not implemented).
- [] alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function).

Figure 4. STM8AF6213A and STM8AF6223A TSSOP20 pinout



- 1. (HS) high sink capability.
- 2. (T) true open drain (P-buffer and protection diode to  $\ensuremath{V_{DD}}$  not implemented).
- 3. [] alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function).

Table 6. STM8AF6213/STM8AF6223 TSSOP20 pin description

|       |                                       |      | Input    |          |                |                          | Out   | put |    |                                   |                                                   |                                                      |
|-------|---------------------------------------|------|----------|----------|----------------|--------------------------|-------|-----|----|-----------------------------------|---------------------------------------------------|------------------------------------------------------|
| TSSOP | Pin name                              | Туре | floating | ndw      | Ext. interrupt | High sink <sup>(1)</sup> | Speed | Ф   | ЬР | Main<br>function<br>(after reset) | Default<br>alternate<br>function                  | Alternate<br>function<br>after remap<br>[option bit] |
| 1     | PD4/TIM5_CH1/<br>BEEP<br>[LINUART_CK] | I/O  | <u>x</u> | x        | Х              | HS                       | О3    | X   | Х  | Port D4                           | Timer 5 -<br>channel<br>1/BEEP<br>output          | LINUART<br>clock<br>[AFR2]                           |
| 2     | PD5/ AIN5/<br>LINUART_TX              | I/O  | <u>x</u> | х        | х              | HS                       | О3    | х   | х  | Port D5                           | Analog<br>input 5/<br>LINUART<br>data<br>transmit | -                                                    |
| 3     | PD6/ AIN6/<br>LINUART_RX              | I/O  | X        | Х        | Х              | HS                       | О3    | Х   | х  | Port D6                           | Analog<br>input 6/<br>LINUART<br>data receive     | -                                                    |
| 4     | NRST                                  | I/O  | -        | <u>X</u> | -              | -                        | -     | -   | -  |                                   | Reset                                             |                                                      |
| 5     | PA1/ OSCIN <sup>(2)</sup>             | I/O  | <u>x</u> | Х        | Х              | -                        | 01    | Х   | Х  | Port A1                           | Resonator/<br>crystal in                          | -                                                    |
| 6     | PA2/ OSCOUT                           | I/O  | <u>x</u> | Х        | Х              | 01                       | Х     | Х   |    | Port A2                           | Resonator/<br>crystal out                         | -                                                    |
| 7     | VSS                                   | S    | -        | -        | -              | -                        | -     | -   | -  | Digital ground                    |                                                   |                                                      |
| 8     | VCAP                                  | S    | -        | -        | -              | -                        | -     | 1   | -  | 1.8 V regulator capacitor         |                                                   |                                                      |
| 9     | VDD                                   | S    | -        | -        | -              | -                        | -     | -   | -  | Dig                               | ital power sup                                    | pply                                                 |



DS9884 Rev 9 23/112

Table 6. STM8AF6213/STM8AF6223 TSSOP20 pin description (continued)

|       |                                               |      |          | Input | t              |                          | Out   | put              |    |                                   |                                                             |                                                                        |
|-------|-----------------------------------------------|------|----------|-------|----------------|--------------------------|-------|------------------|----|-----------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|
| TSSOP | Pin name                                      | Туре | floating | ndw   | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО               | ЬР | Main<br>function<br>(after reset) | Default<br>alternate<br>function                            | Alternate<br>function<br>after remap<br>[option bit]                   |
| 10    | PA3/ TIM5_CH3<br>[SPI_NSS]                    | I/O  | <u>x</u> | х     | х              | HS                       | О3    | х                | Х  | Port A3                           | Timer 5 channel 3                                           | SPI master/<br>slave select<br>[AFR1]                                  |
| 11    | PB5/ I2C_SDA<br>[TIM1_BKIN]                   | I/O  | <u>x</u> | -     | Х              | -                        | 01    | T <sup>(3)</sup> | -  | Port B5                           | I2C data                                                    | Timer 1 -<br>break input<br>[AFR4]                                     |
| 12    | PB4/ I2C_SCL<br>[ADC_ETR]                     | I/O  | <u>x</u> | -     | Х              | -                        | O1    | T <sup>(3)</sup> | -  | Port B4                           | I2C clock                                                   | ADC<br>external<br>trigger<br>[AFR4]                                   |
| 13    | PC3/<br>TIM1_CH3/[TLI]/[<br>TIM1_CH1N]        | I/O  | X        | х     | x              | HS                       | О3    | х                | Х  | Port C3                           | Timer 1 -<br>channel 3                                      | Top level interrupt [AFR3] Timer 1 inverted channel 1 [AFR7]           |
| 14    | PC4/TIM1_CH4/<br>CLK_CCO/AIN2/[<br>TIM1_CH2N] | I/O  | x        | х     | х              | HS                       | О3    | х                | x  | Port C4                           | Timer 1 -<br>channel 4<br>/configurabl<br>e clock<br>output | Analog<br>input 2<br>[AFR2]Time<br>r 1 inverted<br>channel 2<br>[AFR7] |
| 15    | PC5/SPI_SCK<br>[TIM5_CH1]                     | I/O  | <u>x</u> | х     | Х              | HS                       | О3    | Х                | х  | Port C5                           | SPI clock                                                   | Timer 5<br>channel 1<br>[AFR0]                                         |
| 16    | PC6/ SPI_MOSI<br>[TIM1_CH1]                   | I/O  | X        | х     | Х              | HS                       | О3    | х                | х  | Port C6                           | PI master out/slave in                                      | Timer 1<br>channel 1<br>[AFR0]                                         |
| 17    | PC7/ SPI_MISO<br>[TIM1_CH2]                   | I/O  | <u>X</u> | Х     | Х              | HS                       | О3    | Х                | х  | Port C7                           | SPI master in/ slave out                                    | Timer 1<br>channel<br>2[AFR0]                                          |
| 18    | PD1/ SWIM <sup>(4)</sup>                      | I/O  | <u>x</u> | Х     | Х              | HS                       | 04    | Х                | Х  | Port D1                           | SWIM data interface                                         | -                                                                      |

Table 6. STM8AF6213/STM8AF6223 TSSOP20 pin description (continued)

|       |                                    |      |          | Input | İ              |                          | Out   | put |    |                                   |                                                                            |                                                                  |
|-------|------------------------------------|------|----------|-------|----------------|--------------------------|-------|-----|----|-----------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------|
| TSSOP | Pin name                           | Туре | floating | ndw   | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО  | ЬР | Main<br>function<br>(after reset) | Default<br>alternate<br>function                                           | Alternate<br>function<br>after remap<br>[option bit]             |
| 19    | PD2/AIN3<br>[TIM5_CH3]             | I/O  | X        | x     | x              | HS                       | О3    | х   | x  | Port D2                           | -                                                                          | Analog<br>input 3<br>[AFR2]<br>Timer 52 -<br>channel 3<br>[AFR1] |
| 20    | PD3/ AIN4/<br>TIM5_CH2/<br>ADC_ETR | I/O  | x        | х     | х              | HS                       | О3    | х   | х  | Port D3                           | Analog<br>input 4<br>Timer 52 -<br>channel<br>2/ADC<br>external<br>trigger | -                                                                |

<sup>1.</sup> I/O pins used simultaneously for high current source/sink must be uniformly spaced around the package. In addition, the total driven current must respect the absolute maximum ratings (see Section 10.2: Absolute maximum ratings).

Table 7. STM8AF6213A and STM8AF6223A TSSOP20 pin description

|       |                                               |      |          | Input | t              |                          | Out   | put |    |                                   |                                                   |                                                      |
|-------|-----------------------------------------------|------|----------|-------|----------------|--------------------------|-------|-----|----|-----------------------------------|---------------------------------------------------|------------------------------------------------------|
| TSSOP | Pin name                                      | Type | floating | ndw   | Ext. interrupt | High sink <sup>(1)</sup> | peedS | ао  | dd | Main<br>function<br>(after reset) | Default<br>alternate<br>function                  | Alternate<br>function<br>after remap<br>[option bit] |
| 1     | PD4/TIM5_CH1/<br>BEEP/SPI_NSS<br>[LINUART_CK] | I/O  | <u>x</u> | х     | х              | HS                       | О3    | x   | x  | Port D4                           | Timer 5 -<br>channel<br>1/BEEP<br>output          | LINUART<br>clock<br>[AFR2]                           |
| 2     | PD5/ AIN5/<br>LINUART_TX                      | I/O  | x        | х     | х              | HS                       | О3    | Х   | Х  | Port D5                           | Analog<br>input 5/<br>LINUART<br>data<br>transmit | -                                                    |



<sup>2.</sup> When the MCU is in Halt/Active-halt mode, PA1 is automatically configured in input weak pull-up and cannot be used for waking up the device. In this mode, the output state of PA1 is not driven. It is recommended to use PA1 only in input mode if Halt/Active-halt is used in the application.

<sup>3.</sup> In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer, weak pull-up, and protection diode to VDD are not implemented)

<sup>4.</sup> The PD1 pin is in input pull-up during the reset phase and after internal reset release.

Table 7. STM8AF6213A and STM8AF6223A TSSOP20 pin description (continued)

|       |                                               |      |          | Input    | t              |                          | Out   | put              |    |                                   |                                                             |                                                            |
|-------|-----------------------------------------------|------|----------|----------|----------------|--------------------------|-------|------------------|----|-----------------------------------|-------------------------------------------------------------|------------------------------------------------------------|
| TSSOP | Pin name                                      | Туре | floating | ndw      | Ext. interrupt | High sink <sup>(1)</sup> | peedS | ао               | dd | Main<br>function<br>(after reset) | Default<br>alternate<br>function                            | Alternate<br>function<br>after remap<br>[option bit]       |
| 3     | PD6/ AIN6/<br>LINUART_RX                      | I/O  | <u>x</u> | х        | х              | HS                       | О3    | X                | Х  | Port D6                           | Analog<br>input 6/<br>LINUART<br>data receive               | -                                                          |
| 4     | NRST                                          | I/O  | -        | <u>X</u> | -              | -                        | ı     | ı                | ı  | Re                                | set                                                         | -                                                          |
| 5     | PA1/ OSCIN <sup>(2)</sup>                     | I/O  | <u>x</u> | Х        | Х              | -                        | 01    | X                | X  | Port A1                           | Resonator/<br>crystal in                                    | -                                                          |
| 6     | PA2/ OSCOUT                                   | I/O  | <u>x</u> | Х        | Х              | -                        | 01    | X                | Х  | Port A2                           | Resonator/<br>crystal out                                   | -                                                          |
| 7     | VSS                                           | S    | -        | -        | -              | -                        | ı     | i                | 1  | Digital                           | ground                                                      | -                                                          |
| 8     | VCAP                                          | S    | -        | -        | -              | -                        | ı     | ı                | ı  | 1.8 V regula                      | tor capacitor                                               | -                                                          |
| 9     | VDD                                           | S    | -        | -        | -              | -                        | -     | -                | -  | Digital pov                       | wer supply                                                  | -                                                          |
| 10    | PB5/ I2C_SDA<br>[TIM1_BKIN]                   | I/O  | <u>x</u> | -        | Х              | -                        | 01    | T <sup>(3)</sup> | -  | Port B5                           | I2C data                                                    | Timer 1 -<br>break input<br>[AFR4]                         |
| 11    | PB4/ I2C_SCL<br>[ADC_ETR]                     | I/O  | <u>x</u> | -        | x              | -                        | O1    | T <sup>(3)</sup> | 1  | Port B4                           | I2C clock                                                   | ADC<br>external<br>trigger<br>[AFR4]                       |
| 12    | PB1/<br>TIM1_CH2N/<br>AIN1                    | I/O  | X        | х        | х              | HS                       | O3    | Х                | Х  | Port B1                           | Timer 1 -<br>inverted<br>channel<br>2/Analog<br>input 1     | -                                                          |
| 13    | PB0/<br>TIM1_CH1N/AIN0                        | I/O  | <u>x</u> | х        | х              | HS                       | О3    | Х                | Х  | Port B0                           | Timer 1 -<br>inverted<br>channel<br>1/Analog<br>input 0     | -                                                          |
| 14    | PC4/ TIM1_CH4/<br>CLK_CCO/AIN2/[<br>TIM1_CH2] | I/O  | <u>x</u> | х        | х              | HS                       | О3    | X                | Х  | Port C4                           | Timer 1 -<br>channel 4<br>/configurabl<br>e clock<br>output | Analog<br>input 2<br>[AFR2]Time<br>r 1 channel<br>2 [AFR7] |
| 15    | PC5/SPI_SCK<br>[TIM5_CH1]                     | I/O  | <u>x</u> | Х        | х              | HS                       | О3    | Х                | Х  | Port C5                           | SPI clock                                                   | Timer 5<br>channel 1<br>[AFR0]                             |

Table 7. STM8AF6213A and STM8AF6223A TSSOP20 pin description (continued)

|       |                                    |      |          | Input | İ              |                          | Out   | put |    |                                   |                                                          |                                                                 |
|-------|------------------------------------|------|----------|-------|----------------|--------------------------|-------|-----|----|-----------------------------------|----------------------------------------------------------|-----------------------------------------------------------------|
| TSSOP | Pin name                           | Type | floating | ndw   | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО  | ЬР | Main<br>function<br>(after reset) | Default<br>alternate<br>function                         | Alternate<br>function<br>after remap<br>[option bit]            |
| 16    | PC6/ SPI_MOSI<br>[TIM1_CH1]        | I/O  | <u>x</u> | х     | х              | HS                       | О3    | х   | Х  | Port C6                           | PI master out/slave in                                   | Timer 1<br>channel 1<br>[AFR0]                                  |
| 17    | PC7/ SPI_MISO<br>[TIM1_CH2]        | I/O  | <u>x</u> | х     | Х              | HS                       | О3    | Х   | Х  | Port C7                           | SPI master in/ slave out                                 | Timer 1<br>channel<br>2[AFR0]                                   |
| 18    | PD1/ SWIM <sup>(4)</sup>           | I/O  | <u>x</u> | Х     | Х              | HS                       | 04    | Х   | Х  | Port D1                           | SWIM data interface                                      | -                                                               |
| 19    | PD2/AIN3/<br>TLI[TIM5_CH3]         | I/O  | x        | х     | х              | HS                       | О3    | х   | х  | Port D2                           | -                                                        | Analog<br>input 3<br>[AFR2]<br>Timer 5 -<br>channel 3<br>[AFR1] |
| 20    | PD3/ AIN4/<br>TIM5_CH2/<br>ADC_ETR | I/O  | x        | х     | х              | HS                       | О3    | x   | х  | Port D3                           | Analog input 4 Timer 52 - channel 2/ADC external trigger | -                                                               |

<sup>1.</sup> I/O pins used simultaneously for high current source/sink must be uniformly spaced around the package. In addition, the total driven current must respect the absolute maximum ratings (see Section 10.2: Absolute maximum ratings).



<sup>2.</sup> When the MCU is in Halt/Active-halt mode, PA1 is automatically configured in input weak pull-up and cannot be used for waking up the device. In this mode, the output state of PA1 is not driven. It is recommended to use PA1 only in input mode if Halt/Active-halt is used in the application.

<sup>3.</sup> In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer, weak pull-up, and protection diode to VDD are not implemented).

<sup>4.</sup> The PD1 pin is in input pull-up during the reset phase and after internal reset release.

## 5.2 LQFP32/VFQPN32 pinout and pin description

Figure 5. STM8AF6226 LQFP32/VFQPN32 pinout



- 1. (HS) high sink capability.
- 2. (T) true open drain (P-buffer and protection diode to  $V_{DD}$  not implemented).
- 3. [] alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function).

Table 8. STM8AF6226 LQFP32/VFQPN32 pin description

|                   |                           |      |          | Inpu     | t              |                          | Ou    | tput |    |                                   |                                  |                                                      |
|-------------------|---------------------------|------|----------|----------|----------------|--------------------------|-------|------|----|-----------------------------------|----------------------------------|------------------------------------------------------|
| LQFP32<br>VFQPN32 | Pin name                  | Туре | floating | ndw      | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО   | ЬР | Main<br>function<br>(after reset) | Default<br>alternate<br>function | Alternate<br>function<br>after remap<br>[option bit] |
| 1                 | NRST                      | I/O  | -        | <u>X</u> | -              | -                        | -     | -    | -  | Re                                | set                              | -                                                    |
| 2                 | PA1/ OSCIN <sup>(2)</sup> | I/O  | <u>x</u> | Х        | Х              | -                        | 01    | Х    | Х  | Port A1                           | Resonator/<br>crystal in         | -                                                    |
| 3                 | PA2/ OSCOUT               | I/O  | <u>x</u> | Х        | Х              | -                        | 01    | Х    | Х  | Port A2                           | Resonator/<br>crystal out        | -                                                    |

Table 8. STM8AF6226 LQFP32/VFQPN32 pin description (continued)

|                   |                                               |      |          | Inpu |                |                          |       | tput             |    | uescription (                     |                                                       |                                                                                |
|-------------------|-----------------------------------------------|------|----------|------|----------------|--------------------------|-------|------------------|----|-----------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------|
| LQFP32<br>VFQPN32 | Pin name                                      | Туре | floating | ndw  | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО               | ВЪ | Main<br>function<br>(after reset) | Default<br>alternate<br>function                      | Alternate<br>function<br>after remap<br>[option bit]                           |
| 4                 | VSS                                           | S    | -        | -    | -              | -                        | -     | -                | -  | Digital                           | ground                                                | -                                                                              |
| 5                 | VCAP                                          | S    | -        | -    | -              | -                        | -     | -                | -  | 1.8 V regula                      | tor capacitor                                         | -                                                                              |
| 6                 | VDD                                           | S    | -        | -    | -              | -                        | -     | -                | -  | Digital pov                       | wer supply                                            | -                                                                              |
| 7                 | PA3/<br>TIM5_CH3<br>[SPI_NSS]<br>[LINUART_TX] | I/O  | <u>x</u> | х    | х              | HS                       | О3    | х                | х  | Port A3                           | Timer 52<br>channel 3                                 | SPI master/<br>slave select<br>[AFR1]/<br>LINUART<br>data transmit<br>[AFR1:0] |
| 8                 | PF4<br>[LINUART_RX]                           | I/O  | <u>x</u> | х    | -              | -                        | 01    | Х                | х  | Port F4                           | LINUART<br>data receive<br>[AFR1:0]                   | -                                                                              |
| 9                 | PB7                                           | I/O  | <u>X</u> | Х    | Х              | -                        | 01    | Х                | Х  | Port B7                           | -                                                     | -                                                                              |
| 10                | PB6                                           | I/O  | <u>x</u> | Х    | Х              | -                        | 01    | Х                | Х  | Port B6                           | -                                                     | -                                                                              |
| 11                | PB5/ I2C_SDA<br>[TIM1_BKIN]                   | I/O  | <u>x</u> | -    | х              | -                        | 01    | T <sup>(3)</sup> | -  | Port B5                           | I2C data                                              | Timer 1 -<br>break input<br>[AFR4]                                             |
| 12                | PB4/ I2C_SCL<br>[ADC_ETR]                     | I/O  | <u>x</u> | -    | Х              | -                        | O1    | T <sup>(3)</sup> | -  | Port B4                           | I2C clock                                             | ADC<br>external<br>trigger<br>[AFR4]                                           |
| 13                | PB3/<br>AIN3/TIM1_ET<br>R                     | I/O  | <u>x</u> | х    | х              | HS                       | О3    | X                | х  | Port B3                           | Analog input<br>3/ Timer 1<br>external<br>trigger     | -                                                                              |
| 14                | PB2/ AIN2/<br>TIM1_CH3N                       | I/O  | <u>x</u> | х    | х              | HS                       | О3    | х                | х  | Port B2                           | Analog input<br>2/ Timer 1 -<br>inverted<br>channel 3 | -                                                                              |
| 15                | PB1/AIN1/<br>TIM1_CH2N                        | I/O  | <u>x</u> | х    | Х              | HS                       | О3    | Х                | х  | Port B1                           | Analog input<br>1/ Timer 1 -<br>inverted<br>channel 2 | -                                                                              |
| 16                | PB0/ AIN0/<br>TIM1_CH1N                       | I/O  | <u>x</u> | х    | х              | HS                       | О3    | х                | х  | Port B0                           | Analog input<br>0/ Timer 1 -<br>inverted<br>channel 1 | -                                                                              |



Table 8. STM8AF6226 LQFP32/VFQPN32 pin description (continued)

|                   |                                                    |      |          | Inpu     | t              |                          | Ou    | tput |    |                                   |                                                         |                                                                       |
|-------------------|----------------------------------------------------|------|----------|----------|----------------|--------------------------|-------|------|----|-----------------------------------|---------------------------------------------------------|-----------------------------------------------------------------------|
| LQFP32<br>VFQPN32 | Pin name                                           | Туре | floating | ndw      | Ext. interrupt | High sink <sup>(1)</sup> | Speed | OO   | ЬР | Main<br>function<br>(after reset) | Default<br>alternate<br>function                        | Alternate<br>function<br>after remap<br>[option bit]                  |
| 17                | PE5/ SPI_NSS<br>[TIM1_CH1N]                        | I/O  | <u>x</u> | х        | х              | HS                       | О3    | X    | х  | Port E5                           | SPI master/<br>slave select                             | Timer 1 -<br>inverted<br>channel 1<br>[AFR1:0]                        |
| 18                | PC1/<br>TIM1_CH1/<br>LINUART_CK<br>[TIM1_CH2N]     | I/O  | <u>x</u> | х        | Х              | HS                       | О3    | х    | х  | Port C1                           | Timer 1 -<br>channel 1<br>LINUART<br>clock              | Timer 1 -<br>inverted<br>channel 2<br>[AFR1:0]                        |
| 19                | PC2/<br>TIM1_CH2<br>[TIM1_CH3N]                    | I/O  | <u>x</u> | х        | х              | HS                       | О3    | X    | Х  | Port C2                           | Timer 1 -<br>channel 2                                  | Timer 1 -<br>inverted<br>channel 3<br>[AFR1:0]                        |
| 20                | PC3/<br>TIM1_CH3/[TLI]<br>[TIM1_CH1N]              | I/O  | x        | х        | х              | HS                       | О3    | х    | х  | Port C3                           | Timer 1 -<br>channel 3                                  | Top level interrupt [AFR3] Timer 1 inverted channel 1 [AFR7]          |
| 21                | PC4/<br>TIM1_CH4/<br>CLK_CCO/[AIN<br>2][TIM1_CH2N] | I/O  | <u>x</u> | х        | x              | HS                       | О3    | Х    | х  | Port C4                           | Timer 1 -<br>channel 4<br>/configurable<br>clock output | Analog input<br>2<br>[AFR2]Timer<br>1 inverted<br>channel 2<br>[AFR7] |
| 22                | PC5/SPI_SCK<br>[TIM5_CH1]                          | I/O  | <u>x</u> | х        | х              | HS                       | О3    | Х    | Х  | Port C5                           | SPI clock                                               | Timer 5<br>channel 1<br>[AFR0]                                        |
| 23                | PC6/<br>SPI_MOSI<br>[TIM1_CH1]                     | I/O  | <u>x</u> | х        | х              | HS                       | О3    | Х    | х  | Port C6                           | PI master out/slave in                                  | Timer 1<br>channel 1<br>[AFR0]                                        |
| 24                | PC7/<br>SPI_MISO<br>[TIM1_CH2]                     | I/O  | <u>x</u> | х        | х              | HS                       | О3    | Х    | х  | Port C7                           | SPI master in/ slave out                                | Timer 1<br>channel<br>2[AFR0]                                         |
| 25                | PD0/<br>TIM1_BKIN<br>[CLK_CCO]                     | I/O  | <u>x</u> | х        | х              | HS                       | О3    | Х    | х  | Port D0                           | Timer 1 -<br>break input                                | Configurable clock output [AFR5]                                      |
| 26                | PD1/ SWIM <sup>(4)</sup>                           | I/O  | Х        | <u>x</u> | Х              | HS                       | O4    | Х    | Х  | Port D1                           | SWIM data interface                                     | -                                                                     |

Table 8. STM8AF6226 LQFP32/VFQPN32 pin description (continued)

|                   |                                           |      |          | Inpu | t              |                          | Ou    | tput |    |                                   |                                                          |                                                               |
|-------------------|-------------------------------------------|------|----------|------|----------------|--------------------------|-------|------|----|-----------------------------------|----------------------------------------------------------|---------------------------------------------------------------|
| LQFP32<br>VFQPN32 | Pin name                                  | Type | floating | ndw  | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО   | ЬР | Main<br>function<br>(after reset) | Default<br>alternate<br>function                         | Alternate<br>function<br>after remap<br>[option bit]          |
| 27                | PD2/[AIN3]<br>[TIM5_CH3]                  | I/O  | <u>x</u> | х    | х              | HS                       | О3    | х    | х  | Port D2                           | -                                                        | Analog input<br>3 [AFR2]<br>Timer 52 -<br>channel 3<br>[AFR1] |
| 28                | PD3/ AIN4/<br>TIM5_CH2/<br>ADC_ETR        | I/O  | <u>x</u> | х    | х              | HS                       | О3    | Х    | х  | Port D3                           | Analog input 4 Timer 52 - channel 2/ADC external trigger | -                                                             |
| 29                | PD4/<br>TIM5_CH1/<br>BEEP<br>[LINUART_CK] | I/O  | <u>x</u> | х    | х              | HS                       | О3    | X    | х  | Port D4                           | Timer 5 -<br>channel<br>1/BEEP<br>output                 | LINUART<br>clock [AFR2]                                       |
| 30                | PD5/ AIN5/<br>LINUART_TX                  | I/O  | <u>x</u> | х    | х              | HS                       | О3    | Х    | х  | Port D5                           | Analog input<br>5/ LINUART<br>data transmit              | -                                                             |
| 31                | PD6/ AIN6/<br>LINUART_RX                  | I/O  | <u>x</u> | х    | Х              | HS                       | О3    | Х    | х  | Port D6                           | Analog input<br>6/ LINUART<br>data receive               | -                                                             |
| 32                | PD7/ TLI<br>[TIM1_CH4]                    | I/O  | <u>x</u> | х    | Х              | HS                       | О3    | Х    | х  | Port D7                           | Top level interrupt                                      | Timer 1 -<br>channel 4<br>[AFR6]                              |

<sup>1.</sup> I/O pins used simultaneously for high current source/sink must be uniformly spaced around the package. In addition, the total driven current must respect the absolute maximum ratings (see Section 10.2: Absolute maximum ratings).

<sup>2.</sup> When the MCU is in Halt/Active-halt mode, PA1 is automatically configured in input weak pull-up and cannot be used for waking up the device. In this mode, the output state of PA1 is not driven. It is recommended to use PA1 only in input mode if Halt/Active-halt is used in the application.

<sup>3.</sup> In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer, weak pull-up, and protection diode to VDD are not implemented).

<sup>4.</sup> The PD1 pin is in input pull-up during the reset phase and after internal reset release.

## 5.3 Alternate function remapping

As shown in the rightmost column of *Table 6*, *Table 7* and *Table 8* some alternate functions can be remapped at different I/O ports by programming one of eight AFR (alternate function remap) option bits. Refer to *Section 8: Option bytes on page 46*. When the remapping option is active, the default alternate function is no longer available.

To use an alternate function, the corresponding peripheral must be enabled in the peripheral registers.

Alternate function remapping does not effect GPIO capabilities of the I/O ports (see the GPIO section of STM8S series and STM8AF series 8-bit microcontrollers reference manual, RM0016).

# 6 Memory and register map

## 6.1 Memory map

Figure 6. Memory map



Table 9. Memory model for the devices covered in this datasheet

| Flash program<br>memory size | Flash program<br>memory end<br>address | RAM size | RAM end address | Stack roll-over address |
|------------------------------|----------------------------------------|----------|-----------------|-------------------------|
| 8 K                          | 0x00 9FFF                              | 1 K      | 0x00 03FF       | 0x00 0200               |
| 4 K                          | 0x00 8FFF                              | I IX     | 0,000 0311      | 0,00 0200               |

# 6.2 Register map

## 6.2.1 I/O port hardware register map

Table 10. I/O port hardware register map

| Address   | Block  | Register label | Register name                     | Reset<br>status     |
|-----------|--------|----------------|-----------------------------------|---------------------|
| 0x00 5000 |        | PA_ODR         | Port A data output latch register | 0x00                |
| 0x00 5001 |        | PA_IDR         | Port A input pin value register   | 0xXX <sup>(1)</sup> |
| 0x00 5002 | Port A | PA_DDR         | Port A data direction register    | 0x00                |
| 0x00 5003 |        | PA_CR1         | Port A control register 1         | 0x00                |
| 0x00 5004 |        | PA_CR2         | Port A control register 2         | 0x00                |
| 0x00 5005 |        | PB_ODR         | Port B data output latch register | 0x00                |
| 0x00 5006 |        | PB_IDR         | Port B input pin value register   | 0xXX <sup>(1)</sup> |
| 0x00 5007 | Port B | PB_DDR         | Port B data direction register    | 0x00                |
| 0x00 5008 |        | PB_CR1         | Port B control register 1         | 0x00                |
| 0x00 5009 |        | PB_CR2         | Port B control register 2         | 0x00                |
| 0x00 500A |        | PC_ODR         | Port C data output latch register | 0x00                |
| 0x00 500B |        | PB_IDR         | Port C input pin value register   | 0xXX <sup>(1)</sup> |
| 0x00 500C | Port C | PC_DDR         | Port C data direction register    | 0x00                |
| 0x00 500D |        | PC_CR1         | Port C control register 1         | 0x00                |
| 0x00 500E |        | PC_CR2         | Port C control register 2         | 0x00                |
| 0x00 500F |        | PD_ODR         | Port D data output latch register | 0x00                |
| 0x00 5010 |        | PD_IDR         | Port D input pin value register   | 0xXX <sup>(1)</sup> |
| 0x00 5011 | Port D | PD_DDR         | Port D data direction register    | 0x00                |
| 0x00 5012 |        | PD_CR1         | Port D control register 1         | 0x02                |
| 0x00 5013 |        | PD_CR2         | Port D control register 2         | 0x00                |

Table 10. I/O port hardware register map (continued)

| Address   | Block  | Register label | Register name                     | Reset<br>status     |
|-----------|--------|----------------|-----------------------------------|---------------------|
| 0x00 5014 |        | PE_ODR         | Port E data output latch register | 0x00                |
| 0x00 5015 |        | PE_IDR         | Port E input pin value register   | 0xXX <sup>(1)</sup> |
| 0x00 5016 | Port E | PE_DDR         | Port E data direction register    | 0x00                |
| 0x00 5017 |        | PE_CR1         | Port E control register 1         | 0x00                |
| 0x00 5018 |        | PE_CR2         | Port E control register 2         | 0x00                |
| 0x00 5019 |        | PF_ODR         | Port F data output latch register | 0x00                |
| 0x00 501A |        | PF_IDR         | Port F input pin value register   | 0xXX <sup>(1)</sup> |
| 0x00 501B | Port F | PF_DDR         | Port F data direction register    | 0x00                |
| 0x00 501C |        | PF_CR1         | Port F control register 1         | 0x00                |
| 0x00 501D |        | PF_CR2         | Port F control register 2         | 0x00                |

<sup>1.</sup> Depends on the external circuitry.

Table 11. General hardware register map

| Address                   | Block                   | Register label | Register name                                    | Reset status |  |
|---------------------------|-------------------------|----------------|--------------------------------------------------|--------------|--|
| 0x00 501E to<br>0x00 5069 | Reserved area (60 byte) |                |                                                  |              |  |
| 0x00 505A                 | Flash                   | FLASH_CR1      | Flash control register 1                         | 0x00         |  |
| 0x00 505B                 |                         | FLASH_CR2      | Flash control register 2                         | 0x00         |  |
| 0x00 505C                 |                         | FLASH_NCR2     | Flash complementary control register 2           | 0xFF         |  |
| 0x00 505D                 |                         | FLASH_FPR      | Flash protection register                        | 0x00         |  |
| 0x00 505E                 |                         | FLASH_NFPR     | Flash complementary protection register          | 0xFF         |  |
| 0x00 505F                 |                         | FLASH_IAPSR    | Flash in-application programming status register | 0x40         |  |
| 0x00 5060 to<br>0x00 5061 | Reserved area (2 byte)  |                |                                                  |              |  |
| 0x00 5062                 | Flash                   | FLASH_PUKR     | Flash Program memory unprotection register       | 0x00         |  |
| 0x00 5063                 | Reserved area (1 byte)  |                |                                                  |              |  |
| 0x00 5064                 | Flash                   | FLASH_DUKR     | Data EEPROM unprotection register                | 0x00         |  |
| 0x00 5065 to<br>0x00 509F | Reserved area (59 byte) |                |                                                  |              |  |
| 0x00 50A0                 | ITC                     | EXTI_CR1       | External interrupt control register 1            | 0x00         |  |
| 0x00 50A1                 |                         | EXTI_CR2       | External interrupt control register 2            | 0x00         |  |
| 0x00 50A2 to<br>0x00 50B2 | Reserved area (17 byte) |                |                                                  |              |  |



Table 11. General hardware register map (continued)

| Address                   | Block                   | Register label | Register name                              | Reset status        |  |  |
|---------------------------|-------------------------|----------------|--------------------------------------------|---------------------|--|--|
| 0x00 50B3                 | RST                     | RST_SR         | Reset status register                      | 0xXX <sup>(1)</sup> |  |  |
| 0x00 50B4 to<br>0x00 50BF | Reserved area (12 byte) |                |                                            |                     |  |  |
| 0x00 50C0                 | CLK                     | CLK_ICKR       | Internal clock control register            | 0x01                |  |  |
| 0x00 50C1                 |                         | CLK_ECKR       | External clock control register            | 0x00                |  |  |
| 0x00 50C2                 | Reserved area (1 byte)  |                |                                            |                     |  |  |
| 0x00 50C3                 | CLK                     | CLK_CMSR       | Clock master status register               | 0xE1                |  |  |
| 0x00 50C4                 |                         | CLK_SWR        | Clock master switch register               | 0xE1                |  |  |
| 0x00 50C5                 |                         | CLK_SWCR       | Clock switch control register              | 0xXX                |  |  |
| 0x00 50C6                 |                         | CLK_CKDIVR     | Clock divider register                     | 0x18                |  |  |
| 0x00 50C7                 |                         | CLK_PCKENR1    | Peripheral clock gating register 1         | 0xFF                |  |  |
| 0x00 50C8                 |                         | CLK_CSSR       | Clock security system register             | 0x00                |  |  |
| 0x00 50C9                 |                         | CLK_CCOR       | Configurable clock control register        | 0x00                |  |  |
| 0x00 50CA                 |                         | CLK_PCKENR2    | Peripheral clock gating register 2         | 0xFF                |  |  |
| 0x00 50CB                 | Reserved area (1 byte)  |                |                                            |                     |  |  |
| 0x00 50CC                 | CLK                     | CLK_HSITRIMR   | HSI clock calibration trimming register    | 0x00                |  |  |
| 0x00 50CD                 |                         | CLK_SWIMCCR    | SWIM clock control register                | 0bXXXX<br>XXX0      |  |  |
| 0x00 50CE<br>to 0x00 50D0 | Reserved area (3 byte)  |                |                                            |                     |  |  |
| 0x00 50D1                 | WWDG                    | WWDG_CR        | WWDG control register                      | 0x7F                |  |  |
| 0x00 50D2                 |                         | WWDG_WR        | WWDR window register                       | 0x7F                |  |  |
| 0x00 50D3 to<br>0x00 50DF | Reserved area (13 byte) |                |                                            |                     |  |  |
| 0x00 50E0                 | IWDG                    | IWDG_KR        | IWDG key register                          | 0xXX <sup>(2)</sup> |  |  |
| 0x00 50E1                 |                         | IWDG_PR        | IWDG prescaler register                    | 0x00                |  |  |
| 0x00 50E2                 |                         | IWDG_RLR       | IWDG reload register                       | 0xFF                |  |  |
| 0x00 50E3 to<br>0x00 50EF | Reserved area (13 byte) |                |                                            |                     |  |  |
| 0x00 50F0                 |                         | AWU_CSR1       | AWU control/status register 1              | 0x00                |  |  |
| 0x00 50F1                 | AWU                     | AWU_APR        | AWU asynchronous prescaler buffer register | 0x3F                |  |  |
| 0x00 50F2                 |                         | AWU_TBR        | AWU timebase selection register            | 0x00                |  |  |
| 0x00 50F3                 | BEEP                    | BEEP_CSR       | BEEP control/status register               | 0x1F                |  |  |
| 0x00 50F4 to<br>0x00 50FF | Reserved area (12 byte) |                |                                            |                     |  |  |

Table 11. General hardware register map (continued)

| Address                   | Block                   | Register label | Register name                      | Reset status |  |
|---------------------------|-------------------------|----------------|------------------------------------|--------------|--|
| 0x00 5200                 |                         | SPI_CR1        | SPI control register 1             | 0x00         |  |
| 0x00 5201                 |                         | SPI_CR2        | SPI control register 2             | 0x00         |  |
| 0x00 5202                 |                         | SPI_ICR        | SPI interrupt control register     | 0x00         |  |
| 0x00 5203                 | SPI                     | SPI_SR         | SPI status register                | 0x02         |  |
| 0x00 5204                 | SFI                     | SPI_DR         | SPI data register                  | 0x00         |  |
| 0x00 5205                 |                         | SPI_CRCPR      | SPI CRC polynomial register        | 0x07         |  |
| 0x00 5206                 |                         | SPI_RXCRCR     | SPI Rx CRC register                | 0xFF         |  |
| 0x00 5207                 |                         | SPI_TXCRCR     | SPI Tx CRC register                | 0xFF         |  |
| 0x00 5208 to<br>0x00 520F |                         | R              | eserved area (8 byte)              |              |  |
| 0x00 5210                 |                         | I2C_CR1        | I2C control register 1             | 0x00         |  |
| 0x00 5211                 |                         | I2C_CR2        | I2C control register 2             | 0x00         |  |
| 0x00 5212                 |                         | I2C_FREQR      | I2C frequency register             | 0x00         |  |
| 0x00 5213                 |                         | I2C_OARL       | I2C own address register low       | 0x00         |  |
| 0x00 5214                 |                         | I2C_OARH       | I2C own address register high      | 0x00         |  |
| 0x00 5215                 |                         |                | Reserved area (1 byte)             |              |  |
| 0x00 5216                 | •                       | I2C_DR         | I2C data register                  | 0x00         |  |
| 0x00 5217                 | I2C                     | I2C_SR1        | I2C status register 1              | 0x00         |  |
| 0x00 5218                 | •                       | I2C_SR2        | I2C status register 2              | 0x00         |  |
| 0x00 5219                 | •                       | I2C_SR3        | I2C status register 3              | 0x00         |  |
| 0x00 521A                 | •                       | I2C_ITR        | I2C interrupt control register     | 0x00         |  |
| 0x00 521B                 |                         | I2C_CCRL       | I2C clock control register low     | 0x00         |  |
| 0x00 521C                 |                         | I2C_CCRH       | I2C clock control register high    | 0x00         |  |
| 0x00 521D                 |                         | I2C_TRISER     | I2C TRISE register                 | 0x02         |  |
| 0x00 521E                 |                         | I2C_PECR       | I2C packet error checking register | 0x00         |  |
| 0x00 521F to<br>0x00 522F | Reserved area (17 byte) |                |                                    |              |  |



Table 11. General hardware register map (continued)

| Address                   | Block                   | Register label | Register name                | Reset status |  |  |
|---------------------------|-------------------------|----------------|------------------------------|--------------|--|--|
| 0x00 5230                 |                         | UART4_SR       | LINUART status register      | 0xC0         |  |  |
| 0x00 5231                 | •                       | UART4_DR       | LINUART data register        | 0xXX         |  |  |
| 0x00 5232                 |                         | UART4_BRR1     | LINUART baud rate register 1 | 0x00         |  |  |
| 0x00 5233                 |                         | UART4_BRR2     | LINUART baud rate register 2 | 0x00         |  |  |
| 0x00 5234                 |                         | UART4_CR1      | LINUART control register 1   | 0x00         |  |  |
| 0x00 5235                 | LINUART                 | UART4_CR2      | LINUART control register 2   | 0x00         |  |  |
| 0x00 5236                 | LINUARI                 | UART4_CR3      | LINUART control register 3   | 0x00         |  |  |
| 0x00 5237                 |                         | UART4_CR4      | LINUART control register 4   | 0x00         |  |  |
| 0x00 5238                 |                         |                | Reserved                     |              |  |  |
| 0x00 5239                 |                         | UART4_CR6      | LINUART control register 6   | 0x00         |  |  |
| 0x00 523A                 |                         | UART4_GTR      | LINUART guard time register  | 0x00         |  |  |
| 0x00 523B                 |                         | UART4_PSCR     | LINUART prescaler            | 0x00         |  |  |
| 0x00 523C to<br>0x00 523F | Reserved area (20 byte) |                |                              |              |  |  |

Table 11. General hardware register map (continued)

| Address                   | Block                    | Register label | Register name                          | Reset<br>status |  |  |
|---------------------------|--------------------------|----------------|----------------------------------------|-----------------|--|--|
| 0x00 5250                 |                          | TIM1_CR1       | TIM1 control register 1                | 0x00            |  |  |
| 0x00 5251                 |                          | TIM1_CR2       | TIM1 control register 2                | 0x00            |  |  |
| 0x00 5252                 |                          | TIM1_SMCR      | TIM1 slave mode control register       | 0x00            |  |  |
| 0x00 5253                 |                          | TIM1_ETR       | TIM1 external trigger register         | 0x00            |  |  |
| 0x00 5254                 |                          | TIM1_IER       | TIM1 Interrupt enable register         | 0x00            |  |  |
| 0x00 5255                 |                          | TIM1_SR1       | TIM1 status register 1                 | 0x00            |  |  |
| 0x00 5256                 |                          | TIM1_SR2       | TIM1 status register 2                 | 0x00            |  |  |
| 0x00 5257                 |                          | TIM1_EGR       | TIM1 event generation register         | 0x00            |  |  |
| 0x00 5258                 |                          | TIM1_CCMR1     | TIM1 capture/compare mode register 1   | 0x00            |  |  |
| 0x00 5259                 |                          | TIM1_CCMR2     | TIM1 capture/compare mode register 2   | 0x00            |  |  |
| 0x00 525A                 |                          | TIM1_CCMR3     | TIM1 capture/compare mode register 3   | 0x00            |  |  |
| 0x00 525B                 |                          | TIM1_CCMR4     | TIM1 capture/compare mode register 4   | 0x00            |  |  |
| 0x00 525C                 |                          | TIM1_CCER1     | TIM1 capture/compare enable register 1 | 0x00            |  |  |
| 0x00 525D                 |                          | TIM1_CCER2     | TIM1 capture/compare enable register 2 | 0x00            |  |  |
| 0x00 525E                 |                          | TIM1_CNTRH     | TIM1 counter high                      | 0x00            |  |  |
| 0x00 525F                 | TIMA                     | TIM1_CNTRL     | TIM1 counter low                       | 0x00            |  |  |
| 0x00 5260                 | TIM1                     | TIM1_PSCRH     | TIM1 prescaler register high           | 0x00            |  |  |
| 0x00 5261                 |                          | TIM1_PSCRL     | TIM1 prescaler register low            | 0x00            |  |  |
| 0x00 5262                 |                          | TIM1_ARRH      | TIM1 auto-reload register high         | 0xFF            |  |  |
| 0x00 5263                 |                          | TIM1_ARRL      | TIM1 auto-reload register low          | 0xFF            |  |  |
| 0x00 5264                 |                          | TIM1_RCR       | TIM1 repetition counter register       | 0x00            |  |  |
| 0x00 5265                 |                          | TIM1_CCR1H     | TIM1 capture/compare register 1 high   | 0x00            |  |  |
| 0x00 5266                 |                          | TIM1_CCR1L     | TIM1 capture/compare register 1 low    | 0x00            |  |  |
| 0x00 5267                 |                          | TIM1_CCR2H     | TIM1 capture/compare register 2 high   | 0x00            |  |  |
| 0x00 5268                 |                          | TIM1_CCR2L     | TIM1 capture/compare register 2 low    | 0x00            |  |  |
| 0x00 5269                 |                          | TIM1_CCR3H     | TIM1 capture/compare register 3 high   | 0x00            |  |  |
| 0x00 526A                 |                          | TIM1_CCR3L     | TIM1 capture/compare register 3 low    | 0x00            |  |  |
| 0x00 526B                 |                          | TIM1_CCR4H     | TIM1 capture/compare register 4 high   | 0x00            |  |  |
| 0x00 526C                 |                          | TIM1_CCR4L     | TIM1 capture/compare register 4 low    | 0x00            |  |  |
| 0x00 526D                 |                          | TIM1_BKR       | TIM1 break register                    | 0x00            |  |  |
| 0x00 526E                 |                          | TIM1_DTR       | TIM1 dead-time register                | 0x00            |  |  |
| 0x00 526F                 |                          | TIM1_OISR      | TIM1 output idle state register        | 0x00            |  |  |
| 0x00 5270 to<br>0x00 52FF | Reserved area (147 byte) |                |                                        |                 |  |  |



Table 11. General hardware register map (continued)

| Address                   | Block | Register label                    | Register name                          | Reset<br>status |
|---------------------------|-------|-----------------------------------|----------------------------------------|-----------------|
| 0x00 5300                 |       | TIM5_CR1                          | TIM5 control register 1                | 0x00            |
| 0x00 5301                 |       | TIM5_CR2                          | TIM5 control register 2                | 0x00            |
| 0x00 5302                 |       | TIM5_SMCR                         | TIM5 slave mode control register       | 0x00            |
| 0x00 5303                 |       | TIM5_IER                          | TIM5 interrupt enable register         | 0x00            |
| 0x00 5304                 |       | TIM5_SR1                          | TIM5 status register 1                 | 0x00            |
| 0x00 5305                 |       | TIM5_SR2                          | TIM5 status register 2                 | 0x00            |
| 0x00 5306                 |       | TIM5_EGR                          | TIM5 event generation register         | 0x00            |
| 0x00 5307                 |       | TIM5_CCMR1                        | TIM5 capture/compare mode register 1   | 0x00            |
| 0x00 5308                 |       | TIM5_CCMR2                        | TIM5 capture/compare mode register 2   | 0x00            |
| 0x00 5309                 |       | TIM5_CCMR3                        | TIM5 capture/compare mode register 3   | 0x00            |
| 0x00 530A                 |       | TIM5_CCER1                        | TIM5 capture/compare enable register 1 | 0x00            |
| 0x00 530B                 | TIM5  | TIM5_CCER2                        | TIM5 capture/compare enable register 2 | 0x00            |
| 00 530C0x                 |       | TIM5_CNTRH                        | TIM5 counter high                      | 0x00            |
| 0x00 530D                 |       | TIM5_CNTRL                        | TIM5 counter low                       | 0x00            |
| 0x00 530E                 |       | TIM5_PSCR TIM5 prescaler register |                                        | 0x00            |
| 0x00 530F                 |       | TIM5_ARRH TIM5 auto-reload re     |                                        | 0xFF            |
| 0x00 5310                 |       | TIM5_ARRL                         | TIM5 auto-reload register low          | 0xFF            |
| 0x00 5311                 |       | TIM5_CCR1H                        | TIM5 capture/compare register 1 high   | 0x00            |
| 0x00 5312                 |       | TIM5_CCR1L                        | TIM5 capture/compare register 1 low    | 0x00            |
| 0x00 5313                 |       | TIM5_CCR2H                        | TIM5 capture/compare reg. 2 high       | 0x00            |
| 0x00 5314                 |       | TIM5_CCR2L                        | 2L TIM5 capture/compare register 2 low |                 |
| 0x00 5315                 |       | TIM5_CCR3H                        | TIM5 capture/compare register 3 high   | 0x00            |
| 0x00 5316                 |       | TIM5_CCR3L                        | TIM5 capture/compare register 3 low    | 0x00            |
| 0x00 5317 to<br>0x00 533F |       | R                                 | eserved area (43 byte)                 |                 |
| 0x00 5340                 |       | TIM6_CR1                          | TIM6 control register 1                | 0x00            |
| 0x00 5341                 |       | TIM6_CR2                          | TIM6 control register 2                | 0x00            |
| 0x00 5342                 |       | TIM6_SMCR                         | TIM6 slave mode control register       | 0x00            |
| 0x00 5343                 |       | TIM6_IER                          | TIM6 interrupt enable register         | 0x00            |
| 0x00 5344                 | TIM6  | TIM6_SR                           | TIM6 status register                   | 0x00            |
| 0x00 5345                 |       | TIM6_EGR                          | TIM6 event generation register         | 0x00            |
| 0x00 5346                 |       | TIM6_CNTR                         | TIM6 counter                           | 0x00            |
| 0x00 5347                 |       | TIM6_PSCR                         | TIM6 prescaler register                | 0x00            |
| 0x00 5348                 |       | TIM6_ARR                          | TIM6 auto-reload register              | 0xFF            |

Table 11. General hardware register map (continued)

| Table 11. General nardware register map (continued) |                           |                |                                           |                 |  |  |
|-----------------------------------------------------|---------------------------|----------------|-------------------------------------------|-----------------|--|--|
| Address                                             | Block                     | Register label | Register name                             | Reset<br>status |  |  |
| 0x00 5349 to<br>0x00 53DF                           | Reserved area (153 byte)  |                |                                           |                 |  |  |
| 0x00 53E0 to<br>0x00 53F3                           | ADC1                      | ADC _DBxR      | ADC data buffer registers                 | 0x00            |  |  |
| 0x00 53F4 to<br>0x00 53FF                           |                           | R              | eserved area (12 byte)                    |                 |  |  |
| 0x00 5400                                           |                           | ADC _CSR       | ADC control/status register               | 0x00            |  |  |
| 0x00 5401                                           | ·                         | ADC_CR1        | ADC configuration register 1              | 0x00            |  |  |
| 0x00 5402                                           | ·                         | ADC_CR2        | ADC configuration register 2              | 0x00            |  |  |
| 0x00 5403                                           |                           | ADC_CR3        | ADC configuration register 3              | 0x00            |  |  |
| 0x00 5404                                           | ·                         | ADC_DRH        | ADC data register high                    | 0xXX            |  |  |
| 0x00 5405                                           |                           | ADC_DRL        | ADC data register low                     | 0xXX            |  |  |
| 0x00 5406                                           |                           | ADC_TDRH       | ADC Schmitt trigger disable register high | 0x00            |  |  |
| 0x00 5407                                           | ADC1                      | ADC_TDRL       | ADC Schmitt trigger disable register low  | 0x00            |  |  |
| 0x00 5408                                           | ADCT                      | ADC _HTRH      | ADC high threshold register high          | 0xFF            |  |  |
| 0x00 5409                                           |                           | ADC_HTRL       | ADC high threshold register low           | 0x03            |  |  |
| 0x00 540A                                           |                           | ADC _LTRH      | ADC low threshold register high           | 0x00            |  |  |
| 0x00 540B                                           |                           | ADC_LTRL       | ADC low threshold register low            | 0x00            |  |  |
| 0x00 540C                                           | ·                         | ADC _AWSRH     | ADC watchdog status register high         | 0x00            |  |  |
| 0x00 540D                                           |                           | ADC_AWSRL      | ADC watchdog status register low          | 0x00            |  |  |
| 0x00 540E                                           |                           | ADC _AWCRH     | ADC watchdog control register high        | 0x00            |  |  |
| 0x00 540F                                           |                           | ADC _AWCRL     | ADC watchdog control register low         | 0x00            |  |  |
| 0x00 5410 to<br>0x00 57FF                           | Reserved area (1008 byte) |                |                                           |                 |  |  |

<sup>1.</sup> Depends on the previous reset source.

41/112

<sup>2.</sup> Write only register.

# 6.2.2 CPU/SWIM/debug module/interrupt controller registers

Table 12. CPU/SWIM/debug module/interrupt controller registers

| Address                   | Block                   | Register label Register name |                                        | Reset<br>status |  |
|---------------------------|-------------------------|------------------------------|----------------------------------------|-----------------|--|
| 0x00 7F00                 | A                       |                              | Accumulator                            | 0x00            |  |
| 0x00 7F01                 |                         | PCE                          | Program counter extended               | 0x00            |  |
| 0x00 7F02                 |                         | PCH                          | Program counter high                   | 0x00            |  |
| 0x00 7F03                 |                         | PCL                          | Program counter low                    | 0x00            |  |
| 0x00 7F04                 |                         | XH                           | X index register high                  | 0x00            |  |
| 0x00 7F05                 | CPU <sup>(1)</sup>      | XL                           | X index register low                   | 0x00            |  |
| 0x00 7F06                 |                         | YH                           | Y index register high                  | 0x00            |  |
| 0x00 7F07                 |                         | YL                           | Y index register low                   | 0x00            |  |
| 0x00 7F08                 |                         | SPH                          | Stack pointer high                     | 0x03            |  |
| 0x00 7F09                 |                         | SPL                          | Stack pointer low                      | 0xFF            |  |
| 0x00 7F0A                 |                         | CCR                          | Condition code register                | 0x28            |  |
| 0x00 7F0B to<br>0x00 7F5F |                         |                              | Reserved area (85 byte)                |                 |  |
| 0x00 7F60                 | CPU                     | CFG_GCR                      | Global configuration register          | 0x00            |  |
| 0x00 7F70                 |                         | ITC_SPR1                     | Interrupt software priority register 1 | 0xFF            |  |
| 0x00 7F71                 |                         | ITC_SPR2                     | Interrupt software priority register 2 | 0xFF            |  |
| 0x00 7F72                 |                         | ITC_SPR3                     | Interrupt software priority register 3 | 0xFF            |  |
| 0x00 7F73                 | ITO                     | ITC_SPR4                     | Interrupt software priority register 4 | 0xFF            |  |
| 0x00 7F74                 | ITC                     | ITC_SPR5                     | Interrupt software priority register 5 | 0xFF            |  |
| 0x00 7F75                 |                         | ITC_SPR6                     | Interrupt software priority register 6 | 0xFF            |  |
| 0x00 7F76                 |                         | ITC_SPR7                     | Interrupt software priority register 7 | 0xFF            |  |
| 0x00 7F77                 |                         | ITC_SPR8                     | Interrupt software priority register 8 | 0xFF            |  |
| 0x00 7F78 to<br>0x00 7F79 | Reserved area (2 byte)  |                              |                                        |                 |  |
| 0x00 7F80                 | SWIM                    | SWIM_CSR                     | SWIM control status register           | 0x00            |  |
| 0x00 7F81 to<br>0x00 7F8F | Reserved area (15 byte) |                              |                                        |                 |  |



Table 12. CPU/SWIM/debug module/interrupt controller registers (continued)

| Address                   | Block                  | Register label | Register label Register name              |      |  |  |
|---------------------------|------------------------|----------------|-------------------------------------------|------|--|--|
| 0x00 7F90                 |                        | DM_BK1RE       | DM breakpoint 1 register extended byte    | 0xFF |  |  |
| 0x00 7F91                 |                        | DM_BK1RH       | DM breakpoint 1 register high byte        | 0xFF |  |  |
| 0x00 7F92                 |                        | DM_BK1RL       | DM breakpoint 1 register low byte         | 0xFF |  |  |
| 0x00 7F93                 |                        | DM_BK2RE       | DM breakpoint 2 register extended byte    | 0xFF |  |  |
| 0x00 7F94                 |                        | DM_BK2RH       | DM breakpoint 2 register high byte        | 0xFF |  |  |
| 0x00 7F95                 | DM                     | DM_BK2RL       | DM breakpoint 2 register low byte         | 0xFF |  |  |
| 0x00 7F96                 |                        | DM_CR1         | DM debug module control register 1        | 0x00 |  |  |
| 0x00 7F97                 |                        | DM_CR2         | DM debug module control register 2        | 0x00 |  |  |
| 0x00 7F98                 |                        | DM_CSR1        | DM debug module control/status register 1 | 0x10 |  |  |
| 0x00 7F99                 |                        | DM_CSR2        | DM debug module control/status register 2 | 0x00 |  |  |
| 0x00 7F9A                 |                        | DM_ENFCTR      | DM enable function register               | 0xFF |  |  |
| 0x00 7F9B to<br>0x00 7F9F | Reserved area (5 byte) |                |                                           |      |  |  |

<sup>1.</sup> Accessible by debug module only



DS9884 Rev 9 43/112

# 7 Interrupt vector mapping

Table 13. Interrupt mapping

| Priority | Source<br>block     | Description                                      | Wakeup from halt mode | Wakeup from active-halt mode | Interrupt vector address |
|----------|---------------------|--------------------------------------------------|-----------------------|------------------------------|--------------------------|
| _        | Reset               | Reset                                            | Yes                   | Yes                          | 0x00 8000                |
| _        | TRAP                | Software interrupt                               | -                     | -                            | 0x00 8004                |
| 0        | TLI                 | External top level interrupt                     | -                     | -                            | 0x00 8008                |
| 1        | AWU                 | Auto-wakeup from Halt                            | =                     | Yes                          | 0x00 800C                |
| 2        | Clock<br>controller | Clock controller                                 | -                     | -                            | 0x00 8010                |
| 3        | EXTI0               | Port A external interrupts                       | Yes <sup>(1)</sup>    | Yes <sup>(1)</sup>           | 0x00 8014                |
| 4        | EXTI1               | Port B external interrupts                       | Yes                   | Yes                          | 0x00 8018                |
| 5        | EXTI2               | Port C external interrupts                       | Yes                   | Yes                          | 0x00 801C                |
| 6        | EXTI3               | Port D external interrupts                       | Yes                   | Yes                          | 0x00 8020                |
| 7        | EXTI4               | Port E external interrupts                       | Yes                   | Yes                          | 0x00 8024                |
| 8        | EXTI5               | Port F                                           | -                     | -                            | 0x00 8028                |
| 9        | Reserved            | -                                                | -                     | -                            | 0x00 802C                |
| 10       | SPI                 | End of transfer                                  | Yes                   | Yes                          | 0x00 8030                |
| 11       | TIM1                | TIM1 update/overflow/<br>underflow/trigger/break | -                     | -                            | 0x00 8034                |
| 12       | TIM1                | TIM1 capture/compare                             | -                     | -                            | 0x00 8038                |
| 13       | TIM5                | TIM5<br>update/overflow/trigger                  | -                     | -                            | 0x00 803C                |
| 14       | TIM5                | TIM5 capture/compare                             | -                     | -                            | 0x00 8040                |
| 15       | Reserved            | -                                                | -                     | -                            | 0x00 8044                |
| 16       | Reserved            | -                                                | -                     | -                            | 0x00 8048                |
| 17       | LINUART             | Tx complete                                      | -                     | -                            | 0x00 804C                |
| 18       | LINUART             | Receive register DATA FULL                       | -                     | -                            | 0x00 8050                |
| 19       | I <sup>2</sup> C    | I <sup>2</sup> C interrupts                      | Yes                   | Yes                          | 0x00 8054                |
| 20       | Reserved            | -                                                | -                     | -                            | 0x00 8058                |
| 21       | Reserved            | -                                                | -                     | -                            | 0x00 805C                |
| 22       | ADC1                | ADC1 end of conversion/analog watchdog interrupt | -                     | -                            | 0x00 8060                |



Table 13. Interrupt mapping (continued)

|          |                 | -                               |                       | <u> </u>                           |                          |
|----------|-----------------|---------------------------------|-----------------------|------------------------------------|--------------------------|
| Priority | Source<br>block | Description                     | Wakeup from halt mode | Wakeup from<br>active-halt<br>mode | Interrupt vector address |
| 23       | TIM6            | TIM6<br>update/overflow/trigger | -                     | -                                  | 0x00 8064                |
| 24       | Flash           | EOP/WR_PG_DIS                   | -                     | -                                  | 0x00 8068                |

<sup>1.</sup> Except PA1.



# 8 Option bytes

Option bytes contain configurations for device hardware features as well as the memory protection of the device. Except for the ROP (read-out protection) byte, each option byte has to be stored twice, in a regular form (OPTx) and a complemented one (NOPTx) for redundancy.

Option bytes can be modified in ICP mode (via SWIM) by accessing the EEPROM address shown in *Table 14: Option bytes* below.

Option bytes can also be modified 'on the fly' by the application in IAP mode, except the ROP and UBC options that can only be modified in ICP mode (via SWIM).

Refer to the STM8 Flash programming manual (PM0051) and STM8 SWIM communication protocol and debug module user manual (UM0470) for information on SWIM programming procedures.

Table 14. Option bytes

| A al al a    | Option                    | Option   |       |                   |        | Opti         | on bits     |               |              |               | Factory            |
|--------------|---------------------------|----------|-------|-------------------|--------|--------------|-------------|---------------|--------------|---------------|--------------------|
| Addr.        | name by                   | byte no. | 7     | 6                 | 5      | 4            | 3           | 2             | 1            | 0             | default<br>setting |
| 0x00<br>4800 | Read-out protection (ROP) | ОРТ0     |       | ROP[7:0]          |        |              |             | 0x00          |              |               |                    |
| 0x00<br>4801 | User boot                 | OPT1     |       |                   |        | UB           | C[7:0]      |               |              |               | 0x00               |
| 0x00<br>4802 | code (UBC)                | NOPT1    |       | NUBC[7:0]         |        |              |             | 0xFF          |              |               |                    |
| 0x00<br>4803 | Alternate function        | OPT2     | AFR7  | AFR6              | AFR5   | AFR4         | AFR3        | AFR2          | AFR1         | AFR0          | 0x00               |
| 0x00<br>4804 | remapping<br>(AFR)        | NOPT2    | NAFR7 | NAFR6             | NAFR 5 | NAFR 4       | NAFR 3      | NAFR 2        | NAFR 1       | NAFR 0        | 0xFF               |
| 0x00<br>4805 | Miscell.                  | OPT3     |       | Reserved          |        | HSI<br>TRIM  | LSI<br>_EN  | IWDG<br>_HW   | WWDG<br>_HW  | WWDG<br>_HALT | 0x00               |
| 0x00<br>4806 | option                    | NOPT3    |       | Reserved          |        | NHSI<br>TRIM | NLSI<br>_EN | NIWDG<br>_HW  | NWWDG<br>_HW | NWWG<br>_HALT | 0xFF               |
| 0x00<br>4807 | Clock option              | OPT4     |       |                   |        |              |             | PRS<br>C0     | 0x00         |               |                    |
| 0x00<br>4808 | Clock option              | NOPT4    |       | Reserved NEXT CLK |        |              |             | NCKAWU<br>SEL | NPRS<br>C1   | NPRS<br>C0    | 0xFF               |
| 0x00<br>4809 | HSE clock                 | OPT5     |       | HSECNT[7:0]       |        |              |             | 0x00          |              |               |                    |
| 0x00<br>480A | startup                   | NOPT5    |       |                   |        | NHSE         | CNT[7:0]    |               |              |               | 0xFF               |

# 8.1 Option byte description

Table 15. Option byte description

| Option byte no. | Description                                                                                                                                                                                                                                                                                |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ОРТ0            | ROP[7:0]: Memory readout protection (ROP)  0xAA: Enable readout protection (write access via SWIM protocol)  Note: Refer to STM8S series and STM8AF series 8-bit microcontrollers reference manual (RM0016) section on Flash/EEPROM memory readout protection for details.                 |
| OPT1            | UBC[7:0]: User boot code area  0x00: No UBC, no write-protection 0x01: Page 0 defined as UBC, memory write-protected 0x02: Page 0 to 1 defined as UBC, memory write-protected Pages 0 and 1 contain the interrupt vectors                                                                  |
| OFT             | 0x7F: Pages 0 to 126 defined as UBC, memory write-protected Other values: Page 0 to 127 defined as UBC, memory write-protected.  Note: Refer to STM8S series and STM8AF series 8-bit microcontrollers reference manual (RM0016) section on Flash/EEPROM write protection for more details. |
| OPT2            | AFR[7:0] Refer to the following sections for the alternate function remapping descriptions of bits [7:2] and [1:0] respectively.                                                                                                                                                           |
|                 | HSITRIM: high-speed internal clock trimming register size  0: 3-bit trimming supported in CLK_HSITRIMR register  1: 4-bit trimming supported in CLK_HSITRIMR register                                                                                                                      |
|                 | LSI_EN: low-speed internal clock enable  0: LSI clock is not available as CPU clock source  1: LSI clock is available as CPU clock source                                                                                                                                                  |
| OPT3            | IWDG_HW: Independent watchdog  0: IWDG independent watchdog activated by software  1: IWDG independent watchdog activated by hardware                                                                                                                                                      |
|                 | WWDG_HW: Window watchdog activation  0: WWDG window watchdog activated by software  1: WWDG window watchdog activated by hardware                                                                                                                                                          |
|                 | WWDG_HALT: Window watchdog reset on Halt  0: No reset generated on Halt if WWDG active  1: Reset generated on Halt if WWDG active                                                                                                                                                          |



Table 15. Option byte description (continued)

| Option byte no. | Description                                                                                                  |  |  |  |  |  |
|-----------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                 | 0: External clock selection  0: External crystal connected to OSCIN/OSCOUT                                   |  |  |  |  |  |
| OPT4            | 1: External clock signal on OSCIN  CKAWUSEL: Auto-wakeup unit/clock     0: LSI clock source selected for AWU |  |  |  |  |  |
| OF 14           | 1: HSE clock with prescaler selected as clock source for AWU  PRSC[1:0]: AWU clock prescaler                 |  |  |  |  |  |
|                 | 0x: 16 MHz to 128 kHz prescaler 10: 8 MHz to 128 kHz prescaler 11: 4 MHz to 128 kHz prescaler                |  |  |  |  |  |
|                 | HSECNT[7:0]: HSE crystal oscillator stabilization time                                                       |  |  |  |  |  |
| OPT5            | 0x00: 2048 HSE cycles 0xB4: 128 HSE cycles 0xD2: 8 HSE cycles 0xE1: 0.5 HSE cycles                           |  |  |  |  |  |

# 8.2 STM8AF6213/13A/23/23A/26 alternate function remapping bits

Table 16. STM8AF6226 alternate function remapping bits [7:2] for 32-pin packages

| Option byte number       | Description <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Option byte number  OPT2 | Description <sup>(1)</sup> AFR7: Alternate function remapping option 7  0: AFR7 remapping option inactive: default alternate function <sup>(2)</sup> 1: Port C3 alternate function = TIM1_CH1N; port C4 alternate function remapping option 6  0: AFR6: Alternate function remapping option 6  0: AFR6 remapping option inactive: default alternate function <sup>(2)</sup> 1: Port D7 alternate function = TIM1_CH4.  AFR5: Alternate function remapping option 5  0: AFR5 remapping option inactive: default alternate function <sup>(2)</sup> . 1: Port D0 alternate function = CLK_CCO.  AFR4: Alternate function remapping option 4  0: AFR4 remapping option inactive: default alternate function <sup>(2)</sup> . 1: Port B4 alternate function = ADC_ETR; port B5 alternate function = TIM1_BKIN.  AFR3: Alternate function remapping option 3  0: AFR3 remapping option inactive: default alternate function <sup>(2)</sup> 1: Port C3 alternate function = TLI |
|                          | AFR2: Alternate function remapping option 2  0: AFR2 remapping option inactive: default alternate function (2)  1: Port C4 alternate function = AIN2; port D2 alternate function = AIN3; port D4 alternate function = LINUART_CK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

<sup>1.</sup> Do not use more than one remapping option in the same port.

<sup>2.</sup> Refer to the pin description.

Table 17. STM8AF6213 and STM8AF6223 alternate function remapping bits [7:2] for 20-pin packages

| Option byte number | Description <sup>(1)</sup>                                                                                                                                       |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | AFR7: Alternate function remapping option 7                                                                                                                      |
|                    | 0: AFR7 remapping option inactive: default alternate function <sup>(2)</sup> 1: Port C3 alternate function = TIM1_CH1N; port C4 alternate function = TIM1_CH2N   |
|                    | AFR6: Alternate function remapping option 6                                                                                                                      |
|                    | Reserved                                                                                                                                                         |
|                    | AFR5: Alternate function remapping option 5                                                                                                                      |
|                    | Reserved                                                                                                                                                         |
| OPT2               | AFR4: Alternate function remapping option 4                                                                                                                      |
| OF12               | 0: AFR4 remapping option inactive: default alternate function <sup>(2)</sup> .  1: Port B4 alternate function = ADC_ETR; port B5 alternate function = TIM1_BKIN. |
|                    | AFR3: Alternate function remapping option 3                                                                                                                      |
|                    | 0: AFR3 remapping option inactive: default alternate function <sup>(2)</sup> 1: Port C3 alternate function = TLI                                                 |
|                    | AFR2: Alternate function remapping option 2                                                                                                                      |
|                    | 0: AFR2 remapping option inactive: default alternate function <sup>(2)</sup> 1: Port D4 alternate function = LINUART_CK                                          |

- 1. Do not use more than one remapping option in the same port.
- 2. Refer to the pin description.

Table 18. STM8AF6213A and STM8AF6223A alternate function remapping bits [7:2] for 20-pin packages

| Option byte number | Description <sup>(1)</sup>                                                                                             |
|--------------------|------------------------------------------------------------------------------------------------------------------------|
|                    | AFR7: Alternate function remapping option 7                                                                            |
|                    | 0: AFR7 remapping option inactive: default alternate function <sup>(2)</sup> 1: Port C4 alternate function = TIM1_CH2N |
|                    | AFR6: Alternate function remapping option 6                                                                            |
|                    | Reserved                                                                                                               |
|                    | AFR5: Alternate function remapping option 5                                                                            |
|                    | Reserved                                                                                                               |
| OPT2               | AFR4: Alternate function remapping option 4                                                                            |
| 0                  | 0: AFR4 remapping option inactive: default alternate function <sup>(2)</sup> .                                         |
|                    | 1: Port B4 alternate function = ADC_ETR; port B5 alternate function = TIM1_BKIN.                                       |
|                    | AFR3: Alternate function remapping option 3                                                                            |
|                    | Reserved.                                                                                                              |
|                    | AFR2: Alternate function remapping option 2                                                                            |
|                    | O: AFR2 remapping option inactive: default alternate function (2)     1: Port D4 alternate function = LINUART_CK       |

- 1. Do not use more than one remapping option in the same port.
- 2. Refer to the pin description.



Table 19. STM8AF6226 alternate function remapping bits [1:0] for 32-pin packages

| AFR1 option bit value | AFR0 option bit value | I/O port                                                                              | Alternate function mapping |  |
|-----------------------|-----------------------|---------------------------------------------------------------------------------------|----------------------------|--|
| 0                     | 0                     | AFR1 and AFR0 remapping options inactive:  Default alternate functions <sup>(1)</sup> |                            |  |
|                       |                       | PC5                                                                                   | TIM5_CH1                   |  |
| 0                     | 1                     | PC6                                                                                   | TIM1_CH1                   |  |
|                       |                       | PC7                                                                                   | TIM1_CH2                   |  |
| 1                     | 0                     | PA3                                                                                   | SPI_NSS                    |  |
| ı                     | U                     | PD2                                                                                   | TIM5_CH3                   |  |
|                       |                       | PD2                                                                                   | TIM5_CH3                   |  |
|                       |                       | PC5                                                                                   | TIM5_CH1                   |  |
|                       |                       | PC6                                                                                   | TIM1_CH1                   |  |
|                       |                       | PC7                                                                                   | TIM1_CH2                   |  |
| 1 <sup>(2)</sup>      | 1 <sup>(2)</sup>      | PC2                                                                                   | TIM1_CH3N                  |  |
|                       |                       | PC1                                                                                   | TIM1_CH2N                  |  |
|                       |                       | PE5                                                                                   | TIM1_CH1N                  |  |
|                       |                       | PA3                                                                                   | LINUART_TX                 |  |
|                       |                       | PF4                                                                                   | LINUART_RX                 |  |

<sup>1.</sup> Refer to the pin descriptions.

Table 20. STM8AF6213/STM8AF6223 alternate function remapping bits [1:0] for 20-pin packages

| AFR1 option bit value | AFR0 option bit value | I/O port                                                                              | Alternate function mapping |  |
|-----------------------|-----------------------|---------------------------------------------------------------------------------------|----------------------------|--|
| 0                     | 0                     | AFR1 and AFR0 remapping options inactive:  Default alternate functions <sup>(1)</sup> |                            |  |
|                       |                       | PC5                                                                                   | TIM5_CH1                   |  |
| 0                     | 1                     | PC6                                                                                   | TIM1_CH1                   |  |
|                       |                       | PC7                                                                                   | TIM1_CH2                   |  |
| 1                     | 0                     | PA3                                                                                   | SPI_NSS                    |  |
| <b>'</b>              |                       | PD2                                                                                   | TIM5_CH3                   |  |



If both AFR1 and AFR0 option bits are set, the SPI hardware NSS management feature is no more available. If this remapping option is selected and the SPI is enabled, the SSM bit must be configured in the SPI\_CR2 register to select software NSS management.

Table 20. STM8AF6213/STM8AF6223 alternate function remapping bits [1:0] for 20-pin packages (continued)

| AFR1 option bit value | AFR0 option bit value | I/O port | Alternate function mapping |               |               |
|-----------------------|-----------------------|----------|----------------------------|---------------|---------------|
|                       |                       | PD2      | TIM5_CH3                   |               |               |
|                       |                       | PC5      | TIM5_CH1                   |               |               |
|                       | 1                     | 1        |                            | PC6           | TIM1_CH1      |
|                       |                       |          | PC7                        | TIM1_CH2      |               |
| 1                     |                       |          | PC2                        | Not available |               |
|                       |                       |          |                            | PC1           | Not available |
|                       |                       |          | PE5                        | Not available |               |
|                       |                       | PA3      | SPI_NSS                    |               |               |
|                       |                       | PF4      | Not available              |               |               |

<sup>1.</sup> Refer to the pin descriptions.

Table 21. STM8AF6223A alternate function remapping bits [1:0] for 20-pin packages

| AFR1 option bit value | AFR0 option bit value | I/O port                                                                              | Alternate function mapping |  |
|-----------------------|-----------------------|---------------------------------------------------------------------------------------|----------------------------|--|
| 0                     | 0                     | AFR1 and AFR0 remapping options inactive:  Default alternate functions <sup>(1)</sup> |                            |  |
|                       |                       | PC5                                                                                   | TIM5_CH1                   |  |
| 0                     | 1                     | PC6                                                                                   | TIM1_CH1                   |  |
|                       |                       | PC7                                                                                   | TIM1_CH2                   |  |
| 1                     | 0                     | PA3                                                                                   | Not available              |  |
| ı                     | U                     | PD2                                                                                   | TIM5_CH3                   |  |
|                       | 1 <sup>(2)</sup>      | PD2                                                                                   | TIM5_CH3                   |  |
|                       |                       | PC5                                                                                   | TIM5_CH1                   |  |
|                       |                       | PC6                                                                                   | TIM1_CH1                   |  |
|                       |                       | PC7                                                                                   | TIM1_CH2                   |  |
| 1 <sup>(2)</sup>      |                       | PC2                                                                                   | Not available              |  |
|                       |                       | PC1                                                                                   | Not available              |  |
|                       |                       | PE5                                                                                   | Not available              |  |
|                       |                       | PA3                                                                                   | Not available              |  |
|                       |                       | PF4                                                                                   | Not available              |  |

<sup>1.</sup> Refer to the pin descriptions.

<sup>2.</sup> If both AFR1 and AFR0 option bits are set, the SPI hardware NSS management feature is no more available. If this remapping option is selected and the SPI is enabled, the SSM bit must be configured in the SPI\_CR2 register to select software NSS management.

# 9 Unique ID

The devices feature a 96-bit unique device identifier which provides a reference number that is unique for any device and in any context. The 96 bits of the identifier can never be altered by the user.

The unique device identifier can be read in single byte and may then be concatenated using a custom algorithm.

The unique device identifier is ideally suited:

- For use as serial numbers
- For use as security keys to increase the code security in the program memory while
  using and combining this unique ID with software cryptographic primitives and
  protocols before programming the internal memory.
- To activate secure boot processes.

Table 22. Unique ID bit description

| Address | Content      |             | Unique ID bits |   |       |        |   |   |   |
|---------|--------------|-------------|----------------|---|-------|--------|---|---|---|
| Address | description  | 7           | 6              | 5 | 4     | 3      | 2 | 1 | 0 |
| 0x4865  | X coordinate |             |                |   | U_IE  | 7:0]   |   |   |   |
| 0x4866  | on the wafer |             |                |   | U_ID  | [15:8] |   |   |   |
| 0x4867  | Y coordinate |             |                |   | U_ID[ | 23:16] |   |   |   |
| 0x4868  | on the wafer |             | U_ID[31:24]    |   |       |        |   |   |   |
| 0x4869  | Wafer number | U_ID[39:32] |                |   |       |        |   |   |   |
| 0x486A  |              | U_ID[47:40] |                |   |       |        |   |   |   |
| 0x486B  |              | U_ID[55:48] |                |   |       |        |   |   |   |
| 0x486C  |              | U_ID[63:56] |                |   |       |        |   |   |   |
| 0x486D  | Lot number   | U_ID[71:64] |                |   |       |        |   |   |   |
| 0x486E  | ]            | U_ID[79:72] |                |   |       |        |   |   |   |
| 0x486F  | ]            | U_ID[87:80] |                |   |       |        |   |   |   |
| 0x4870  | 1            | U_ID[95:88] |                |   |       |        |   |   |   |

# 10 Electrical characteristics

#### 10.1 Parameter conditions

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

#### 10.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = -40$  °C,  $T_A = 25$  °C, and  $T_A = T_{Amax}$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production.

# 10.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A$  = 25 °C,  $V_{DD}$  = 5.0 V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range.

# 10.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

# 10.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 7.

50 pF \_\_\_\_\_ STM8 PIN

Figure 7. Pin loading conditions

MSv37796V1

## 10.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 8.

Figure 8. Pin input voltage



# 10.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 23: Voltage characteristics*, *Table 24: Current characteristics* and *Table 25: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect the device's reliability.

Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard, extended mission profiles are available on demand.

| Symbol                             | Ratings                                                                           | Min                                                                   | Max                   | Unit  |
|------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------|-------|
| V <sub>DDx</sub> - V <sub>SS</sub> | Supply voltage (including V <sub>DDA and</sub> V <sub>DDIO</sub> ) <sup>(1)</sup> | -0.3                                                                  | 6.5                   | V     |
| V                                  | Input voltage on true open drain pins (2)                                         |                                                                       | 6.5                   | V     |
| V <sub>IN</sub>                    | Input voltage on any other pin <sup>(2)</sup>                                     | V <sub>SS</sub> - 0.3                                                 | V <sub>DD</sub> + 0.3 | V     |
| V <sub>DDx</sub> - V <sub>DD</sub> | Variations between different power pins                                           | -                                                                     | 50                    | mV    |
| V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins                                  | -                                                                     | 50                    | 111 V |
| V <sub>ESD</sub>                   | Electrostatic discharge voltage                                                   | see Absolute maximum rating<br>(electrical sensitivity) on<br>page 90 |                       | _     |

Table 23. Voltage characteristics

<sup>1.</sup> All power (V<sub>DD</sub>) and ground (V<sub>SS</sub>) pins must always be connected to the external power supply

I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. For true open-drain pads, there is no positive injection current, and the corresponding V<sub>IN</sub> maximum must always be respected

| Table 24. Guitent characteristics  |                                                                         |                     |      |  |
|------------------------------------|-------------------------------------------------------------------------|---------------------|------|--|
| Symbol                             | Ratings                                                                 | Max. <sup>(1)</sup> | Unit |  |
| I <sub>VDD</sub>                   | Total current into V <sub>DD</sub> power lines (source) <sup>(2)</sup>  | 100                 |      |  |
| I <sub>VSS</sub>                   | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(2)</sup> | 80                  |      |  |
|                                    | Output current sunk by any I/O and control pin                          | 20                  |      |  |
| IO                                 | Output current source by any I/Os and control pin                       | -20                 | m Λ  |  |
| I <sub>INJ(PIN)</sub> (3) (4)      | Injected current on RST pin                                             | ±4                  | mA   |  |
|                                    | Injected current on OSCIN pin                                           | ±4                  |      |  |
|                                    | Injected current on any other pin <sup>(5)</sup>                        | ±4                  |      |  |
| $\Sigma I_{\text{INJ(TOT)}}^{(3)}$ | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ±20                 |      |  |

**Table 24. Current characteristics** 

- 1. Guaranteed by characterization results.
- 2. All power  $(V_{DD}, V_{DDIO}, V_{DDA})$  and ground  $(V_{SS}, V_{SSIO}, V_{SSA})$  pins must always be connected to the external supply.
- 3. I<sub>INJ(PIN)</sub> must never be exceeded. This is implicitly insured if V<sub>IN</sub> maximum is respected. If V<sub>IN</sub> maximum cannot be respected, the injection current must be limited externally to the I<sub>INJ(PIN)</sub> value. A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. For true open-drain pads, there is no positive injection current, and the corresponding VIN maximum must always be respected.
- 4. ADC accuracy vs. negative injection current: Injecting negative current on any of the analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣIINJ(PIN) in the I/O port pin characteristics section does not affect the ADC accuracy
- 5. When several inputs are submitted to a current injection, the maximum ∑IINJ(PIN) is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with ∑IINJ(PIN) maximum current injection on four I/O port pins of the device.

#### **Table 25. Thermal characteristics**

| Symbol           | Ratings                      | Value      | Unit |
|------------------|------------------------------|------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to 150 | °C   |
| T <sub>J</sub>   | Maximum junction temperature | 150        | C    |

#### Table 26. Operating lifetime (OLF)

| Symbol | Ratings                | Value      | Unit |
|--------|------------------------|------------|------|
| OLF    | Conforming to AEC-Q100 | -40 to 150 | °C   |



# 10.3 Operating conditions

Table 27. General operating conditions

| Symbol                          | Parameter                                                                   | Conditions                | Min | Max  | Unit  |
|---------------------------------|-----------------------------------------------------------------------------|---------------------------|-----|------|-------|
| f <sub>CPU</sub>                | Internal CPU clock frequency                                                | -                         | 0   | 16   | MHz   |
| $V_{DD}$                        | Standard operating voltage                                                  | -                         | 3.0 | 5.5  | V     |
| (4)                             | C <sub>EXT</sub> : capacitance of external capacitor                        | -                         | 470 | 3300 | nF    |
| V <sub>CAP</sub> <sup>(1)</sup> | ESR of external capacitor                                                   | at 1 MHz <sup>(2)</sup>   | -   | 0.3  | Ω     |
|                                 | ESL of external capacitor                                                   | at i MHZ                  | -   | 15   | nH    |
|                                 | Power dissipation at                                                        | TSSOP20                   | -   | 45   | mW    |
| P <sub>D</sub> <sup>(3)</sup>   | $T_A$ = 85 °C for suffix A version,<br>$T_A$ = 125 °C for suffix C version, | LQFP32                    | -   | 83   | IIIVV |
|                                 | $T_A = 150 ^{\circ}\text{C}$ for suffix D version                           | VQFPN32                   | -   | TBD  | -     |
|                                 | Ambient temperature for suffix A version                                    |                           | -40 | 85   |       |
| $T_A$                           | Ambient temperature for suffix C version                                    | Maximum power dissipation | -40 | 125  |       |
|                                 | Ambient temperature for suffix D version                                    |                           | -40 | 150  | °C    |
|                                 |                                                                             | Suffix A                  | -40 | 90   |       |
| $T_J$                           | Junction temperature range                                                  | Suffix C                  | -40 | 130  |       |
|                                 |                                                                             | Suffix D                  | -40 | 155  |       |

Care should be taken when selecting the capacitor, due to its tolerance, as well as the parameter dependency on temperature, DC bias and frequency in addition to other factors. The parameter maximum value must be respected for the full application range.



<sup>2.</sup> This frequency of 1 MHz as a condition for  $V_{\sf CAP}$  parameters is given by design of internal regulator.

<sup>3.</sup> See Section 11.4: Thermal characteristics.



Figure 9. f<sub>CPUmax</sub> versus V<sub>DD</sub>

Table 28. Operating conditions at power-up/power-down

| Symbol                | Parameter                                        | Conditions             | Min                | Тур               | Max                | Unit |
|-----------------------|--------------------------------------------------|------------------------|--------------------|-------------------|--------------------|------|
|                       | V <sub>DD</sub> rise time rate                   | -                      | 2 <sup>(1)</sup>   | -                 | 8                  | μοΛ/ |
| $t_{VDD}$             | V <sub>DD</sub> fall time rate <sup>(2)</sup>    | -                      | 2 <sup>(1)</sup>   | -                 | ——— µs∧            |      |
| t <sub>TEMP</sub>     | Reset release delay                              | V <sub>DD</sub> rising | -                  | -                 | 1.7                | ms   |
| V <sub>IT+</sub>      | Power-on reset threshold <sup>(3)</sup>          | -                      | 2.6 <sup>(1)</sup> | 2.7               | 2.85               | V    |
| V <sub>IT-</sub>      | Brown-out reset threshold                        | -                      | 2.5                | 2.65              | 2.8 <sup>(1)</sup> | V    |
| V <sub>HYS(BOR)</sub> | V <sub>HYS(BOR)</sub> Brown-out reset hysteresis |                        | -                  | 70 <sup>(1)</sup> | -                  | mV   |

<sup>1.</sup> Guaranteed by design.

Reset is always generated after a  $t_{TEMP}$  delay. The application must ensure that  $V_{DD}$  is still above the minimum operating voltage ( $V_{DD}$  min) when the  $t_{TEMP}$  delay has elapsed.

There is inrush current into  $V_{DD}$  present after device power on to charge  $C_{EXT}$  capacitor. This inrush energy depends from  $C_{EXT}$  capacitor value. For example, a  $C_{EXT}$  of 1 $\mu$ F requires Q=1  $\mu$ F x 1.8V = 1.8  $\mu$ C.

## 10.3.1 VCAP external capacitor

Stabilization for the main regulator is achieved connecting an external capacitor  $C_{\text{EXT}}$  to the  $V_{\text{CAP}}$  pin.  $C_{\text{EXT}}$  is specified in *Table 27*. Care should be taken to limit the series inductance to less than 15 nH.

Figure 10. External capacitor C<sub>EXT</sub>



1. Legend: ESR is the equivalent series resistance and ESL is the equivalent inductance.

# 10.3.2 Supply current characteristics

The current consumption is measured as described in Section 4.3: Interrupt controller.

# Total current consumption in run mode

The MCU is placed under the following conditions:

- All I/O pins in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load)
- All peripherals are disabled (clock stopped by peripheral clock gating registers) except if explicitly mentioned.

Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub>.

Unless otherwise specified, data are based on characterization results, and not tested in production.

Table 29. Total current consumption with code execution in run mode at  $V_{DD} = 5 \text{ V}$ 

| Symbol               | Parameter                                       | Conc                                                       | litions                      | Тур  | Max              | Unit |
|----------------------|-------------------------------------------------|------------------------------------------------------------|------------------------------|------|------------------|------|
|                      |                                                 |                                                            | HSE crystal osc. (16 MHz)    | 2.3  | -                |      |
| Supply current       | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz | HSE user ext. clock (16 MHz)                               | 2                            | 2.35 |                  |      |
|                      | Supply current                                  |                                                            | HSI RC osc. (16 MHz)         | 1.7  | 2 <sup>(1)</sup> |      |
| I <sub>DD(RUN)</sub> | in run mode,                                    | f f (400 405 b)                                            | HSE user ext. clock (16 MHz) | 0.86 | -                | mA   |
| DD((NON)             | code executed from RAM                          |                                                            | HSI RC osc. (16 MHz)         | 0.7  | 0.87             |      |
|                      |                                                 | f <sub>CPU</sub> = f <sub>MASTER</sub> /128=<br>15.625 kHz | HSI RC osc. (16 MHz/8)       | 0.46 | 0.58             |      |
|                      |                                                 | f <sub>CPU</sub> = f <sub>MASTER</sub> = 28 kHz            | LSI RC osc. (128 kHz)        | 0.41 | 0.55             |      |

Table 29. Total current consumption with code execution in run mode at  $V_{DD}$  = 5 V (continued)

| Symbol               | Parameter                   | Conc                                                           | Conditions                            |      |                    |    |
|----------------------|-----------------------------|----------------------------------------------------------------|---------------------------------------|------|--------------------|----|
|                      | Supply current              |                                                                | HSE crystal osc. (16 MHz)             | 4.5  | -                  |    |
| С                    | in run mode, code executed  | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz                | HSE user ext. clock (16 MHz)          | 4.3  | 4.75               |    |
|                      | from Flash                  |                                                                | HSI RC osc. (16 MHz)                  | 3.7  | 4.5 <sup>(1)</sup> |    |
| I <sub>DD(RUN)</sub> |                             | f <sub>CPU</sub> = f <sub>MASTER</sub> = 2 MHz                 | HSI RC osc. (16 MHz/8) <sup>(2)</sup> | 0.84 | 2 <sup>(1)</sup>   | mA |
| DD(RON)              | Supply current in run mode, | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 125 kHz          | HSI RC osc. (16 MHz)                  | 0.72 | 0.9                |    |
|                      |                             | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 15.625 kHz       | HSI RC osc. (16 MHz/8)                | 0.46 | 0.58               |    |
|                      |                             | $f_{CPU} = f_{MASTER} = 128 \text{ kHz}$ LSI RC osc. (128 kHz) |                                       | 0.42 | 0.57               |    |

<sup>1.</sup> Tested in production.

Table 30. Total current consumption with code execution in run mode at  $V_{DD}$  = 3.3 V

| Symbol               | Parameter                | Cond                                                        | itions                                | Тур  | Max <sup>(1)</sup> | Unit |
|----------------------|--------------------------|-------------------------------------------------------------|---------------------------------------|------|--------------------|------|
|                      |                          |                                                             | HSE crystal osc. (16 MHz)             | 1.8  | -                  |      |
|                      |                          | f <sub>CPU</sub> = f <sub>MASTER</sub> =16 MHz              | HSE user ext. clock (16 MHz)          | 2    | 2.3                |      |
|                      | Supply current           |                                                             | HSI RC osc. (16 MHz)                  | 1.5  | 2                  |      |
|                      | in run mode,             | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 125 kHz       | HSE user ext. clock (16 MHz)          | 0.81 | -                  |      |
|                      | code executed from RAM   |                                                             | HSI RC osc. (16 MHz)                  | 0.7  | 0.87               |      |
|                      |                          | f <sub>CPU</sub> = f <sub>MASTER</sub> / 128 = 15.625 kHz   | HSI RC osc. (16 MHz/8)                | 0.46 | 0.58               |      |
|                      |                          | f <sub>CPU</sub> = f <sub>MASTER</sub> =128 kHz             | LSI RC osc. (128 kHz)                 | 0.41 | 0.55               | mA   |
| I <sub>DD(RUN)</sub> |                          |                                                             | HSE crystal osc. (16 MHz)             | 4    | -                  | ША   |
|                      |                          | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz             | HSE user ext. clock (16 MHz)          | 3.9  | 4.7                |      |
|                      | Supply current           |                                                             | HSI RC osc. (16 MHz)                  | 3.7  | 4.5                |      |
|                      | in run mode,             | f <sub>CPU</sub> = f <sub>MASTER</sub> =2 MHz               | HSI RC osc. (16 MHz/8) <sup>(2)</sup> | 0.84 | 1.05               |      |
|                      | code executed from Flash | f <sub>CPU</sub> = f <sub>MASTER</sub> / 128 = 125 kHz      | HSI RC osc. (16 MHz)                  | 0.72 | 0.9                |      |
|                      |                          | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 =<br>15.625 kHz | HSI RC osc. (16 MHz/8)                | 0.46 | 0.58               |      |
|                      |                          | f <sub>CPU</sub> = f <sub>MASTER</sub> =128 kHz             | LSI RC osc. (128 kHz)                 | 0.42 | 0.57               |      |

<sup>1.</sup> Guaranteed by characterization results.

<sup>2.</sup> Default clock configuration measured with all peripherals off.

<sup>2.</sup> Default clock configuration measured with all peripherals off.

# Total current consumption in wait mode

Unless otherwise specified, data based are on characterization results, and not tested in production.

Table 31. Total current consumption in wait mode at  $V_{DD}$  = 5 V

| Symbol               | Parameter                                                           | Cond                                             | Conditions                |      |                    |    |  |  |
|----------------------|---------------------------------------------------------------------|--------------------------------------------------|---------------------------|------|--------------------|----|--|--|
|                      |                                                                     |                                                  | HSE crystal osc. (16 MHz) | 1.6  | -                  |    |  |  |
|                      | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz                     | HSE user ext. clock (16 MHz)                     | 1.1                       | 1.3  |                    |    |  |  |
|                      | Cumply ourrant                                                      |                                                  | HSI RC osc. (16 MHz)      | 0.89 | 1.5 <sup>(1)</sup> |    |  |  |
| I <sub>DD(WFI)</sub> | Supply current in wait mode                                         | $f_{CPU} = f_{MASTER}/128 = 125 \text{ kHz}$     | HSI RC osc. (16 MHz)      | 0.7  | 0.88               | mA |  |  |
|                      | $f_{CPU} = f_{MASTER}/128 = $ HSI RC osc. (16 MHz/8) <sup>(2)</sup> |                                                  | 0.45                      | 0.57 |                    |    |  |  |
|                      |                                                                     | f <sub>CPU</sub> = f <sub>MASTER</sub> = 128 kHz | LSI RC osc. (128 kHz)     | 0.4  | 0.54               |    |  |  |

<sup>1.</sup> Tested in production.

Table 32. Total current consumption in wait mode at  $V_{DD}$  = 3.3 V

| Symbol        | Parameter                   | Cond                                                        | Conditions                            |      |      |    |  |  |
|---------------|-----------------------------|-------------------------------------------------------------|---------------------------------------|------|------|----|--|--|
|               |                             |                                                             | HSE crystal osc. (16 MHz)             | 1.1  | -    |    |  |  |
|               |                             | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz             | HSE user ext. clock (16 MHz)          | 1.1  | 1.3  |    |  |  |
|               | Supply ourrent              |                                                             | HSI RC osc. (16 MHz)                  | 0.89 | 1.1  |    |  |  |
| $I_{DD(WFI)}$ | Supply current in wait mode | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 = 125 kHz       | HSI RC osc. (16 MHz)                  | 0.7  | 0.88 | mA |  |  |
|               |                             | f <sub>CPU</sub> = f <sub>MASTER</sub> /128 =<br>15.625 kHz | HSI RC osc. (16 MHz/8) <sup>(2)</sup> | 0.45 | 0.57 |    |  |  |
|               |                             | f <sub>CPU</sub> = f <sub>MASTER</sub> = 128 kHz            | LSI RC osc. (128 kHz)                 | 0.4  | 0.54 |    |  |  |

<sup>1.</sup> Guaranteed by characterization results.

60/112

DS9884 Rev 9

<sup>2.</sup> Default clock configuration measured with all peripherals off.

<sup>2.</sup> Default clock configuration measured with all peripherals off.

# Total current consumption in active halt mode

Table 33. Total current consumption in active halt mode at  $V_{DD}$  = 5 V

|         |                   |                                                      | Conditio                     | ns                           |      | 55                |                    |                 |      |
|---------|-------------------|------------------------------------------------------|------------------------------|------------------------------|------|-------------------|--------------------|-----------------|------|
| Symbol  | Parameter         | Main<br>voltage<br>regulator<br>(MVR) <sup>(1)</sup> | Flash<br>mode <sup>(2)</sup> | Clock source                 | Тур  | Max<br>at<br>85°C | Max<br>at<br>125°C | Max at<br>150°C | Unit |
|         | Supply current in | On                                                   | Operating                    | HSE crystal<br>osc. (16 MHz) | 1030 | -                 | -                  | -               |      |
|         |                   |                                                      | mode                         | LSI RC osc.<br>(128 kHz)     | 200  | 260               | 300                | -               |      |
|         |                   |                                                      | Power-down mode              | HSE crystal<br>osc. (16 MHz) | 970  | -                 | -                  | -               | ^    |
| IDD(AH) | active halt mode  |                                                      |                              | LSI RC osc.<br>(128 kHz)     | 150  | 200               | 230                | -               | μA   |
|         |                   | Off                                                  | Operating mode               | LSI RC osc.<br>(128 kHz)     | 66   | 85                | 140                | 200             |      |
|         |                   |                                                      | Power-down mode              | LSI RC osc.<br>(128 kHz)     | 10   | 20                | 40                 | -               |      |

<sup>1.</sup> Configured by the REGAH bit in the CLK\_ICKR register.

Table 34. Total current consumption in active halt mode at  $V_{DD}$  = 3.3 V

|                     | Parameter                     |                                                      | Condition                    | ns                        |     |                               |                 |      |
|---------------------|-------------------------------|------------------------------------------------------|------------------------------|---------------------------|-----|-------------------------------|-----------------|------|
| Symbol              |                               | Main<br>voltage<br>regulator<br>(MVR) <sup>(2)</sup> | Flash<br>mode <sup>(3)</sup> | Clock source              | Тур | Max at<br>85°C <sup>(1)</sup> | Max at<br>125°C | Unit |
|                     |                               | On                                                   | Operating                    | HSE crystal osc. (16 MHz) | 550 | -                             | -               |      |
|                     |                               |                                                      | mode                         | LSI RC osc.<br>(128 kHz)  | 200 | 260                           | 290             |      |
| ١,                  | Supply current in active halt |                                                      | Power-<br>down mode          | HSE crystal osc. (16 MHz) | 970 | -                             | -               |      |
| I <sub>DD(AH)</sub> | mode                          |                                                      |                              | LSI RC osc.<br>(128 kHz)  | 150 | 200                           | 230             | μA   |
|                     |                               | Off                                                  | Operating mode               | LSI RC osc.<br>(128 kHz)  | 66  | 80                            | 105             |      |
|                     |                               |                                                      | Power-<br>down mode          | LSI RC osc.<br>(128 kHz)  | 10  | 18                            | 35              |      |

<sup>1.</sup> Guaranteed by characterization results.

<sup>3.</sup> Configured by the AHALT bit in the FLASH\_CR1 register.



<sup>2.</sup> Configured by the AHALT bit in the FLASH\_CR1 register.

<sup>2.</sup> Configured by the REGAH bit in the CLK\_ICKR register.

# Total current consumption in halt mode

Table 35. Total current consumption in halt mode at  $V_{DD}$  = 5 V

| Symbol | Parameter              | Conditions                                         | Тур | Max at<br>85°C | Max at<br>125°C   | Max at<br>150°C   | Unit              |
|--------|------------------------|----------------------------------------------------|-----|----------------|-------------------|-------------------|-------------------|
| IDD(H) | Supply current in halt | Flash in operating mode,<br>HSI clock after wakeup | 63  | 75             | 105               | -                 | μA                |
|        |                        | Flash in power-down mode, HSI clock after wakeup   |     | 6.0            | 20 <sup>(1)</sup> | 55 <sup>(1)</sup> | 80 <sup>(1)</sup> |

<sup>1.</sup> Tested in production.

Table 36. Total current consumption in halt mode at  $V_{DD}$  = 3.3 V

| Symbol | Parameter                   | Parameter Conditions                                |     | Max at<br>85°C <sup>(1)</sup> | Max at<br>125°C <sup>(1)</sup> | Unit |
|--------|-----------------------------|-----------------------------------------------------|-----|-------------------------------|--------------------------------|------|
| IDD(H) | Supply current in halt mode | Flash in operating mode,<br>HSI clock after wakeup  | 60  | 75                            | 100                            | uА   |
|        |                             | Flash in power-down mode,<br>HSI clock after wakeup | 4.5 | 17                            | 30                             | μΑ   |

<sup>1.</sup> Guaranteed by characterization results.

# Low-power mode wakeup times

Table 37. Wakeup times

| Symbol               | Parameter                                 |                                            | Conditions                           |                  |                   | Max <sup>(1)</sup> | Unit |
|----------------------|-------------------------------------------|--------------------------------------------|--------------------------------------|------------------|-------------------|--------------------|------|
|                      | Wakeup time                               | 0 to 16 MHz                                |                                      |                  | -                 | See (3)            |      |
| t <sub>WU(WFI)</sub> | from wait mode to run mode <sup>(2)</sup> | f <sub>CPU</sub> = f <sub>MASTER</sub> = 1 | 6 MHz                                |                  | 0.56              | -                  |      |
|                      | MVR voltage                               |                                            |                                      | 1 <sup>(6)</sup> | 2 <sup>(6)</sup>  |                    |      |
|                      | Wakeup time active halt mode              | regulator on <sup>(4)</sup>                | Flash in                             | HSI (after       | 3 <sup>(6)</sup>  | -                  |      |
| t <sub>WU(AH)</sub>  | to run mode <sup>(2)</sup>                | MVR voltage                                | operating<br>mode <sup>(5)</sup>     | wakeup)          | 48 <sup>(6)</sup> | -                  | μs   |
|                      |                                           | regulator off                              |                                      |                  | 50 <sup>(6)</sup> | -                  |      |
|                      | Wakeup time                               | Flash in operating                         | ash in operating mode <sup>(5)</sup> |                  |                   | -                  |      |
| t <sub>WU(H)</sub>   | from halt mode to run mode <sup>(2)</sup> | Flash in power-do                          | own mode <sup>(5)</sup>              |                  | 54                | -                  |      |

- 1. Guaranteed by design.
- 2. Measured from interrupt event to interrupt vector fetch.
- 3.  $t_{WU(WFI)} = 2 \times 1/f_{MASTER} + 67 \times 1/f_{CPU}$ .
- 4. Configured by the REGAH bit in the CLK\_ICKR register.
- 5. Configured by the AHALT bit in the FLASH\_CR1 register.
- 6. Plus 1 LSI clock depending on synchronization.

## Total current consumption and timing in forced reset state

Table 38. Total current consumption and timing in forced reset state

| Symbol               | Parameter                                    | Conditions              | Тур | Max <sup>(1)</sup> | Unit |
|----------------------|----------------------------------------------|-------------------------|-----|--------------------|------|
| ,                    | Supply current in reset state <sup>(2)</sup> | V <sub>DD</sub> = 5 V   | 400 | -                  | μA   |
| IDD(R)               | Supply current in reset state.               | V <sub>DD</sub> = 3.3 V | 300 |                    | μΑ   |
| t <sub>RESETBL</sub> | Reset pin release to vector fetch            | -                       | -   | 150                | μs   |

<sup>1.</sup> Guaranteed by design.

## **Current consumption for on-chip peripherals**

Subject to general operating conditions for  $V_{DD}$  and  $T_{A}$ . HSI internal RC/f<sub>CPU</sub> = f<sub>MASTER</sub> = 16 MHz,  $V_{DD}$  = 5 V

Table 39. Peripheral current consumption

| Symbol                 | Parameter                             | Тур  | Unit |
|------------------------|---------------------------------------|------|------|
| I <sub>DD(TIM1)</sub>  | TIM1 supply current <sup>(1)</sup>    | 210  |      |
| I <sub>DD(TIM5)</sub>  | TIM5 supply current <sup>(1)</sup>    | 130  |      |
| I <sub>DD(TIM6)</sub>  | TIM6 supply current <sup>(1)</sup>    | 50   |      |
| I <sub>DD(UART1)</sub> | LINUART supply current <sup>(2)</sup> | 120  | μΑ   |
| I <sub>DD(SPI)</sub>   | SPI supply current <sup>(2)</sup>     | 45   |      |
| I <sub>DD(I2C)</sub>   | I2C supply current <sup>(2)</sup>     | 65   |      |
| I <sub>DD(ADC1)</sub>  | ADC1 supply current <sup>(3)</sup>    | 1000 |      |

Data based on a differential I<sub>DD</sub> measurement between reset configuration and timer counter running at 16 MHz. No IC/OC programmed (no I/O pads toggling). Not tested in production.

<sup>2.</sup> Characterized with all I/Os tied to  $V_{SS}$ .

Data based on a differential I<sub>DD</sub> measurement between the on-chip peripheral when kept under reset and not clocked and the on-chip peripheral when clocked and not kept under reset. No I/O pads toggling. Not tested in production.

Data based on a differential I<sub>DD</sub> measurement between reset configuration and continuous A/D conversions. Not tested in production.

# **Current consumption curves**

The following figures show typical current consumption measured with code executing in RAM.



Figure 11. Typ  $I_{DD(RUN)}$  vs.  $V_{DD}$  HSE user external clock,  $f_{CPU}$  = 16 MHz





DS9884 Rev 9 64/112



Figure 13. Typ  $I_{DD(RUN)}$  vs.  $V_{DD}$  HSEI RC osc.,  $f_{CPU}$  = 16 MHz







Figure 15. Typ  $I_{DD(WFI)}$  vs.  $f_{CPU}$  HSE user external clock,  $V_{DD}$  = 5 V





# 10.3.3 External clock sources and timing characteristics

## **HSE** user external clock

Subject to general operating conditions for  $V_{DD}$  and  $T_{A}. \\$ 

Table 40. HSE user external clock characteristics

| Symbol                           | Parameter                            | Conditions                                          | Min                   | Тур | Max                     | Unit |
|----------------------------------|--------------------------------------|-----------------------------------------------------|-----------------------|-----|-------------------------|------|
| f <sub>HSE_ext</sub>             | User external clock source frequency | -                                                   | 0                     | -   | 16                      | MHz  |
| V <sub>HSEH</sub> <sup>(1)</sup> | OSCIN input pin high level voltage   | -                                                   | 0.7 x V <sub>DD</sub> | -   | V <sub>DD</sub> + 0.3 V | V    |
| V <sub>HSEL</sub> <sup>(1)</sup> | OSCIN input pin low level voltage    | -                                                   | V <sub>SS</sub>       | -   | 0.3 x V <sub>DD</sub>   | V    |
| I <sub>LEAK_HSE</sub>            | OSCIN input leakage current          | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>DD</sub> | -1                    | -   | +1                      | μΑ   |

<sup>1.</sup> Guaranteed by characterization results.

Figure 17. HSE external clock source



#### HSE crystal/ceramic resonator oscillator

The HSE clock can be supplied with a 1 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...).

| Symbol                              | Parameter                                   | Conditions                              | Min | Тур | Max                                         | Unit |
|-------------------------------------|---------------------------------------------|-----------------------------------------|-----|-----|---------------------------------------------|------|
| f <sub>HSE</sub>                    | External high-speed oscillator frequency    | -                                       | 1   | -   | 16                                          | MHz  |
| R <sub>F</sub>                      | Feedback resistor                           | -                                       | -   | 220 | -                                           | kΩ   |
| C <sup>(1)</sup>                    | Recommended load capacitance <sup>(2)</sup> | -                                       | -   | -   | 20                                          | pF   |
|                                     | HSE oscillator power                        | C = 20 pF,<br>f <sub>OSC</sub> = 16 MHz | -   | -   | 6 (startup) 1.6 (stabilized) <sup>(3)</sup> | mA   |
| IDD(HSE)                            | consumption                                 | C = 10 pF,<br>f <sub>OSC</sub> = 16 MHz | -   | -   | 16<br>-<br>20<br>6 (startup)                | IIIA |
| 9 <sub>m</sub>                      | Oscillator transconductance                 | -                                       | 5   | -   | -                                           | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                                | V <sub>DD</sub> is<br>stabilized        | -   | 1   | -                                           | ms   |

Table 41. HSE oscillator characteristics

- 3. Guaranteed by characterization results.
- t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) until a stabilized 16 MHz oscillation is reached. The value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.



Figure 18. HSE oscillator circuit diagram

<sup>1.</sup> C is approximately equivalent to 2 x crystal C<sub>LOAD</sub>.

The oscillator selection can be optimized in terms of supply current using a high quality resonator with small Rm value. Refer to the crystal manufacturer for more details.

# HSE oscillator critical g<sub>m</sub> formula

The crystal characteristics have to be checked with the following formula:

$$g_m \gg g_{mcrit}$$

where  $\mathbf{g}_{\text{mcrit}}$  can be calculated with the crystal parameters as follows:

$$g_{mcrit} = (2 \times \Pi \times {}^{f}HSE)^{2} \times R_{m}(2Co + C)^{2}$$

R<sub>m</sub>: Notional resistance (see crystal specification)

L<sub>m</sub>: Notional inductance (see crystal specification)

C<sub>m</sub>: Notional capacitance (see crystal specification)

Co: Shunt capacitance (see crystal specification)

 $C_{L1} = C_{L2} = C$ : Grounded external capacitance

# 10.3.4 Internal clock sources and timing characteristics

Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub>.

# High speed internal RC oscillator (HSI)

Table 42. HSI oscillator characteristics

| Symbol               | Parameter                             | Conditions                                                                                            |                   | Min                 | Тур | Max                | Unit |
|----------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------|---------------------|-----|--------------------|------|
| f <sub>HSI</sub>     | Frequency                             | -                                                                                                     | -                 |                     | 16  | -                  | MHz  |
| ACC <sub>HS</sub>    | HSI oscillator user trimming accuracy | Trimmed by the                                                                                        | 3-bit calibration | -1 <sup>(1)</sup>   | -   | 1 <sup>(1)</sup>   |      |
|                      |                                       | application for any V <sub>DD</sub> and T <sub>A</sub> conditions                                     | 4-bit calibration | -0.5 <sup>(1)</sup> | -   | 0.5 <sup>(1)</sup> | %    |
| ACCHS                | HSI oscillator accuracy               | $3.0 \text{ V} \le \text{ V}_{DD} \le 5.5 \text{ V},$<br>-40 °C $\le \text{T}_{A} \le 150 \text{ °C}$ |                   | -5                  | -   | 5                  | 70   |
|                      | (factory calibrated)                  | $3.0 \text{ V} \le \text{ V}_{DD} \le 5.5 \text{ V},$<br>-40 °C $\le \text{T}_{A} \le 125 \text{ °C}$ |                   | -3 <sup>(2)</sup>   | -   | 3 <sup>(2)</sup>   |      |
| t <sub>su(HSI)</sub> | HSI oscillator wakeup time            | -                                                                                                     |                   | -                   | -   | 2 <sup>(3)</sup>   | μs   |
| I <sub>DD(HSI)</sub> | HSI oscillator power consumption      | -                                                                                                     |                   | -                   | 170 | 250 <sup>(3)</sup> | μΑ   |

Selection between legacy 3-bit calibration and 4-bit extended calibration is done using the HSITRIM bit in OPT3 and NOPT3.To achieve a higher accuracy, 4-bit calibration must be enabled.

- 2. These values are guaranteed for STM8AF62xxlxx order codes only.
- 3. Guaranteed by characterization results.

# Low speed internal RC oscillator (LSI)

Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub>.

Table 43. LSI oscillator characteristics

| Symbol               | Parameter                        | Conditions | Min                | Тур | Max                | Unit |
|----------------------|----------------------------------|------------|--------------------|-----|--------------------|------|
| f <sub>LSI</sub>     | Frequency                        | -          | 110 <sup>(1)</sup> | 128 | 150 <sup>(1)</sup> | kHz  |
| t <sub>su(LSI)</sub> | LSI oscillator wakeup time       | -          | -                  | -   | 7                  | μs   |
| I <sub>DD(LSI)</sub> | LSI oscillator power consumption | -          | -                  | 5   | -                  | μΑ   |

<sup>1.</sup> Tested in production.

# 10.3.5 Memory characteristics

# **RAM** and hardware registers

Table 44. RAM and hardware registers

|   | Symbol   | Parameter                          | Conditions           | Min                                | Unit |
|---|----------|------------------------------------|----------------------|------------------------------------|------|
| ĺ | $V_{RM}$ | Data retention mode <sup>(1)</sup> | Halt mode (or reset) | V <sub>IT-max</sub> <sup>(2)</sup> | V    |

Minimum supply voltage without losing the data stored in RAM (in halt mode or under reset) or in hardware registers (only in halt mode). Guaranteed by design.

## Flash program memory/data EEPROM memory

General conditions:  $T_A = -40$  to 150 °C.

Table 45. Flash program memory/data EEPROM memory

| Symbol             | Parameter                                                                               | Conditions                      | Min | Тур     | Max | Unit |
|--------------------|-----------------------------------------------------------------------------------------|---------------------------------|-----|---------|-----|------|
| V                  | Operating voltage (all modes, execution/write/erase)                                    | f <sub>CPU</sub> is 0 to 16 MHz | 3.0 | -       | 5.5 | V    |
| V <sub>DD</sub>    | Operating voltage (code execution)                                                      | with 0 ws                       | 2.6 | 0 - 5.5 | V   |      |
| t <sub>prog</sub>  | Standard programming time (including erase) for byte/word/block (1 byte/4 byte/64 byte) | -                               | -   | 6.0     | 6.6 |      |
|                    | Fast programming time for 1 block (64 byte)                                             | -                               | -   | 3.0     | 3.3 | ms   |
| t <sub>ERASE</sub> | Erase time for 1 block (64 byte)                                                        | -                               | -   | 3.0     | 3.3 |      |



<sup>2.</sup> Refer to the operating conditions for the value of  $V_{\text{IT-max}}$ 

Table 46. Flash program memory

| Symbol           | Parameter                                                          | Condition              | Min  | Max | Unit   |
|------------------|--------------------------------------------------------------------|------------------------|------|-----|--------|
| T <sub>WE</sub>  | Temperature for writing and erasing                                | -                      | -40  | 150 | °C     |
| N <sub>WE</sub>  | Flash program memory endurance (erase/write cycles) <sup>(1)</sup> | T <sub>A</sub> = 25 °C | 1000 | -   | cycles |
| t                | Data retention time                                                | T <sub>A</sub> = 25 °C | 40   | -   | veare  |
| t <sub>RET</sub> | Data retention time                                                | T <sub>A</sub> = 55 °C | 20   | -   | years  |

The physical granularity of the memory is 4 byte, so cycling is performed on 4 byte even when a write/erase operation addresses a single byte.

Table 47. Data memory

| Symbol           | Parameter                                                 | Condition                        | Min                  | Max | Unit   |
|------------------|-----------------------------------------------------------|----------------------------------|----------------------|-----|--------|
| T <sub>WE</sub>  | Temperature for writing and erasing                       | -                                | -40                  | 150 | °C     |
| N                | Data memory endurance <sup>(1)</sup> (erase/write cycles) | T <sub>A</sub> = 25 °C           | 300 k                | -   | cycles |
| N <sub>WE</sub>  |                                                           | T <sub>A</sub> = -40°C to 125 °C | 100 k <sup>(2)</sup> | -   | Cycles |
| t <sub>RET</sub> | Data retention time                                       | T <sub>A</sub> = 25 °C           | 40 <sup>(3)</sup>    | -   | vooro  |
|                  |                                                           | T <sub>A</sub> = 55 °C           | 20 <sup>(2)(3)</sup> | -   | years  |

The physical granularity of the memory is 4 byte, so cycling is performed on 4 byte even when a write/erase operation addresses a single byte.



DS9884 Rev 9 71/112

<sup>2.</sup> More information on the relationship between data retention time and number of write/erase cycles is available in a separate technical document.

<sup>3.</sup> Retention time for 256B of data memory after up to 1000 cycles at 125  $^{\circ}$ C.

# 10.3.6 I/O port pin characteristics

#### **General characteristics**

Subject to general operating conditions for  $V_{DD}$  and  $T_A$  unless otherwise specified. All unused pins must be kept at a fixed voltage, using the output mode of the I/O for example or an external pull-up or pull-down resistor.

Table 48. I/O static characteristics

| Symbol                          | Parameter                                      | Conditions                                                | Min                   | Тур | Max                     | Unit |
|---------------------------------|------------------------------------------------|-----------------------------------------------------------|-----------------------|-----|-------------------------|------|
| V <sub>IL</sub>                 | Input low level voltage                        |                                                           | -0.3 V                | -   | 0.3 x V <sub>DD</sub>   |      |
| V <sub>IH</sub>                 | Input high level voltage                       | -                                                         | 0.7 x V <sub>DD</sub> | -   | V <sub>DD</sub> + 0.3 V | V    |
| V <sub>hys</sub>                | Hysteresis <sup>(1)</sup>                      |                                                           | -                     | 700 | -                       | mV   |
| R <sub>pu</sub>                 | Pull-up resistor                               | $V_{DD}$ = 5 V, $V_{IN}$ = $V_{SS}$                       | 35                    | 55  | 80                      | kΩ   |
|                                 |                                                | Fast I/Os<br>Load = 50 pF                                 | -                     | -   | 35 <sup>(2)</sup>       |      |
|                                 | Rise and fall time (10% - 90%)                 | Standard and high sink I/Os<br>Load = 50 pF               | -                     | -   | 125 <sup>(2)</sup>      | 20   |
| t <sub>R</sub> , t <sub>F</sub> |                                                | Fast I/Os<br>Load = 20 pF                                 |                       |     | 20 <sup>(2)</sup>       | ns   |
|                                 |                                                | Standard and high sink I/Os<br>Load = 20 pF               |                       |     | 50 <sup>(2)</sup>       |      |
| I <sub>lkg</sub>                | Digital input pad leakage current              | $V_{SS} \le V_{IN} \le V_{DD}$                            | -                     | -   | ±1 <sup>(3)</sup>       | μΑ   |
|                                 | Analog input pad leakage                       | $V_{SS} \le V_{IN} \le V_{DD}$<br>-40 °C < $T_A$ < 125 °C | -                     | -   | ±250 <sup>(3)</sup>     | nA   |
| I <sub>lkg</sub> ana            | current                                        | $V_{SS} \le V_{IN} \le V_{DD}$<br>-40 °C < $T_A$ < 150 °C | -                     | -   | ±500 <sup>(3)</sup>     | IIA  |
| I <sub>Ikg(inj)</sub>           | Leakage current in adjacent I/O <sup>(2)</sup> | Injection current ±4 mA                                   | -                     | -   | ±1 <sup>(3)</sup>       | μΑ   |

<sup>1.</sup> Hysteresis voltage between Schmitt trigger switching levels. Guaranteed by characterization results.

<sup>2.</sup> Guaranteed by characterization results.

<sup>3.</sup> Guaranteed by design.



Figure 19. Typical  $\rm V_{IL}$  and  $\rm V_{IH}$  vs  $\rm V_{DD}$  @ 4 temperatures







Figure 21. Typical pull-up current  $I_{pu}$  vs  $V_{DD}$  @ 4 temperatures

Table 49. Output driving current (standard ports)

| Symbol          | Parameter                             | Conditions                                         | Min                | Max                | Unit |
|-----------------|---------------------------------------|----------------------------------------------------|--------------------|--------------------|------|
| V               | Output low level with 8 pins sunk     | I <sub>IO</sub> = 10 mA,<br>V <sub>DD</sub> = 5 V  | -                  | 2.0                |      |
| V <sub>OL</sub> | Output low level with 4 pins sunk     | I <sub>IO</sub> = 4 mA,<br>V <sub>DD</sub> = 3.3 V | -                  | 1.0 <sup>(1)</sup> | V    |
| V               | Output high level with 8 pins sourced | I <sub>IO</sub> = 10 mA,<br>V <sub>DD</sub> = 5 V  | 2.8                | -                  | V    |
| V <sub>OH</sub> | Output high level with 4 pins sourced | I <sub>IO</sub> = 4 mA,<br>V <sub>DD</sub> = 3.3 V | 2.1 <sup>(1)</sup> | -                  |      |

<sup>1.</sup> Guaranteed by characterization results.

Table 50. Output driving current (true open drain ports)

| Symbol   | Parameter                         | Conditions                                       | Max                | Unit |
|----------|-----------------------------------|--------------------------------------------------|--------------------|------|
|          |                                   | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 5 V   | 1.0                |      |
| $V_{OL}$ | Output low level with 2 pins sunk | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 3.3 V | 1.5 <sup>(1)</sup> | V    |
|          |                                   | $I_{IO}$ = 20 mA, $V_{DD}$ = 5 V                 | 2.0 <sup>(1)</sup> |      |

<sup>1.</sup> Guaranteed by characterization results.

| Symbol   | Parameter                                | Conditions                                       | Min                | Max                | Unit |  |
|----------|------------------------------------------|--------------------------------------------------|--------------------|--------------------|------|--|
|          | Output low level with 8 pins sunk        | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 5 V   | -                  | 0.8                |      |  |
| $V_{OL}$ | Output low level with 4                  | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 3.3 V | -                  | 1.0 <sup>(1)</sup> |      |  |
|          | pins sunk                                | I <sub>IO</sub> = 20 mA, V <sub>DD</sub> = 5 V   |                    | 1.5 <sup>(1)</sup> | V    |  |
|          | Output high level with 8 pins sourced    | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 5 V   | 4.0                | -                  | V    |  |
| $V_{OH}$ | Output high level with                   | I <sub>IO</sub> = 10 mA, V <sub>DD</sub> = 3.3 V | 2.1 <sup>(1)</sup> | -                  |      |  |
|          | 1, . · · · · · · · · · · · · · · · · · · | I <sub>IO</sub> = 20 mA, V <sub>DD</sub> = 5 V   | 3.3 <sup>(1)</sup> | -                  |      |  |

Table 51. Output driving current (high sink ports)

<sup>1.</sup> Guaranteed by characterization results.



Figure 22. Typ.  $V_{OL} @ V_{DD} = 5 V$  (standard ports)





40°C 1.75 85°C 1.25 0.75 0.5 0.25 15 20 25  $I_{oL}[mA]$ 

Figure 24. Typ.  $V_{OL} @ V_{DD} = 5 V$  (true open drain ports)









5/



Figure 27. Typ.  $V_{OL} @ V_{DD} = 3.3 \text{ V (high sink ports)}$ 











Figure 30. Typ.  $V_{DD}$ -  $V_{OH} @ V_{DD} = 5 V$  (high sink ports)





## 10.3.7 Reset pin characteristics

Subject to general operating conditions for  $V_{\mbox{\scriptsize DD}}$  and  $T_{\mbox{\scriptsize A}}$  unless otherwise specified.

Table 52. NRST pin characteristics

| Symbol                  | Parameter                                             | Conditions             | Min                   | Тур | Max                   | Unit |
|-------------------------|-------------------------------------------------------|------------------------|-----------------------|-----|-----------------------|------|
| V <sub>IL(NRST)</sub>   | NRST input low level voltage <sup>(1)</sup>           | -                      | -0.3                  | -   | 0.3 x V <sub>DD</sub> |      |
| V <sub>IH(NRST)</sub>   | NRST input high level voltage <sup>(1)</sup>          | I <sub>OL</sub> = 2 mA | 0.7 x V <sub>DD</sub> | -   | V <sub>DD</sub> + 0.3 | V    |
| V <sub>OL(NRST)</sub>   | NRST output low level voltage <sup>(1)</sup>          | -                      | -                     | -   | 0.5                   |      |
| R <sub>PU(NRST)</sub>   | NRST pull-up resistor <sup>(2)</sup>                  | -                      | 30                    | 55  | 80                    | kΩ   |
| t <sub>IFP(NRST)</sub>  | NRST input filtered pulse <sup>(3)</sup>              | -                      | -                     | -   | 75                    |      |
| t <sub>INFP(NRST)</sub> | NRST Input not filtered pulse duration <sup>(3)</sup> | -                      | 500                   | -   | -                     | ns   |
| t <sub>OP(NRST)</sub>   | NRST output pulse <sup>(3)</sup>                      | -                      | 20                    | -   | -                     | μs   |

- 1. Guaranteed by characterization results.
- 2. The  $R_{\text{PU}}$  pull-up equivalent resistor is based on a resistive transistor.
- 3. Guaranteed by design.

Figure 32. Typical NRST  $V_{IL}$  and  $V_{IH}$  vs  $V_{DD}$  @ 4 temperatures





Figure 33. Typical NRST pull-up resistance vs V<sub>DD</sub> @ 4 temperatures





The reset network shown in *Figure 35* protects the device against parasitic resets. The user must ensure that the level on the NRST pin can go below V<sub>IL(NRST)</sub> max (see *Table 52*: NRST pin characteristics), otherwise the reset is not taken into account internally.

For power consumption sensitive applications, the external reset capacitor value can be reduced to limit the charge/discharge current. If NRST signal is used to reset external circuitry, attention must be taken to the charge/discharge time of the external capacitor to fulfill the external devices reset timing conditions. Minimum recommended capacity is 100 nF.





Figure 35. Recommended reset pin protection

## 10.3.8 SPI serial peripheral interface

Unless otherwise specified, the parameters given in *Table 53* are derived from tests performed under ambient temperature,  $f_{MASTER}$  frequency and  $V_{DD}$  supply voltage conditions.  $t_{MASTER} = 1/f_{MASTER}$ .

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

| Symbol                                               | Parameter                    | Conditions <sup>(1)</sup>         | Min                      | Max                      | Unit   |
|------------------------------------------------------|------------------------------|-----------------------------------|--------------------------|--------------------------|--------|
| f <sub>SCK</sub>                                     | SPI clock frequency          | Master mode                       | 0                        | 8                        | MHz    |
| 1/t <sub>c(SCK)</sub>                                |                              | Slave mode                        | 0                        | 6                        | IVIITZ |
| t <sub>r(SCK</sub> )<br>t <sub>f(SCK)</sub>          | SPI clock rise and fall time | Capacitive load:<br>C = 30 pF     | -                        | 25                       |        |
| t <sub>su(NSS)</sub> <sup>(2)</sup>                  | NSS setup time               | Slave mode                        | 4 * t <sub>MASTER</sub>  | -                        |        |
| t <sub>h(NSS)</sub> <sup>(2)</sup>                   | NSS hold time                | Slave mode                        | 70                       | -                        |        |
| t <sub>w(SCKH)</sub> (2)<br>t <sub>w(SCKL)</sub> (2) | SCK high and low time        | Master mode                       | t <sub>SCK</sub> /2 - 15 | t <sub>SCK</sub> /2 + 15 |        |
| t <sub>su(MI)</sub> (2)                              | Data input setup time        | Master mode                       | 5                        | -                        |        |
| $t_{su(SI)}^{(2)}^{(2)}$                             |                              | Slave mode                        | 5                        | -                        | ns     |
| t <sub>h(MI)</sub> (2)<br>t <sub>h(SI)</sub> (2)     | Data input hold time         | Master mode                       | 7                        | -                        | 115    |
| t <sub>h(SI)</sub> (2)                               | Data input noid time         | Slave mode                        | 10                       | -                        |        |
| t <sub>a(SO)</sub> (2)(3)                            | Data output access time      | Slave mode                        | -                        | 3* t <sub>MASTER</sub>   |        |
| t <sub>dis(SO)</sub> (2)(4)                          | Data output disable time     | Slave mode                        | 25                       | -                        |        |
| t <sub>v(SO)</sub> <sup>(2)</sup>                    | Data output valid time       | Slave mode<br>(after enable edge) | -                        | 65                       |        |
| t <sub>v(MO)</sub> <sup>(2)</sup>                    | Data output valid time       | Master mode (after enable edge)   | -                        | 36                       |        |

**Table 53. SPI characteristics** 

**Symbol** 

 $t_{h(SO)}^{(2)}$ 

 $t_{h(MO)}^{\phantom{(MO)}(2)}$ 

| rabio con en remanacionestes (continuou) |                                |     |     |      |  |  |  |
|------------------------------------------|--------------------------------|-----|-----|------|--|--|--|
| Parameter                                | Conditions <sup>(1)</sup>      | Min | Max | Unit |  |  |  |
| Data output hold time                    | Slave mode (after enable edge) | 27  | -   | ns   |  |  |  |
| Data output noid time                    |                                |     |     | 110  |  |  |  |

11

Table 53. SPI characteristics (continued)

Master mode

(after enable edge)

- 1. Parameters are given by selecting 10 MHz I/O output frequency.
- 2. Values based on design simulation and/or characterization results, and not tested in production.
- 3. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data
- 4. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z.



Figure 36. SPI timing diagram - slave mode and CPHA = 0

1. Measurement points are made at CMOS levels: 0.3  $\rm V_{DD}$  and 0.7  $\rm V_{DD}$ 





Figure 37. SPI timing diagram - slave mode and CPHA = 1

1. Measurement points are at CMOS levels: 0.3  $\rm V_{DD}$  and 0.7  $\rm V_{DD}$ 



1. Measurement points are at CMOS levels: 0.3  $V_{DD}$  and 0.7  $V_{DD}$ .

## 10.3.9 I<sup>2</sup>C interface characteristics

Table 54. I<sup>2</sup>C characteristics

| Cumbal                    | Parameter                                            | Standard           | mode I <sup>2</sup> C | Fast mode I <sup>2</sup> C <sup>(1)</sup> |                    | Unit |
|---------------------------|------------------------------------------------------|--------------------|-----------------------|-------------------------------------------|--------------------|------|
| Symbol                    | Parameter                                            | Min <sup>(2)</sup> | Max <sup>(2)</sup>    | Min <sup>(2)</sup>                        | Max <sup>(2)</sup> | Unit |
| t <sub>w(SCLL)</sub>      | SCL clock low time                                   | 4.7                | -                     | 1.3                                       | -                  | 116  |
| t <sub>w(SCLH)</sub>      | SCL clock high time                                  | 4.0                | -                     | 0.6                                       | -                  | μs   |
| t <sub>su(SDA)</sub>      | SDA setup time                                       | 250                | -                     | 100                                       | -                  |      |
| t <sub>h(SDA)</sub>       | SDA data hold time                                   | 0(3)               | 3450                  | 0 <sup>(4)</sup>                          | 900 <sup>(3)</sup> |      |
| $t_{r(SDA)} \ t_{r(SCL)}$ | SDA and SCL rise time                                | ı                  | 1000                  | -                                         | 300                | ns   |
| $t_{f(SDA)} \ t_{f(SCL)}$ | SDA and SCL fall time                                | ı                  | 300                   | -                                         | 300                |      |
| t <sub>h(STA)</sub>       | START condition hold time                            | 4.0                | -                     | 0.6                                       | -                  |      |
| t <sub>su(STA)</sub>      | Repeated START condition setup time                  | 4.7                | -                     | 0.6                                       | -                  |      |
| t <sub>su(STO)</sub>      | STOP condition setup time                            | 4.0                | -                     | 0.6                                       | -                  | μs   |
| t <sub>w(STO:STA)</sub>   | STOP to START condition time (bus free)              | 4.7                | -                     | 1.3                                       | -                  |      |
| t <sub>SP</sub>           | Pulse width of spikes suppressed by the input filter | 0                  | 50 <sup>(5)</sup>     | 0                                         | 50                 | ns   |
| C <sub>b</sub>            | Capacitive load for each bus line                    | -                  | 400                   | -                                         | 400                | pF   |

<sup>1.</sup>  $f_{MASTER}$ , must be at least 8 MHz to achieve max fast  $I^2C$  speed (400 kHz)

<sup>2.</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production

<sup>3.</sup> The maximum hold time of the start condition has only to be met if the interface does not stretch the low time

The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL

<sup>5.</sup> The minimum width of the spikes filtered by the analog filter is above  $t_{\mbox{\footnotesize SP(max)}}$ 



Figure 39. Typical application with I2C bus and timing diagram

1. Measurement points are made at CMOS levels: 0.3 x  $\rm V_{DD}$  and 0.7 x  $\rm V_{DD}$ .



## 10.3.10 10-bit ADC characteristics

Subject to general operating conditions for  $\rm V_{\rm DD},\,f_{\rm MASTER},$  and  $\rm T_{\rm A}$  unless otherwise specified.

**Table 55. ADC characteristics** 

| Symbol                        | Parameter                               | Conditions                     | Min                 | Тур  | Max                 | Unit  |
|-------------------------------|-----------------------------------------|--------------------------------|---------------------|------|---------------------|-------|
| f                             | ADC alook fraguanay                     | V <sub>DD</sub> = 3 to 5.5 V   | 1                   | -    | 4                   | MHz   |
| f <sub>ADC</sub>              | ADC clock frequency                     | V <sub>DD</sub> = 4.5 to 5.5 V | 1                   | -    | 6                   | IVI⊓∠ |
| V <sub>AIN</sub>              | Conversion voltage range <sup>(1)</sup> | -                              | V <sub>SS</sub>     | -    | V <sub>DD</sub>     | V     |
| V <sub>BGREF</sub>            | Internal bandgap reference voltage      | V <sub>DD</sub> = 3 to 5.5 V   | 1.19 <sup>(2)</sup> | 1.22 | 1.25 <sup>(2)</sup> | V     |
| C <sub>ADC</sub>              | Internal sample and hold capacitor      | -                              | -                   | 3    | -                   | pF    |
| t <sub>S</sub> <sup>(1)</sup> | Minimum compling time                   | $f_{ADC} = 4MHz$               | -                   | 0.75 | -                   |       |
| ıs, ,                         | Minimum sampling time                   | f <sub>ADC</sub> = 6 MHz       | -                   | 0.5  | -                   | μs    |
| t <sub>STAB</sub>             | Wakeup time from standby                | -                              | -                   | 7    | -                   |       |
|                               | Minimum total conversion                | f <sub>ADC</sub> = 4 Hz        |                     | 3.5  |                     | II.C  |
| t <sub>CONV</sub>             | time including sampling                 | f <sub>ADC</sub> = 6 MHz       |                     | 2.33 |                     | μs    |
| time, 10-bit resolution       |                                         | -                              | 14                  |      | 1/f <sub>ADC</sub>  |       |

<sup>1.</sup> During the sample time the input capacitance  $C_{AIN}$  (3 pF max) can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within  $t_S$ . After the end of the sample time  $t_S$ , changes of the analog input voltage have no effect on the conversion result. Values for the sample clock  $t_S$  depend on programming.



<sup>2.</sup> Tested in production.

Table 56. ADC accuracy with RAIN < 10 k $\Omega$ ,  $V_{DD}$  = 5 V

| Symbol         | Parameter                                   | Conditions               | Тур | Max <sup>(1)</sup> | Unit |
|----------------|---------------------------------------------|--------------------------|-----|--------------------|------|
|                |                                             | f <sub>ADC</sub> = 2 MHz | 1.6 | 3.5                |      |
| E <sub>T</sub> | Total unadjusted error <sup>(2)</sup>       | f <sub>ADC</sub> = 4 MHz | 2.2 | 4                  |      |
|                |                                             | f <sub>ADC</sub> = 6 MHz | 2.4 | 4.5                |      |
|                |                                             | f <sub>ADC</sub> = 2 MHz | 1.1 | 2.5                |      |
| E <sub>O</sub> | Offset error <sup>(2)</sup>                 | f <sub>ADC</sub> = 4 MHz | 1.5 | 3                  |      |
|                |                                             | f <sub>ADC</sub> = 6 MHz | 1.8 | 3                  |      |
|                | Gain error <sup>(2)</sup>                   | f <sub>ADC</sub> = 2 MHz | 1.5 | 3                  |      |
| E <sub>G</sub> |                                             | f <sub>ADC</sub> = 4 MHz | 2.1 | 3                  | LSB  |
|                |                                             | f <sub>ADC</sub> = 6 MHz | 2.2 | 4                  |      |
|                |                                             | f <sub>ADC</sub> = 2 MHz | 0.7 | 1.5                |      |
| E <sub>D</sub> | Differential linearity error <sup>(2)</sup> | f <sub>ADC</sub> = 4 MHz | 0.7 | 1.5                |      |
|                |                                             | f <sub>ADC</sub> = 6 MHz | 0.7 | 1.5                |      |
|                |                                             | f <sub>ADC</sub> = 2 MHz | 0.6 | 1.5                |      |
| E <sub>L</sub> | Integral linearity error <sup>(2)</sup>     | f <sub>ADC</sub> = 4 MHz | 0.8 | 2                  |      |
|                |                                             | f <sub>ADC</sub> = 6 MHz | 0.8 | 2                  |      |

<sup>1.</sup> Max value is guaranteed by characterization results.

Table 57. ADC accuracy with RAIN < 10 k $\Omega$ ,  $V_{DD}$  = 3.3 V

| Symbol         | Parameter                    | Conditions               | Тур | Max <sup>(1)</sup> | Unit |
|----------------|------------------------------|--------------------------|-----|--------------------|------|
| IE I           | Total upadjusted error       | f <sub>ADC</sub> = 2 MHz | 1.6 | 3.5                |      |
| E <sub>T</sub> | Total unadjusted error       | f <sub>ADC</sub> = 4 MHz | 1.9 | 4                  |      |
| IE.I           | Offset error                 | f <sub>ADC</sub> = 2 MHz | 1   | 2.5                |      |
| E <sub>O</sub> |                              | f <sub>ADC</sub> = 4 MHz | 1.5 | 2.5                |      |
| IE I           | Gain error                   | f <sub>ADC</sub> = 2 MHz | 1.3 | 3                  | LSB  |
| E <sub>G</sub> |                              | f <sub>ADC</sub> = 4 MHz | 2   | 3                  | LOD  |
| IE I           | Differential linearity error | f <sub>ADC</sub> = 2 MHz | 0.7 | 1                  |      |
| E <sub>D</sub> | Differential linearity error | f <sub>ADC</sub> = 4 MHz | 0.7 | 1.5                |      |
| IE I           | Intogral linearity error     | f <sub>ADC</sub> = 2 MHz | 0.6 | 1.5                |      |
| E <sub>L</sub> | Integral linearity error     | f <sub>ADC</sub> = 4 MHz | 0.8 | 2                  |      |

<sup>1.</sup> Max value is guaranteed by characterization results.



DS9884 Rev 9 87/112

<sup>2.</sup> ADC accuracy vs. negative injection current: Injecting negative current on any of the analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and  $\Sigma$ I<sub>INJ(PIN)</sub> in the I/O port pin characteristics section does not affect the ADC accuracy.



Figure 40. ADC accuracy characteristics

- 1. Example of an actual transfer curve
- The ideal transfer curve
- End point correlation line

  E<sub>T</sub> = Total unadjusted error: Maximum deviation between the actual and the ideal transfer curves.

  E<sub>O</sub> = Offset error: Deviation between the first actual transition and the first ideal one.

  E<sub>G</sub> = Gain error: Deviation between the last ideal transition and the last actual one.

  E<sub>D</sub> = Differential linearity error: Maximum deviation between actual steps and the ideal one.

  E<sub>L</sub> = Integral linearity error: Maximum deviation between any actual transition and the end point correlation



Figure 41. Typical application with ADC

1. Legend:  $R_{AIN}$  = external resistance,  $C_{AIN}$  = capacitors,  $C_{samp}$  = internal sample and hold capacitor.

#### 10.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during product characterization.

### Functional EMS (electromagnetic susceptibility)

While executing a simple application (toggling 2 LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs).

- FESD: Functional electrostatic discharge (positive and negative) is applied on all pins
  of the device until a functional disturbance occurs. This test conforms with the IEC
  61000-4-2 standard.
- FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

## Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be recovered by applying a low state on the NRST pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see the application note reference AN1015).

Table 58. EMS data

| Symbol            | Parameter                                                                                                                                       | Conditions                                                                                          | Level/class        |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                                  | $V_{DD}$ = 3.3 V, $T_A$ = 25 °C,<br>$f_{MASTER}$ = 16 MHz (HSI clock),<br>Conforms to IEC 61000-4-2 | 2/B <sup>(1)</sup> |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_{A}$ = 25 °C, $f_{MASTER}$ = 16 MHz (HSI clock), Conforms to IEC 61000-4-4     | 4/A                |

Data obtained with HSI clock configuration, after applying hardware recommendations described in AN2860 (EMC guidelines for STM8S microcontrollers).



DS9884 Rev 9 89/112

## **Electromagnetic interference (EMI)**

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm IEC 61967-2 which specifies the board and the loading of each pin.

Conditions  $\rm Max \ f_{HSE}/f_{CPU}^{(1)}$ **Symbol** Unit **Parameter Monitored General conditions** frequency band 16 MHz/ 16 MHz/ 8 MHz 16 MHz 0.1 MHz to 30 MHz 5  $V_{DD} = 5 V$  $T_{\Delta} = 25 \, ^{\circ}C$ Peak level 30 MHz to 130 MHz 4 dBµV  $\mathsf{S}_{\mathsf{EMI}}$ LQFP32 package 130 MHz to 1 GHz 5 5 conforming to IEC 61967-2 EMI level 2.5 level

Table 59, EMI data

## Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, DLU and LU) using specific measurement methods, the product is stressed to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

## Electrostatic discharge (ESD)

Electrostatic discharges (one positive then one negative pulses separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). One model can be simulated: Human body model. This test conforms to the JESD22-A114A/A115A standard. For more details, refer to the application note AN1181.

| Symbol                | Ratings                                               | Conditions                                          | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|-----------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (Human body model)    | T <sub>A</sub> = 25°C, conforming to<br>JESD22-A114 | ЗА    | 4000                            |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (Charge device model) | T <sub>A</sub> = 25°C, conforming to<br>JESD22-C101 | 3     | 500                             | ٧    |
| V <sub>ESD(MM)</sub>  | Electrostatic discharge voltage (Machine model)       | T <sub>A</sub> = 25°C, conforming to<br>JESD22-A115 | В     | 200                             |      |

Table 60. ESD absolute maximum ratings

<sup>1.</sup> Guaranteed by characterization results.

<sup>1.</sup> Guaranteed by characterization results.

## Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage (applied to each power supply pin),
- A current injection (applied to each input, output and configurable I/O pin) are performed on each sample.

This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181.

Table 61. Electrical sensitivities

| Symbol | Parameter                | Conditions              | Class <sup>(1)</sup> |
|--------|--------------------------|-------------------------|----------------------|
|        | LU Static latch-up class | T <sub>A</sub> = 25 °C  |                      |
| LU     |                          | T <sub>A</sub> = 85 °C  | A                    |
|        |                          | T <sub>A</sub> = 125 °C |                      |
|        |                          | T <sub>A</sub> = 150 °C |                      |

Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to class A it exceeds the JEDEC standard. B class strictly covers all the JEDEC criteria (international standard).



# 11 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

## 11.1 TSSOP20 package information

Figure 42. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package outline



1. Drawing is not to scale.

577

Table 62. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package mechanical data

| Comple            | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|-------------------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol            | Min.        | Тур.  | Max.  | Min.                  | Тур.   | Max.   |
| А                 | -           | -     | 1.200 | -                     | -      | 0.0472 |
| A1                | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |
| A2                | 0.800       | 1.000 | 1.050 | 0.0315                | 0.0394 | 0.0413 |
| b                 | 0.190       | -     | 0.300 | 0.0075                | -      | 0.0118 |
| С                 | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |
| D <sup>(2)</sup>  | 6.400       | 6.500 | 6.600 | 0.2520                | 0.2559 | 0.2598 |
| Е                 | 6.200       | 6.400 | 6.600 | 0.2441                | 0.2520 | 0.2598 |
| E1 <sup>(3)</sup> | 4.300       | 4.400 | 4.500 | 0.1693                | 0.1732 | 0.1772 |
| е                 | -           | 0.650 | -     | -                     | 0.0256 | -      |
| L                 | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |
| L1                | -           | 1.000 | -     | -                     | 0.0394 | -      |
| k                 | 0°          | -     | 8°    | 0°                    | -      | 8°     |
| aaa               | -           | -     | 0.100 | -                     | -      | 0.0039 |

<sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits.

<sup>2.</sup> Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per side.

Dimension "E1" does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side.



Figure 43. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package footprint

1. Dimensions are expressed in millimeters.

57

## **Device marking for TSSOP20**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 44. TSSOP20 marking example (package top view)

Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not
responsible for any consequences resulting from such use. In no event will ST be liable for the customer
using any of these engineering samples in production. ST's Quality department must be contacted prior to
any decision to use these engineering samples to run a qualification activity.

# 11.2 LQFP32 package information

SEATING PLANE С 0.25 mm GAUGE PLANE С CCC D A D1 D3 16  $\blacksquare$ ⊞ --╨ 딘 -------PIN 1 **IDENTIFICATION** 5V\_ME\_V2

Figure 45. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline

1. Drawing is not to scale.

Table 63. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package mechanical data

| Symbol |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|--------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol | Min   | Тур         | Max   | Min    | Тур                   | Max    |
| А      | -     | -           | 1.600 | -      | -                     | 0.0630 |
| A1     | 0.050 | -           | 0.150 | 0.0020 | -                     | 0.0059 |
| A2     | 1.350 | 1.400       | 1.450 | 0.0531 | 0.0551                | 0.0571 |
| b      | 0.300 | 0.370       | 0.450 | 0.0118 | 0.0146                | 0.0177 |
| С      | 0.090 | -           | 0.200 | 0.0035 | -                     | 0.0079 |
| D      | 8.800 | 9.000       | 9.200 | 0.3465 | 0.3543                | 0.3622 |
| D1     | 6.800 | 7.000       | 7.200 | 0.2677 | 0.2756                | 0.2835 |
| D3     | -     | 5.600       | -     | -      | 0.2205                | -      |
| E      | 8.800 | 9.000       | 9.200 | 0.3465 | 0.3543                | 0.3622 |
| E1     | 6.800 | 7.000       | 7.200 | 0.2677 | 0.2756                | 0.2835 |
| E3     | -     | 5.600       | -     | -      | 0.2205                | -      |
| е      | -     | 0.800       | -     | -      | 0.0315                | -      |
| L      | 0.450 | 0.600       | 0.750 | 0.0177 | 0.0236                | 0.0295 |
| L1     | -     | 1.000       | -     | -      | 0.0394                | -      |
| k      | 0°    | 3.5°        | 7°    | 0°     | 3.5°                  | 7°     |
| ccc    | -     | -           | 0.100 | -      | -                     | 0.0039 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 46. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package recommended footprint

1. Dimensions are expressed in millimeters.

## **Device marking for LQFP32**

The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 47. LQFP32 marking example (package top view)

Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

# 11.3 VFQFPN32 package information

Figure 48. VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package outline



1. Drawing is not to scale.

Table 64. VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package mechanical data

| Symbol |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|--------|-------|-------------|-------|--------|-----------------------|--------|
|        | Min   | Тур         | Max   | Min    | Тур                   | Max    |
| Α      | 0.800 | 0.900       | 1.000 | 0.0315 | 0.0354                | 0.0394 |
| A1     | 0.000 | 0.020       | 0.050 | 0.0000 | 0.0008                | 0.0020 |
| A3     | -     | 0.200       | -     | -      | 0.0079                | -      |
| b      | 0.180 | 0.250       | 0.300 | 0.0071 | 0.0098                | 0.0118 |
| D      | 4.850 | 5.000       | 5.150 | 0.1909 | 0.1969                | 0.2028 |
| D2     | 3.500 | 3.600       | 3.700 | 0.1378 | 0.1417                | 0.1457 |
| Е      | 4.850 | 5.000       | 5.150 | 0.1909 | 0.1969                | 0.2028 |
| E2     | 3.500 | 3.600       | 3.700 | 0.1378 | 0.1417                | 0.1457 |
| е      | -     | 0.500       | -     | -      | 0.0197                | -      |
| L      | 0.300 | 0.400       | 0.500 | 0.0118 | 0.0157                | 0.0197 |
| ddd    | -     | -           | 0.050 | -      | -                     | 0.0020 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.



Figure 49. VFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint

1. Dimensions are expressed in millimeters.

## **Device marking for VFQFPN32**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.

Product Identification<sup>(1)</sup>

Pin 1 identifier

Date code

Revision code

Figure 50. VFQFPN32 marking example (package top view)

Parts marked as "ES" or "E" are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.



## 11.4 Thermal characteristics

The maximum chip junction temperature  $(T_{Jmax})$  must never exceed the values given in *Table 27: General operating conditions*.

T<sub>.lmax</sub>, in degrees Celsius, may be calculated using the following equation:

$$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta_{JA})$$

#### Where:

- T<sub>Amax</sub> is the maximum ambient temperature in °C
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance in  $^{\circ}$  C/W
- $P_{Dmax}$  is the sum of  $P_{INTmax}$  and  $P_{I/Omax}$  ( $P_{Dmax} = P_{INTmax} + P_{I/Omax}$ )
- P<sub>INTmax</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.
- P<sub>I/Omax</sub> represents the maximum power dissipation on output pins Where:

 $P_{I/Omax} = \Sigma \left( V_{OL} * I_{OL} \right) + \Sigma ((V_{DD} - V_{OH}) * I_{OH}),$  taking into account the actual  $V_{OL} / I_{OL}$  and  $V_{OH} / I_{OH}$  of the I/Os at low and high level in the application.

Table 65. Thermal characteristics<sup>(1)</sup>

| Symbol        | Parameter                                               | Value | Unit |
|---------------|---------------------------------------------------------|-------|------|
|               | Thermal resistance junction-ambient TSSOP20 - 4 x 4 mm  | 110   |      |
| $\Theta_{JA}$ | Thermal resistance junction-ambient LQFP 32 - 7 x 7 mm  | 60    | °C/W |
|               | Thermal resistance junction-ambient VFQFPN32 - 5 x 5 mm | TBD   |      |

Thermal resistances are based on JEDEC JESD51-2 with 4-layer PCB in a natural convection environment.

## 11.4.1 Reference document

JESD51-2 integrated circuits thermal test method environment conditions - natural convection (still air). Available from www.jedec.org.

## 11.4.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the order code (see *Section 12: Ordering information*).

The following example shows how to calculate the temperature range needed for a given application.

Assuming the following application conditions:

Maximum ambient temperature T<sub>Amax</sub>= 75 °C (measured according to JESD51-2),

 $I_{DDmax} = 8 \text{ mA}, V_{DD} = 5 \text{ V}$ 

Maximum 20 I/Os used at the same time in output at low level with:

 $I_{OL} = 8 \text{ mA}, V_{OL} = 0.4 \text{ V}$ 

 $P_{INTmax}$  = 8 mA x 5 V= 400 mW

 $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ 

This gives: P<sub>INTmax</sub> = 400 mW and P<sub>IOmax</sub> 64 mW:

 $P_{Dmax}$  = 400 mW + 64 mW

Thus: P<sub>Dmax</sub> = 464 mW.

Using the values obtained in *Table 65: Thermal characteristics on page 103*  $T_{Jmax}$  is calculated as follows:

For LQFP32 60 °C/W

$$T_{Jmax}$$
 = 75 °C + (60 °C/W x464 mW) = 75 °C + 27.8 °C = 102.8 °C

This is within the range of the suffix C version parts (-40 <  $T_J$  < 125 °C).

Parts must be ordered at least with the temperature range suffix C.



#### **Ordering information** 12

Table 66. STM8AF6213/13A/23/23A/26 ordering information scheme<sup>(1)</sup>



- U = Tube
- X = Tape and reel compliant with

EIA 481-C

- For a list of available options (e.g. memory size, package) and orderable part numbers or for further information on any aspect of this device, please go to www.st.com or contact the nearest ST Sales Office.
- Qualified and characterized according to AEC Q100 and Q003 or equivalent, advanced screening according to AEC Q001 and Q002 or equivalent.

#### 13 STM8 development tools

Development tools for the STM8 microcontrollers include the full-featured STice emulation system supported by a complete software tool package including C compiler, assembler and integrated development environment with high-level language debugger. In addition, the STM8 is to be supported by a complete range of tools including starter kits, evaluation boards and a low-cost in-circuit debugger/programmer.

#### 13.1 Emulation and in-circuit debugging tools

The STice emulation system offers a complete range of emulation and in-circuit debugging features on a platform that is designed for versatility and cost-effectiveness. In addition, the STM8 application development is supported by a low-cost in-circuit debugger/programmer.

The STice is the fourth generation of full-featured emulators from STMicroelectronics. It offers new advanced debugging capabilities including coverage to help detect and eliminate bottlenecks in application execution and dead code when fine tuning an application.

In addition, STice offers in-circuit debugging and programming of STM8A microcontrollers via the STM8 single wire interface module (SWIM), which allows non-intrusive debugging of an application while it runs on the target microcontroller.

For improved cost effectiveness, STice is based on a modular design that allows you to order exactly what you need to meet your development requirements and to adapt your emulation system to support existing and future ST microcontrollers.

#### 13.1.1 STice key features

- Occurrence and time profiling and code coverage analysis (new features)
- Advanced breakpoints with up to 4 levels of conditions
- Data breakpoints
- Program and data trace recording up to 128 KB records
- Read/write on-the-fly of memory during emulation
- In-circuit debugging/programming via SWIM protocol
- 8-bit probe analyzer
- 1 input and 2 output triggers
- Power supply follower managing application voltages between 1.62 to 5.5 V
- Modularity that allows you to specify the components you need to meet your development requirements and adapt to future requirements.
- Supported by free software tools that include integrated development environment (IDE), programming software interface and assembler for STM8.



## 13.2 Software tools

STM8 development tools are supported by a complete, free software package from STMicroelectronics that includes ST visual develop (STVD) IDE and the ST visual programmer (STVP) software interface. STVD provides seamless integration of the Cosmic and Raisonance C compilers for STM8.

### 13.2.1 STM8 toolset

The STM8 toolset with STVD integrated development environment and STVP programming software is available for free download at www.st.com. This package includes:

### ST visual develop

Full-featured integrated development environment from STMicroelectronics, featuring:

- Seamless integration of C and ASM toolsets
- Full-featured debugger
- Project management
- Syntax highlighting editor
- Integrated programming interface
- Support of advanced emulation features for STice such as code profiling and coverage

## ST visual programmer (STVP)

Easy-to-use, unlimited graphical interface allowing read, write and verify of your STM8 microcontroller Flash program memory, data EEPROM and option bytes. STVP also offers project mode for saving programming configurations and automating programming sequences.

## 13.2.2 C and assembly toolchains

Control of C and assembly toolchains is seamlessly integrated into the STVD integrated development environment, making it possible to configure and control the building of the application directly from an easy-to-use graphical interface.

Available toolchains include:

#### Cosmic C compiler for STM8

All compilers are available in free version with a limited code size depending on the compiler. For more information, refer to www.cosmic-software.com, www.raisonance.com, and www.iar.com.

### STM8 assembler linker

Free assembly toolchain included in the STM8 toolset, which allows the users to assemble and link your application source code.



## 13.3 Programming tools

During the development cycle, STice provides in-circuit programming of the STM8 Flash microcontroller on the user application board via the SWIM protocol. Additional tools include a low-cost in-circuit programmer as well as ST socket boards, which provide dedicated programming platforms with sockets for programming the STM8.

For production environments, programmers will include a complete range of gang and automated programming solutions from third-party tool developers already supplying programmers for the STM8 family.

# 14 Revision history

Table 67. Document revision history

| Date          | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 11-Oct-2013   | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 16-Dec-2013   | 2        | Changed the document status to Production data.  Updated Figure: STM8AF6223PxAx TSSOP20 pinout to add SPI_NSS to PD4, TLI to PD2, and change remap function on PB5 from TIM5_BKIn to TIM1_BKIN.  Updated Table: STM8AF6223PxAx TSSOP20 pin description to add SPI_NSS to PD4 and TLI to PD2.  Updated Table: STM8AF6223 TSSOP20 pin description and Table: LQFP32 pin description.  Updated AFR2 definition in Table: STM8AF6223PxAx alternate function remapping bits [7:2] for 20-pin packages.  Removed the remapping option on PA3 for AFR[1:0]=10 in Table: STM8AF6223PxAx alternate function remapping bits [1:0] for 20-pin packages.  Added note and removed remapping option on PA3 for AFR[1:0]=11 in Table: STM8AF6223 alternate function remapping bits [1:0] for 20-pin packages. Updated AFR2 definition in STM8AF6223 alternate function remapping bits [7:2] for 20-pin packages.  Added the note below Table: STM8AF6226T alternate function remapping bits [1:0] for 32-pin packages.  Updated Table: I2C characteristics to modify th(SDA) and add tsp. |  |
|               |          | Updated Section: C assembly toolchains.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 03-Apr-2014 3 |          | Replaced STM8AF6226T by STM8AF6226 part number. Added STM8AF6223A part number to cover STM8AF6223PxAx order codes.  Removed LINUART alternate function for PA3 in Table: STM8AF6223PxAx TSSOP20 pin description.  Removed note 3 for I <sub>DD(AH)</sub> in Table: Total current consumption in active halt mode at VDD = 5 V.  Updated the remapping option on PA3 for AFR[1:0]=11 in Table: STM8AF6223 alternate function remapping bits [1:0] for 20-pin packages.  Updated notes related to t <sub>RET</sub> minimum value in Table: Data memory.  Updated Table: ESD absolute maximum ratings.  Added notes related to protrusions and gate burrs for D and E1 dimensions in Table: 20-pin, 4.40 mm body, 0.65 mm pitch mechanical data.                                                                                                                                                                                                                                                                                                                              |  |

Table 67. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Jul-2014 | 4        | Extended the applicability to STM8AF6213 devices.  Updated the program memory feature, the power management, and the clock management features on the cover page.  Added the table in Section: Memory map.  Updated the Figure: f <sub>CPUmax</sub> versus V <sub>DD</sub> in Section: Operating conditions.  Updated Section: Ordering information.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 26-Jun-2015 | 5        | Added:  - the footnote about the inrush current below Table 28:     Operating conditions at power-up/power-down,  - Figure 47: LQFP32 marking example (package top view),  - Figure 44: TSSOP20 marking example (package top view).  Updated  - LIN standard version,  - the register label for LINUART block in Table 11:     General hardware register map,  - the power dissipation in Table 27: General operating conditions,  - Table 42: HSI oscillator characteristics for HSI oscillator accuracy,  - the standard for EMI in Electromagnetic interference (EMI),  - Figure 48: STM8AF6213/23/23A/26 ordering information scheme <sup>(1)</sup> (2) to add HSI accuracy.  Moved Section 11.4: Thermal characteristics to Section 11: Package information. |



Table 67. Document revision history (continued)

| Date        | Revision | sion Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28-Mar-2017 | 6        | Updated Table 6: STM8AF6213/STM8AF6223 TSSOP20 pin description Added VFQFPN32 (5x5 mm) package information updating:  - Section : Features on the cover page: added VFQFPN32 (5x5 mm) figure  - Added Section 11.2: LQFP32 package information:  - Updated Table 27: General operating conditions  - Updated Table 65: Thermal characteristics  - Updated Section 5.2: LQFP32/VFQPN32 pinout and pin description  - Updated Section 12: Ordering information Additional updates (not related to VFQFPN32):  - Table footnotes on Section 10: Electrical characteristics  - Updated Section : Device marking for LQFP32 on page 98, Section : Device marking for TSSOP20 on page 95 and Section : Device marking for VFQFPN32 on page 102  - Section 10.2: Absolute maximum ratings |  |
| 07-Dec-2017 | 7        | Added:  - STMAF6213A RPN to the whole document  - Footnote (2) on Table 66:  STM8AF6213/13A/23/23A/26 ordering information scheme  Updated:  - All document to add STMAF6213A reference where applicable  - Table 1: STM8AF6213/13A/23/23A/26 features  - Titles of sections Device marking for LQFP32, Device marking for TSSOP20 and Device marking for VFQFPN32                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 19-Mar-2019 | 8        | Added Section 9: Unique ID Updated order of package figures on cover page and order of subsections on Section 11: Package information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 01-Apr-2020 | 9        | Updated: Table 42: HSI oscillator characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

