# **CSc 21100 (Fall 2019) Project 03 (30 points)**

#### **IMPORTANT!**

Please follow the **submission guidelines** below or your submission will be rejected.

- 1. You are expected to submit both a lab report and the source files to Blackboard in a single submission attempt.
- 2. The source codes must be under a single project.
- 3. The VHDL project needs to be exported from Xilinx ISE Design Suite. To export VHDL project file, please refer to Blackboard -> Content -> Lab -> **Exporting VHDL Project Files**.
- 4. Naming convention:

Report: "FirstName\_LastName\_Project\_XX\_MMY.pdf"

Project: "FirstName LastName\_Project\_XX\_MMY.zip"

Replace "XX" and "Y" with the actual project number and section number, respectively.

In this project, students are expected to use the Xilinx ISE Design Suite (Webpack edition) 14.7 to complete the following tasks.

Please read the instructions carefully. Failing to follow the instructions would lead to significant point deductions.

# Task 1: S'-R' Latch (10 points)

An S'-R' latch operates according to the following function table.

| S_L | R_L | Q      | QN      |
|-----|-----|--------|---------|
| 0   | 0   | 1      | 1       |
| 0   | 1   | 1      | 0       |
| 1   | 0   | 0      | 1       |
| _1  | 1   | last Q | last QN |

Write a VHDL program to implement an S'-R' latch using <u>structural design</u>. Please adopt the following entity declaration.

Write a test-bench program and run simulations to validate your design. Use the given test cases in your test-bench program. Pay attention to the signal names, signal values, and the time.

```
BEGIN
48
49
         s_1 <= '0'; r_1 <= '0';
         wait for 50 ns;
50
         s_1 <= '0'; r_1 <= '1';
52
53
         wait for 50 ns;
         s_1 <= '1'; r_1 <= '1';
54
55
         wait for 50 ns;
         s_1 <= '1'; r_1 <= '0';
56
         wait for 50 ns;
57
58
         s_1 <= '1'; r_1 <= '1';
         wait for 50 ns;
         s_1 <= '0'; r_1 <= '0';
59
         wait for 50 ns;
60
61
         WAIT; -- will wait forever
62 WAIT; -- v
63 END PROCESS;
```

# **Requirements:**

In your VHDL implementation please follow the structural design method.

#### **Deliverables:**

#### Your report:

- 1. Use your own language to describe the function of the module to be implemented in VHDL. (1 point)
- 2. Draw a circuit diagram of the module to show the design. (1 point)
- 3. Include your VHDL entity declaration(s), architecture definition(s) and the testbench program. (1 point)
- 4. Show simulation results (e.g. the waveforms). Explain the outcome of <u>each</u> test case with screenshots. Show why the simulation result is correct. (3 points)

## Your project file(s):

- 1. Can compile without any errors. (2 point)
- **2.** Can run simulations without any errors. (2 point)

Note: no points will be given if requirements are not satisfied.

#### Task 2: S-R Latch with enable (10 points)

An S-R latch with enable operates according to the following function table.

| S | R | С | Q      | QN      |
|---|---|---|--------|---------|
| 0 | 0 | 1 | last Q | last QN |
| 0 | 1 | 1 | 0      | 1       |
| 1 | 0 | 1 | 1      | 0       |
| 1 | 1 | 1 | 1      | 1       |
| х | Х | 0 | last Q | last QN |

It can be built based on a S'-R' Latch. Write a VHDL program to implement the S-R Latch with Enable using <u>structural design</u>. Please adopt the following entity declaration.

```
entity sr_latch_en is
   Port ( S : in STD_LOGIC;
        R : in STD_LOGIC;
        C : in STD_LOGIC;
        Q : out STD_LOGIC;
        QN : out STD_LOGIC);
end sr_latch_en;
```

Write a test-bench program and run simulations to validate your design. Use the given test cases in your test-bench program. Pay attention to the signal names, signal values, and the time.

```
s <= '0'; r <= '1'; c <= '1';
wait for 50 ns;
53
         s <= '0'; r <= '0'; c <= '1';
54
55
56
57
        wait for 50 ns;
         s <= '1'; r <= '0'; c <= '1';
         wait for 50 ns;
         s <= '0'; r <= '0'; c <= '1';
58
         wait for 50 ns;
59
          -- c is negated
61
62
       s <= '0'; r <= '1'; c <= '0';
wait for 50 ns;
63
         s <= '0'; r <= '0'; c <= '0';
65
        wait for 50 ns;
66
         s <= '1'; r <= '0'; c <= '0';
         wait for 50 ns;
67
         s <= '0'; r <= '0'; c <= '0';
68
69
70
         wait for 50 ns;
         s <= '1'; r <= '1'; c <= '0';
71
         wait for 50 ns;
72
73
         -- c is again asserted
         s <= '1'; r <= '1'; c <= '1';
75
         wait for 50 ns;
76
         WAIT; -- will wait forever
```

## **Requirement(s)**:

In your VHDL implementation

- (1) Please follow the structural design method;
- (2) Make use of the module(s) you implemented before.

# **Deliverable(s):**

#### Your report:

- 1. Use your own language to describe the function of the module to be implemented in VHDL. (1 point)
- 2. Draw a circuit diagram of the module to show the design. (1 point)
- 3. Include your VHDL entity declaration(s), architecture definition(s) and the testbench program. (1 point)
- 4. Show simulation results (e.g. the waveforms). Explain the outcome of <u>each</u> testcase with screenshots. Show why the simulation result is correct. (3 points)

# Your project file(s):

- 1. Can compile without any errors. (2 point)
- **2.** Can run simulations without any errors. (2 point)

Note: no points will be given if requirements are not satisfied.

#### Task 3: D-Latch (10 points)

Build a D latch in Xilinx according to the following function table.

| С | D | Q      | QN      |
|---|---|--------|---------|
| 1 | 0 | 0      | 1       |
| 1 | 1 | 1      | 0       |
| 0 | Х | last Q | last QN |

The D latch can be built based on an S-R Latch with Enable. Write a VHDL program to implement the D latch <u>using structural design</u>. Please adopt the following entity declaration.

```
entity d_latch is
    Port ( C : in STD_LOGIC;
        D : in STD_LOGIC;
        Q : out STD_LOGIC;
        QN : out STD_LOGIC);
end d_latch;
```

Write a test-bench program and run simulations to validate your design. Use the given test cases in your test-bench program. Pay attention to the signal names,

signal values, and the time.

## **Requirement(s)**:

In your VHDL implementation

- (1) Please follow the structural design method;
- (2) Make use of the module(s) you implemented before.

#### **Deliverable(s):**

Your report:

- 1. Use your own language to describe the function of the module to be implemented in VHDL. (1 point)
- 2. Draw a circuit diagram of the module to show the design. (1 point)
- 3. Include your VHDL entity declaration(s), architecture definition(s) and the testbench program. (1 point)
- 4. Show simulation results (e.g. the waveforms). Explain the outcome of <u>each</u> testcase with screenshots. Show why the simulation result is correct. (3 point)

Your project file(s):

- 1. Can compile without any errors. (2 point)
- 2. Can run simulations without any errors. (2 point)

Note: no points will be given if requirements are not satisfied.