# **Analysis Report**

# spmv\_kernel(float volatile \*, int volatile \*, int const \*, float const \*, int, float\*)

| Duration                | 554.63 μs    |
|-------------------------|--------------|
| Grid Size               | [ 2016,1,1 ] |
| Block Size              | [ 256,1,1 ]  |
| Registers/Thread        | 21           |
| Shared Memory/Block     | 1 KiB        |
| Shared Memory Requested | 48 KiB       |
| Shared Memory Executed  | 48 KiB       |
| Shared Memory Bank Size | 4 B          |

# [3] Tesla K40c

| [3] Tesia K40c                        |                                          |  |  |  |  |
|---------------------------------------|------------------------------------------|--|--|--|--|
| GPU UUID                              | GPU-325599d1-cb86-f7c9-1c97-6aaa2eb17839 |  |  |  |  |
| Compute Capability                    | 3.5                                      |  |  |  |  |
| Max. Threads per Block                | 1024                                     |  |  |  |  |
| Max. Threads per Multiprocessor       | 2048                                     |  |  |  |  |
| Max. Shared Memory per Block          | 48 KiB                                   |  |  |  |  |
| Max. Shared Memory per Multiprocessor | 48 KiB                                   |  |  |  |  |
| Max. Registers per Block              | 65536                                    |  |  |  |  |
| Max. Registers per Multiprocessor     | 65536                                    |  |  |  |  |
| Max. Grid Dimensions                  | [ 2147483647, 65535, 65535 ]             |  |  |  |  |
| Max. Block Dimensions                 | [ 1024, 1024, 64 ]                       |  |  |  |  |
| Max. Warps per Multiprocessor         | 64                                       |  |  |  |  |
| Max. Blocks per Multiprocessor        | 16                                       |  |  |  |  |
| Single Precision FLOP/s               | 4.291 TeraFLOP/s                         |  |  |  |  |
| Double Precision FLOP/s               | 1.43 TeraFLOP/s                          |  |  |  |  |
| Number of Multiprocessors             | 15                                       |  |  |  |  |
| Multiprocessor Clock Rate             | 745 MHz                                  |  |  |  |  |
| Concurrent Kernel                     | true                                     |  |  |  |  |
| Max IPC                               | 7                                        |  |  |  |  |
| Threads per Warp                      | 32                                       |  |  |  |  |
| Global Memory Bandwidth               | 288.384 GB/s                             |  |  |  |  |
| Global Memory Size                    | 11.173 GiB                               |  |  |  |  |
| Constant Memory Size                  | 64 KiB                                   |  |  |  |  |
| L2 Cache Size                         | 1.5 MiB                                  |  |  |  |  |
| Memcpy Engines                        | 2                                        |  |  |  |  |
| PCIe Generation                       | 3                                        |  |  |  |  |
| PCIe Link Rate                        | 8 Gbit/s                                 |  |  |  |  |
| PCIe Link Width                       | 16                                       |  |  |  |  |
|                                       |                                          |  |  |  |  |

# 1. Compute, Bandwidth, or Latency Bound

The first step in analyzing an individual kernel is to determine if the performance of the kernel is bounded by computation, memory bandwidth, or instruction/memory latency. The results below indicate that the performance of kernel "spmv\_kernel" is most likely limited by memory bandwidth. You should first examine the information in the "Memory Bandwidth" section to determine how it is limiting performance.

# 1.1. Kernel Performance Is Bound By Memory Bandwidth

For device "Tesla K40c" the kernel's compute utilization is significantly lower than its memory utilization. These utilization levels indicate that the performance of the kernel is most likely being limited by the memory system. For this kernel the limiting factor in the memory system is the bandwidth of the L2 Cache memory.



# 2. Memory Bandwidth

Memory bandwidth limits the performance of a kernel when one or more memories in the GPU cannot provide data at the rate requested by the kernel. The results below indicate that the kernel is limited by the bandwidth available to the L2 cache.

### 2.1. Global Memory Alignment and Access Pattern

Memory bandwidth is used most efficiently when each global memory load and store has proper alignment and access pattern.

Optimization: Each entry below points to a global load or store within the kernel with an inefficient alignment or access pattern. For each load or store improve the alignment and access pattern of the memory access.

#### /home/lin32/Development/projects/DataPlacement/PORPLE/OrgAndOptBenchmarks/spmv/7.cu

| Line 169 | Global Load L2 Transactions/Access = 1, Ideal Transactions/Access = 4 [ 16128 L2 transactions for 16128 total executions ]    |
|----------|-------------------------------------------------------------------------------------------------------------------------------|
| Line 170 | Global Load L2 Transactions/Access = 1, Ideal Transactions/Access = 4 [ 16128 L2 transactions for 16128 total executions ]    |
| Line 174 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 174 | Global Load L2 Transactions/Access = 4.1, Ideal Transactions/Access = 4 [ 166144 L2 transactions for 40446 total executions ] |
| Line 174 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 174 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 174 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 175 | Global Load L2 Transactions/Access = 4.1, Ideal Transactions/Access = 4 [ 166144 L2 transactions for 40446 total executions ] |
| Line 175 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 175 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 175 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 175 | Global Load L2 Transactions/Access = 4.8, Ideal Transactions/Access = 4 [ 158941 L2 transactions for 33046 total executions ] |
| Line 194 | Global Store L2 Transactions/Access = 1, Ideal Transactions/Access = 4 [ 16128 L2 transactions for 16128 total executions ]   |

# 2.2. High Local Memory Overhead

Local memory loads and stores account for 26% of total memory traffic. High local memory traffic typically indicates excessive register spilling.

Optimization: Use the -maxrregcount flag or the \_\_launch\_bounds\_\_ qualifier to increase the number of registers available to nvcc when compiling the kernel.

#### 2.3. GPU Utilization Is Limited By Memory Bandwidth

The following table shows the memory bandwidth used by this kernel for the various types of memory on the device. The table also

shows the utilization of each memory type relative to the maximum throughput supported by the memory. The results show that the kernel's performance is potentially limited by the bandwidth available from one or more of the memories on the device.

Optimization: Try the following optimizations for the memory with high bandwidth utilization.

L1/Shared Memory - If possible use 64-bit accesses to shared memory and 8-byte bank mode to achieved 2x throughput. Resolve alignment and access pattern issues for global loads and stores.

L2 Cache - Align and block kernel data to maximize L2 cache efficiency.

Texture Cache - Reallocate texture cache data to shared or global memory.

Device Memory - Resolve alignment and access pattern issues for global loads and stores.

System Memory (via PCIe) - Make sure performance critical data is placed in device or shared memory.

| , ,                            |               |              |      |     |          | •      |     |
|--------------------------------|---------------|--------------|------|-----|----------|--------|-----|
| Transactions                   | Bandwidth     | Utilization  |      |     |          |        |     |
| L1/Shared Memory               |               |              |      |     |          |        |     |
| Local Loads                    | 0             | 0 B/s        |      |     |          |        |     |
| Local Stores                   | 0             | 0 B/s        |      |     |          |        |     |
| Shared Loads                   | 177408        | 82.384 GB/s  |      |     |          |        |     |
| Shared Stores                  | 96768         | 44.937 GB/s  |      |     |          |        |     |
| Global Loads                   | 691922        | 1.872 GB/s   |      |     |          |        |     |
| Global Stores                  | 16128         | 936.183 MB/s |      |     |          |        |     |
| Atomic                         | 0             | 0 B/s        |      |     |          |        |     |
| L1/Shared Total                | 982226        | 130.129 GB/s | Idle | Low | Medium   | High   | Max |
| L2 Cache                       |               |              |      |     |          |        |     |
| L1 Reads                       | 1636072       | 94.969 GB/s  |      |     |          |        |     |
| L1 Writes                      | 16128         | 936.183 MB/s |      |     |          |        |     |
| Texture Reads                  | 4503906       | 261.438 GB/s |      |     |          |        |     |
| Noncoherent Reads              | 0             | 0 B/s        |      |     |          |        |     |
| Atomic                         | 0             | 0 B/s        |      |     |          |        |     |
| Total                          | 6156106       | 357.344 GB/s | Idle | Low | Medium   | High   | Max |
| Texture Cache                  |               |              |      |     |          |        |     |
| Reads                          | 1308469       | 75.953 GB/s  | Idle | Low | Medium   | High   | Max |
| Device Memory                  |               |              |      |     |          |        |     |
| Reads                          | 1940034       | 112.613 GB/s |      |     |          |        |     |
| Writes                         | 2603          | 151.096 MB/s |      |     |          |        |     |
| Total                          | 1942637       | 112.764 GB/s | Idle | Low | Medium   | High   | Max |
| ECC Overhead                   | 558271        | 32.406 GB/s  | lule | LOW | Mediaiii | riigii | Max |
| System Memory                  |               |              |      |     |          |        |     |
| [ PCle configuration: Gen3 x16 | 5, 8 Gbit/s ] |              |      |     |          |        |     |
| Reads                          | 0             | 0 B/s        | Idle | Low | Medium   | High   | Max |
| Writes                         | 8             | 464.376 kB/s |      |     | Medium   | High   |     |
|                                |               |              | Idle | Low | меашт    | підіі  | Max |

# 3. Instruction and Memory Latency

Instruction and memory latency limit the performance of a kernel when the GPU does not have enough work to keep busy. The results below indicate that the GPU does not have enough work because instruction execution is stalling excessively.

### 3.1. Instruction Latencies May Be Limiting Performance

Instruction stall reasons indicate the condition that prevents warps from executing on any given cycle. The following chart shows the break-down of stalls reasons averaged over the entire execution of the kernel. The kernel has good theoretical and achieved occupancy indicating that there are likely sufficient warps executing on each SM. Since occupancy is not an issue it is likely that performance is limited by the instruction stall reasons described below.

Memory Throttle - Large number of pending memory operations prevent further forward progress. These can be reduced by combining several memory transactions into one.

Not Selected - Warp was ready to issue, but some other warp issued instead. You may be able to sacrifice occupancy without impacting latency hiding and doing so may help improve cache hit rates.

Instruction Fetch - The next assembly instruction has not yet been fetched.

Texture - The texture sub-system is fully utilized or has too many outstanding requests.

Execution Dependency - An input required by the instruction is not yet available. Execution dependency stalls can potentially be reduced by increasing instruction-level parallelism.

Memory Dependency - A load/store cannot be made because the required resources are not available or are fully utilized, or too many requests of a given type are outstanding. Data request stalls can potentially be reduced by optimizing memory alignment and access patterns.

Pipeline Busy - The compute resource(s) required by the instruction is not yet available.

Synchronization - The warp is blocked at a syncthreads() call.

Constant - A constant load is blocked due to a miss in the constants cache.

Optimization: Resolve the primary stall issue; memory dependency.



# 3.2. Occupancy Is Not Limiting Kernel Performance

The kernel's block size, register usage, and shared memory usage allow it to fully utilize all warps on the GPU.

| Variable            | Achieved | Theoretical | Device Limit | Grid Size: [ 2016,1,1 ] (2016 blocks) Block Size: [ 256,1,1 ] (256 th |
|---------------------|----------|-------------|--------------|-----------------------------------------------------------------------|
| Occupancy Per SM    |          |             |              |                                                                       |
| Active Blocks       |          | 8           | 16           | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16                              |
| Active Warps        | 45.47    | 64          | 64           | 0 7 14 21 28 35 42 49 56 664                                          |
| Active Threads      |          | 2048        | 2048         | 0 256 512 768 1024 1280 1536 1792 2048                                |
| Occupancy           | 71.1%    | 100%        | 100%         |                                                                       |
| Warps               |          |             |              |                                                                       |
| Threads/Block       |          | 256         | 1024         | 0 128 256 384 512 640 768 896 1024                                    |
| Warps/Block         |          | 8           | 32           | 0 3 6 9 12 15 18 21 24 27 30 32                                       |
| Block Limit         |          | 8           | 16           | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16                              |
| Registers           |          |             |              |                                                                       |
| Registers/Thread    |          | 21          | 65536        | 0 8192 16384 24576 32768 40960 49152 57344 65536                      |
| Registers/Block     |          | 6144        | 65536        | 0 16k 32k 48k 64k                                                     |
| Block Limit         |          | 10          | 16           | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16                              |
| Shared Memory       |          |             |              |                                                                       |
| Shared Memory/Block |          | 1024        | 49152        | 0 16k 32k 48k                                                         |
| Block Limit         |          | 48          | 16           | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16                              |

# 3.3. Occupancy Charts

The following charts show how varying different components of the kernel will impact theoretical occupancy.



# **Varying Register Count**



#### Registers Per Thread

#### Varying Shared Memory Usage



Shared Memory Per Block (bytes)

# 4. Compute Resources

GPU compute resources limit the performance of a kernel when those resources are insufficient or poorly utilized. Compute resources are used most efficiently when all threads in a warp have the same branching and predication behavior. The results below indicate that a significant fraction of the available compute performance is being wasted because branch and predication behavior is differing for threads within a warp.

#### 4.1. Kernel Profile - Instruction Execution

The Kernel Profile - Instruction Execution shows the execution count, inactive threads, and predicated threads for each source and assembly line of the kernel. Using this information you can pinpoint portions of your kernel that are making inefficient use of compute resource due to divergence and predication.

Examine portions of the kernel that have high execution counts and inactive or predicated threads to identify optimization opportunities.

#### Cuda Fuctions:

spmv kernel(float volatile \*, int volatile \*, int const \*, float const \*, int, float\*)

Maximum instruction execution count in assembly: 40446

Average instruction execution count in assembly: 20663

Instructions executed for the kernel: 2603558

Thread instructions executed for the kernel: 66988689

Non-predicated thread instructions executed for the kernel: 63409081

Warp non-predicated execution efficiency of the kernel: 76.1%

Warp execution efficiency of the kernel: 80.4%

Source files

/home/lin32/Development/projects/DataPlacement/PORPLE/OrgAndOptBenchmarks/spmv/7.cu

## 4.2. Low Warp Execution Efficiency

Warp execution efficiency is the average percentage of active threads in each executed warp. Increasing warp execution efficiency will increase utilization of the GPU's compute resources. The kernel's warp execution efficiency of 77% is less than 100% due to divergent branches and predicated instructions. If predicated instructions are not taken into account the warp execution efficiency for these kernels is 81.1%.

Optimization: Reduce the amount of intra-warp divergence and predication in the kernel.

#### 4.3. Divergent Branches

Compute resource are used most efficiently when all threads in a warp have the same branching behavior. When this does not occur the branch is said to be divergent. Divergent branches lower warp execution efficiency which leads to inefficient use of the GPU's compute resources.

Optimization: Each entry below points to a divergent branch within the kernel. For each branch reduce the amount of intra-warp divergence.

#### /home/lin32/Development/projects/DataPlacement/PORPLE/OrgAndOptBenchmarks/spmv/7.cu

| Line 167 | Divergence = 0% [ 0 divergent executions out of 16128 total executions ]        |
|----------|---------------------------------------------------------------------------------|
| Line 172 | Divergence = 0% [ 0 divergent executions out of 16128 total executions ]        |
| Line 172 | Divergence = 35.9% [ 14501 divergent executions out of 40446 total executions ] |
| Line 172 | Divergence = 6.9% [ 1112 divergent executions out of 16128 total executions ]   |
| Line 172 | Divergence = 2.3% [ 751 divergent executions out of 33046 total executions ]    |
| Line 172 | Divergence = 0% [ 0 divergent executions out of 16128 total executions ]        |

### /home/lin32/Development/projects/DataPlacement/PORPLE/OrgAndOptBenchmarks/spmv/7.cu

| Line 189 | Divergence = 100% [ 16128 divergent executions out of 16128 total executions ] |
|----------|--------------------------------------------------------------------------------|
| Line 197 | Divergence = 0% [ 0 divergent executions out of 16128 total executions ]       |

#### 4.4. Function Unit Utilization

Different types of instructions are executed on different function units within each SM. Performance can be limited if a function unit is over-used by the instructions executed by the kernel. The following results show that the kernel's performance is not limited by overuse of any function unit.

Load/Store - Load and store instructions for local, shared, global, constant, etc. memory.

Arithmetic - All arithmetic instructions including integer and floating-point add and multiply, logical and binary operations, etc. Control-Flow - Direct and indirect branches, jumps, and calls.

Texture - Texture operations.



#### 4.5. Instruction Execution Counts

The following chart shows the mix of instructions executed by the kernel. The instructions are grouped into classes and for each class the chart shows the percentage of thread execution cycles that were devoted to executing instructions in that class. The "Inactive" result shows the thread executions that did not execute any instruction because the thread was predicated or inactive due to divergence.



# 4.6. Floating-Point Operation Counts

The following chart shows the mix of floating-point operations executed by the kernel. The operations are grouped into classes and for each class the chart shows the percentage of thread execution cycles that were devoted to executing operations in that class. The results do not sum to 100% because non-floating-point operations executed by the kernel are not shown in this chart.

