# Lab 2 Advanced: FPGA Implementation of 3-SAT Solving

## **Submission Due Dates:**

Demo: 2025/09/23 17:20 Source Code: 2025/09/23 18:30 Report: 2025/09/28 23:59

## **Objectives**

- Getting familiar with Verilog combinational/sequential behavior modeling.
- Practicing switch and LED control on the FPGA board.

## Introduction to the SAT problem

- V (OR), ∧ (AND), ¬ (NOT) are the Boolean operators.
- **Literal**: A literal is either a Boolean variable (e.g., A) or its negation (e.g., ¬A). For example, in the expression (A ∨ ¬B), both A and ¬B are literals.
- Clause: A clause is a disjunction (logical OR, denoted V) of one or more literals. For example, (A V ¬B V C) is a clause with three literals.
- **SAT Problem**: Given a Boolean formula (a conjunction of clauses) and determine whether there exists an assignment of true/false values to its variables that makes the entire formula true. If such an assignment exists, the formula is said to be **satisfiable**.
- **3-SAT problem** is that there are exactly 3 literals in each clause.

#### Examples for 3-SAT problem:

1. Satisfiable:

```
(A \lor B \lor \neg C) \land (\neg A \lor B \lor D) \land (\neg C \lor \neg D \lor E)

clause1 clause2 clause3
```

In this example, one satisfying assignment: A=1, B=0, C=1, D=1, E=1.

2. Unsatisfiable:

```
(A \lor A \lor A) \land (\neg A \lor \neg A \lor \neg A)

clause1 clause2
```

In this example, no assignment for A can satisfy both clauses.

For more details, see Wikipedia: Boolean Satisfiability Problem: https://en.wikipedia.org/wiki/Boolean satisfiability problem

### **Action Items**

## 1. lab2\_adv\_1.v (35%)

Design a circuit that solves a 3-SAT problem with 4 clauses using brute force.

- Try all 2<sup>3</sup> possibilities (from 3'b000 to 3'b111) in one cycle to determine if the formula is satisfiable
- Output the first satisfying Boolean assignment, if it exists.



### a. IO List and Specification

| Input Signals | Bit Width |
|---------------|-----------|
| clk           | 1         |
| rst           | 1         |
| clause_1      | 9         |
| clause_2      | 9         |
| clause_3      | 9         |
| clause_4      | 9         |

| Output Signals | Bit Width |  |
|----------------|-----------|--|
| out            | 3         |  |
| satisfaction   | 1         |  |

- clk:
  - A 100 MHz clock.
  - All outputs should change at positive edges.
- rst:
  - Synchronous active-high reset; when rst == 1'b1, reset all outputs to 0
- clause\_1, clause\_2, clause\_3, clause\_4:
  - There are 3 variables (A, B, and C), encoded by 2'b00, 2'b01, 2'b10, respectively.
     We use one additional bit to indicate whether the variable is negated. Therefore, each literal is represented using 3 bits: the leftmost bit indicates negation, and the two rightmost bits represent the variable ID (00→A, 01→B, 10→C).

For example, 3'b010 corresponds to C, 3'b101 corresponds to ¬B.

• Each clause contains three literals. Therefore, we use 9 bits to represent a clause. For example, the clause 9'b100\_001\_010 corresponds to ¬A ∨ B ∨ C.



Note that clauses may update at the negative clock edge.

#### out:

- You need to test the Boolean assignment from 3'b000 to 3'b111, when the design finds the **first** Boolean assignment for the variables that satisfies the entire Boolean formula (clause\_1∧ clause\_2∧ clause\_3∧ clause\_4), the **out** signal indicates the 3-bit assignment.
- The variable A, denoted by 2'b00, corresponds to out[0]. The variable B, denoted by 2'b01, corresponds to out[1]. The variable C denotes by 2'b10 corresponds to out[2]. (e.g., 3'b100 for C=1, B=0, A=0; 0 for false and 1 for True).
- Otherwise, out should be 3'b111.
- The out signal updates at the positive clock edge.

#### satisfaction:

- When the FPGA finds a satisfying assignment, satisfaction is set to 1'b1.
- Otherwise, it remains 1'b0.
- The **satisfaction** signal updates at the **positive clock edge**.

#### b. Waveform example for the input/ouput



- After rst goes low, the test begins, and input data (clauses) are updated at the negative clock edge.
- Use the brute-force method to evaluate the formula by testing all possible Boolean assignments within one cycle.
  - Evaluate the Boolean assignment from 3'b000, 3'b001, 3'b010, to 3'b111.
- After the negative edge (when inputs are updated), update the outputs (out and satisfaction) at the next positive clock edge.
- Therefore, the circuit produces a new result every cycle, and each output value remains valid for exactly one cycle.

### c. You must use the following template for your design

```
`timescale 1ns/1ps
module lab2_adv_1 (
    input clk,
    input rst,
    input [8:0] clause_1,
    input [8:0] clause_2,
    input [8:0] clause_3,
    input [8:0] clause_4,
    output reg satisfaction,
    output [2:0] out
);

// Output signals can be reg or wire
    // add your design here
```

# 2. lab2\_adv\_1\_t.v (15%)

Write your own testbench (lab2\_adv\_1\_t.v) to verify the design (lab2\_adv\_1.v). In your report, please explain how you built your testbench.

The testbench must at least cover the patterns as in the following waveform:



Brief summary of the testbench (refer to the waveform above):

- The duration of the simulation is 120ns.
- The reset signal (rst) must be activated at 15ns and last for 20 ns.
- Test data: 8 sets of clause inputs (provided in the template).
- The evaluation starts at 35ns (when rst goes down).

- The inputs ('clause\_1', 'clause\_2', 'clause\_3', and 'clause\_4') change at negative clock edges.
- The outputs ('out' and 'satisfaction') change their values at positive clock edges.

## 3. lab2\_adv\_2.v (50%)

Implement a 3-SAT verification system on the FPGA.

- Inputs: Three clauses and a Boolean assignment entered via the switches.
- Outputs: Satisfaction result displayed by the LEDs.

#### a. IO List and Specification

| Input Connection |                        |  |
|------------------|------------------------|--|
| rst              | Connected to SW15      |  |
| valid            | Connected to SW14      |  |
| switch_inputtype | Connected to SW13-SW12 |  |
| switch_input     | Connected to SW8-SW0   |  |

| Output Connection |                       |
|-------------------|-----------------------|
| out               | Connected to LD13-LD0 |
| satisfaction      | Connected to LD15     |



- rst
  - Asynchronous active-high reset; when rst == 1'b1, reset outputs to 0.
- valid
  - If valid == 1'b1, load switch inputs into the design.
  - If valid == 1'b0, no matter how the switches are changed, the values of the clauses and Boolean assignment remain unchanged.
- switch\_inputtype
  - Determines which clause is updated by the value of switch input:
    - a. 2'b00 and valid==1: load clause\_1 (9-bit value from SW8-SW0).

- b. 2'b01 and valid==1: load clause 2 (9-bit value from SW8-SW0).
- c. 2'b10 and valid==1: load clause 3 (9-bit value from SW8-SW0).
- d. 2'b11 and valid==1: load the Boolean assignment (3-bit value from SW2-SW0; SW8-SW3 unused).
- Once the value of switch\_inputtype changed, the previous input should be stored if valid==1'b1.
- switch\_input
  - Clause input (9 bits: SW8-SW0):

Where SW8 is the most significant bit and SW0 is the least significant bit. For example: 9'b000 101 010 (SW8, SW7..., SW1, SW0)

- Boolean assignment (3 bits: SW2-SW0):
  - a. Variable A → SW0
  - b. Variable B → SW1
  - c. Variable C → SW2

For example, if SW0 is on (SW0=1), A=1.

- Each clause has an initial value of 9'b000\_000\_000; The Boolean assignment has an initial value of 3'b000.
- satisfaction
  - LD15 is set to 1'b1 if all three clauses are satisfied.
  - Otherwise, LD15 is set to 1'b0.
- out: (per-clause satisfaction)
  - If Clause 1 is satisfied, LD13-LD10 = 4'b1111.
  - If Clause 2 is satisfied, LD8-LD5 = 4'b1111.
  - If Clause 3 is satisfied, LD3-LD0 = 4'b1111.
  - LD9 and LD4 remain 1'b0.

#### b. Example Operations

| Step | Action     | Register Values              | out                                          | satisfaction |
|------|------------|------------------------------|----------------------------------------------|--------------|
| 1    | SW15=1     | Clause1: 000_000_000         | 0000000000000                                | 0            |
|      |            | Clause2: 000_000_000         |                                              |              |
|      |            | Clause3: 000_000_000         |                                              |              |
|      |            | Boolean Assignment (BA): 000 |                                              |              |
| 2    | SW15=0     | Clause1: 000_000_000         | 0000000000000                                | 0            |
|      |            | Clause2: 000_000_000         |                                              |              |
|      |            | Clause3: 000_000_000         |                                              |              |
|      |            | Boolean Assignment (BA): 000 |                                              |              |
| 3    | SW14=1     | Clause1: 000_000_100         | 1111 <mark>0</mark> 0000 <mark>0</mark> 0000 | 0            |
|      | SW2=1      | Clause2: 000_000_000         |                                              |              |
|      | (Clause 1) | Clause3: 000_000_000         |                                              |              |
|      |            | BA: 000                      |                                              |              |
| 4    | SW14=0     | Clause1: 000_000_100         | 1111 <mark>0</mark> 1111 <mark>0</mark> 0000 | 0            |
|      | SW2=0      | Clause2: 000_100_000         |                                              |              |
|      | SW12=1     | Clause3: 000_000_000         |                                              |              |
|      | SW5=1      | BA: 000                      |                                              |              |
|      | SW14=1     |                              |                                              |              |
|      | (Clause 2) |                              |                                              |              |
| 5    | SW14=0     | Clause1: 000_000_100         | 11110111101111                               | 1            |

| CS2104 01 |  | 01       | Hardware Design and Lab |  | Fall 2025 |
|-----------|--|----------|-------------------------|--|-----------|
|           |  | SW5=0    | Clause2: 000_100_000    |  |           |
|           |  | S\\/12-0 | Clause 2: 100, 000, 000 |  |           |

| <u>C3Z10-</u> | F U 1       | Tial d Wale Des      | igii ailu Lab                                | 1 011 202 |
|---------------|-------------|----------------------|----------------------------------------------|-----------|
|               | SW5=0       | Clause2: 000_100_000 |                                              |           |
|               | SW12=0      | Clause3: 100_000_000 |                                              |           |
|               | SW13=1      | BA: 000              |                                              |           |
|               | SW8=1       |                      |                                              |           |
|               | SW14=1      |                      |                                              |           |
|               | (Clause 3)  |                      |                                              |           |
| 6             | SW14=0      | Clause1: 000_000_100 | 1111 <mark>0</mark> 111101111                | 1         |
|               | SW8=0       | Clause2: 000_100_000 |                                              |           |
|               | SW12=1      | Clause3: 100_000_000 |                                              |           |
|               | SW0=1       | BA: 001              |                                              |           |
|               | SW14=1      |                      |                                              |           |
|               | (Boolean    |                      |                                              |           |
|               | Assignment) |                      |                                              |           |
| 7             | SW14=0      | Clause1: 000_000_100 | 1111 <mark>0</mark> 0000 <mark>0</mark> 1111 | 0         |
|               | SW0=0       | Clause2: 100_100_000 |                                              |           |
|               | SW13=0      | Clause3: 100_000_000 |                                              |           |
|               | SW2=1       | BA: 001              |                                              |           |
|               | SW5=1       |                      |                                              |           |
|               | SW8=1       |                      |                                              |           |
|               | SW14=1      |                      |                                              |           |
|               | (Clause 2)  |                      |                                              |           |

#### Steps 1 and 2:

a. Reset the value of clauses, Boolean assignment, and output signals to 0.

#### Step 3:

- a. Set SW14 (valid bit) to 1. Now the value of SW8-SW0 corresponds to Clause 1 (switch inputtype=2'b00).
- b. Then set SW2 to change the value of Clause 1.
- c. Since the Boolean assignment (3'b000) satisfies Clause 1, LD13-LD10 is 4'b1111.

#### Step 4:

- a. Set SW14 (valid) to 0. Then set SW2=0.
- b. Set SW12=1. Now switch inputtype=2'b01 (Clause 2).
- c. Set SW5=1 and SW14=1 to change the value of Clause 2.
- d. Since the Boolean assignment (3'b000) satisfies Clause 2, LD8-LD5 is 4'b1111.

#### Step 5:

- a. Set SW14=0 and then SW5=0.
- b. Set SW12=0 and SW13=1 (switch inputtype=2'b10: Clause 3).
- c. Set SW8=1 and then SW14=1 to change the value of Clause 3.
- d. Since the Boolean assignment (3'b000) satisfies Clause 3, LD3-LD0 is 4'b1111. Moreover, because all the 3 clauses are satisfied, the satisfaction bit becomes 1.

#### Step 6:

- a. Set SW14=0 and then SW8=0.
- b. Set SW12=1 (switch inputtype=2'b11: Boolean assignment).
- c. Set SW0=1 and then SW14=1 to change the Boolean assignment to 3'b001. Although we have changed the Boolean assignment, the assignment still satisfies all 3 clauses. Therefore, the satisfaction is still 1, and the out signal is still 14'b11110111101111.

#### Step 7:

- a. Set SW14=0 and then SW0=0.
- b. Set SW13=0 (switch inputtype=2'b01: Clause 2).
- c. Set SW2=SW5=SW8=1 and then SW14=1 to change the value of Clause 2.
- d. Since the Boolean assignment (3'b001) doesn't satisfy Clause 2, LD8-LD5 is 4'b0000.

#### c. You must use the following template for your design

```
module lab2_adv_2 (
    input clk,
    input rst,
    input [8:0] switch_input,
    input [1:0] switch_inputtype,
    input valid,
    output reg [13:0] out,
    output reg satisfaction
);
// Output signals can be reg or wire
// add your design here
```

endmodule

### 4. Questions & Discussion

Please answer the following questions in your report.

- 1. What are the differences between a combinational circuit and a sequential circuit? Please explain how each of them works in detail.
- 2. For an unsatisfiable 3-SAT problem, how would you extend your Verilog design to solve the MAX-SAT problem (find a Boolean assignment that satisfies the maximum number of clauses)?
- 3. In lab2\_adv\_2, what unexpected behavior might occur if the valid signal is removed? Explain why?

# 5. Report Guidelines

Your report should include but not limit to the following items.

- A. Lab Implementation (35%)
  - 1. Block diagram of the design with explanation.
  - 2. Description of each essential block.
  - 3. State diagram(s) for FSM(s) with explanation, if applicable.
  - 4. Waveform screenshots and testing process, with explanation.
- B. Questions & Discussions (50%)

Provide your answer to the Questions & Discussions in the lab assignment.

C. Problem Encountered (10%)

Describe the problems you encountered, solutions you developed, and the discussion. Explaining them with code segments or diagrams is recommended.

D. Suggestions (5%)

Optional: Feedback on the lab, course suggestions, or even a light-hearted joke.

### **Attention**

- ✓ DO NOT copy-and-paste code segments from the PDF materials to compose your design. It may also paste invisible non-ASCII characters, leading to hard-to-debug syntax errors.
- ✓ You should hand in three source files, including lab2\_adv\_1.v, lab2\_adv\_1\_t.v, lab2\_adv\_2.v. Upload each source file individually. DO NOT hand in any compressed ZIP files, which will be considered an incorrect format.
- ✓ You should also hand in your report as **lab2\_adv\_report\_StudentID.pdf** (i.e., lab2\_adv\_report\_111456789.pdf).
- ✓ You should be able to answer questions from TA during the demo.
- ✓ You need to prepare the bitstream files before the lab demo to make the demo process smooth.