

# VIDEO PROCESSING WITH INTEL FPGAS WEBINAR SERIES - Q4'2020

Session 4 - On Screen Display overlay

Francisco Perez Intel FPGA Field Applications Engineer v.1 – DEcember 2020

# Contents

| 1. | Intro | oduction                                                 | 3  |
|----|-------|----------------------------------------------------------|----|
|    | 1.1.  | Introduction                                             | 3  |
|    | 1.2.  | Requirements                                             | 4  |
|    | 1.3.  | References                                               | 4  |
|    | 1.4.  | Implementation diagram                                   | 5  |
| 2. | Buile | ding the hardware pipeline                               | 7  |
|    | 2.1.  | Setting up the Quartus project                           | 7  |
|    | 2.2.  | Understanding the pipeline                               | 7  |
|    | 2.3.  | Switch                                                   | 10 |
|    | 2.4.  | DDR3 memory map                                          | 11 |
|    | 2.5.  | Mixer configuration                                      | 16 |
|    | 2.6.  | Color Plane sequencer                                    | 19 |
|    | 2.7.  | Connecting our Nios2 processor to the map                | 20 |
|    | 2.8.  | Generate the bitstream                                   | 23 |
|    | 2.9.  | Configuring the FPGA device                              | 23 |
| 3. | Buile | ding the software application                            | 25 |
|    | 3.1.  | Setting up the Eclipse for Nios project                  | 25 |
|    | 3.2.  | Importing the code                                       | 29 |
|    | 3.3.  | Examine the code                                         | 30 |
|    | 3.4.  | Exploring the graphic library                            | 30 |
|    | 3.5.  | Modifying our main program to configure the new elements | 32 |
|    | 3.6.  | Adding graphics to our final image                       | 34 |
|    | 3.7.  | Using the graphic library                                | 37 |
|    | 3.8.  | Building and launching program execution                 | 40 |
| 4. | Sum   | nmary                                                    | 43 |

# 1. Introduction

## 1.1.Introduction

The VIP suite contains +20 different IP cores installed by default. The collection provides modules for basic and required manipulations in almost every video processing pipeline: crop, scale, color space conversion, gamma correction, deinterlace, mix, ... But, how can you add graphics elements to the screen? What if you want to add an operation menu, or insert some text string to show information or display values? What if you need to superimpose some alignment markers, or bounding boxes, ...

In this lab manual we are adding a Frame Reader to our VIP pipeline that is continuously reading data from a memory area in the DDR3 bank. This memory block is used by the Nios2 processor, which is running a lightweight graphic library, as video frame memory, to draw text and graphical content to be blended with the live video in an additional layer enabled in the mixer.

The Frame Reader is configured to retrieve pixel information from a specific memory address and generates AvalonST-Video compliant packets that are routed to a layer in the mixer added for that purpose. This layer has been configured to support alpha blending, so we can play with different transparency levels on the graphic content.

In order to generate the graphic elements, we are using a lightweight library in the processor that allows us to draw simple geometrical shapes and insert text strings with configurable font, size and color along the complete video output resolution.

One of the benefits of the FPGAs is that you can, effectively, decouple your control and data planes and, partition your application into blocks to be implemented in software programs or hardware logic in the FPGA fabric. Here, we have implemented a frame reader component able to read back from memory a 1080p60 frame or even a 4K60p frame at the required refresh rate for the application to overlay graphic content on top of full screen video. Once configured, this Frame Reader acts autonomously, without any CPU intervention. The CPU is then in charge of refreshing the graphic content at its own pace, rendering information in the memory space allocated as graphic frame.

Although the Nios2 CPU can address and update the full resolution of the frame, don't consider render the complete frame in real time, but certainly, smaller areas can be updated to sustain the required frame rate. We will see later in the exercise how we can implement a real time frame counter displayed on the screen.

In this session, we are following the steps to modify the VIP pipeline to include and configure the different hardware modules in the **vip\_pipeline**, as well as add and use the graphic library in the software flow.

We have also duplicated the video data path to allow simultaneous visualization of the video source in 2 independent picture-in-picture windows: original source and gray scale converted version for comparison.

We are providing an archived package, with all the project files needed, to follow along the instructions here in the manual.

Download and extract the archived project "4\_OSD\_Overlay\_v1.tar.gz" located in the Github repository:

https://github.com/perezfra/VIP\_webinars\_Intel\_FPGA

See in the picture below the expected result we will get after this session.



#### 1.2. Requirements

On this specific implementation, we are using the following setup:

- Cyclone® 10 GX Development Kit
   https://www.intel.com/content/www/us/en/programmable/products/boards\_and\_kits/dev-kits/altera/cyclone-10-gx-development-kit.html
- Bitec DisplayPort daughter card rev.11
   https://bitec-dsp.com/product/fmc-displayport-daughter-card-revision-11/
- Intel® Quartus Pro ACDS 20.3 <a href="https://www.intel.com/content/www/us/en/software/programmable/quartus-prime/overview.html">https://www.intel.com/content/www/us/en/software/programmable/quartus-prime/overview.html</a>
- CentOS 7.6 (but other Linux distros as well as Windows are supported)

#### 1.3.References

The purpose of this document is to guide you through the process of creating the different building blocks and pulling all together to assembly a working application. For more detailed information about all the potential combinations and settings, you can use the following resources:

- Intel FPGA DisplayPort IP User Guide https://www.intel.com/content/www/us/en/programmable/products/intellectual-property/ip/interface-protocols/m-alt-displayport-megacore.html
- Cyclone 10 GX DisplayPort Design Example User Guide <a href="https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug-dex-dp-c10gx.pdf">https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug-dex-dp-c10gx.pdf</a>
- VIP Video and Image Processing User Guide <a href="https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug\_vip.pdf">https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug\_vip.pdf</a>
- AN745-Design Guidelines for DisplayPort Interface <a href="https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/an/an-745.pdf">https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/an/an-745.pdf</a>
- Quartus Prime Pro Installation Guide <a href="https://www.intel.com/content/dam/altera-www/global/en\_US/pdfs/literature/manual/quartus\_install.pdf">https://www.intel.com/content/dam/altera-www/global/en\_US/pdfs/literature/manual/quartus\_install.pdf</a>
- Nios II EDS installation
   https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/nios2/n2sw\_nii5v2gen2.pdf
- Embedded Design Handbook
   https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/nios2/edh\_ed\_handbook.pdf
- Quartus Prime Pro: Platform Designer User Guide https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug-qpp-platform-designer.pdf

## 1.4.Implementation diagram

Find, in the below figure, a high-level block diagram with the hardware implementation. Inside the FPGA, we are configuring a set of high-speed transceivers to receive and transmit the DisplayPort video streams in serialized form, acting as the **physical layer**. Attached to them, we have the DisplayPort IP cores for Sink and Source implementation, these are our **link layer** blocks.

The video packets received by the Sink are connected to a **Clocked\_Video\_Input** module in the **VIP\_Pipeline** subsystem. This video flow is then connected to downstream modules, to process it (cropping/scaling). We are using a **Switch** VIP core to duplicate the video stream and feed our custom developed **RGB2Gray** in parallel with our original flow. Both are connected to a **Frame\_Buffer** prior get mixed in the **Mixer**. The final composition is enabling 2 PiP (Picture in Picture) windows, over a generated plain background. By using an additional **Frame\_Buffer** configured as "Frame\_Reader\_only", that retrieves graphics information generated by the Nios2 processor running a lightweight graphic library, we are incorporation graphic information in the upper layer. These graphics are over imposed to the final layout using an additional Mixer layer before sent to the **Clocked\_Video\_Output** component connected to the DisplayPort TX interface.



In this design we have also connected the **Nios2** processor to the EMIF to write the graphical content onto a designated memory area, mapped as video buffer, also accessible by the **Frame\_Reader** component.

The **Nios2** processor is writing this buffer with graphical content information and the **Frame\_Reader** component is reading, at the specified display refresh rate (60Hz), the video frame memory to get it finally overlaid on top of our live video in the **Mixer**.

# 2. Building the hardware pipeline

# 2.1. Setting up the Quartus project

Extract the files provided in the **4\_OSD\_Overlay\_v1.tar.gz** package and open the Quartus project **located at** <extracted folder>/quartus/c10 dp demo.qpf



- quartus: contains the project and settings file for the project
- rtl: contains all the hardware building blocks for the complete pipeline
- **software**: software application and bsp for the Nios II processor.
- custom\_ip: contains our custom module RGB2Gray developed in the previous session

#### 2.2. Understanding the pipeline

Once the Quartus project is open, launch Platform Designer and select

<extracted\_folder>/rtl/core/vip\_pipeline.qsys to open. Filter by Avalon-ST Interfaces to
get a cleaner view on the video data path. In the figure below we have applied the filter and highlighted
in red the connection from the test pattern generator ( $tpg_0$ ) to the din0 mixer layer. This connection
generates our background for the whole final composition.



In the figure below we have coloured the different branches used in our pipeline implementation:

- Red: Direct connection from tpg 0:dout to mixer:din0
  - o This generates our full screen plain colour background
- Purple: Input ingest video from cvi->clp->scl->swi
  - We capture the live video from the DisplayPort source and scale down until reach the switch for duplication
- Dark Blue: Original video source from swi:dout\_0 to vfb\_1 to mixer:din1
  - We will enable a window to display (PiP) the original and scaled captured video
- Green: Duplicated source video stream that goes through our custom RGB2Gray.
   swi:dout\_1 to rgb2gray to vfb to mixer:din2
  - We use a secondary video stream connected to an additional mixer layer to generate another video window (PiP) to display the original/scaled video source but processed by our custom component which converts it to grayscale.
  - We will have a side-by-side positioning of both original and processed flows.
- Cyan: On Screen Display information retrieved from the external DDR3 bank. This graphic content has been previously written by the Nios2 CPU.
  - vfr\_osd is a frame buffer component configured as frame reader only. It creates
     Avalon-ST video stream from memory content and feeds a Color Plane Sequencer
     block to re-arrange pixel color and alpha components. We will see more on this
     later.



By filtering by Avalon-MM interfaces in Platform Designer, we can observe how the different Frame Buffer components are connected to the pipeline bridge (mm\_bridge\_emif) to share the External Memory Interface controller to get access to the external DDR3 bank for video buffering.

Please note that Platform Designer automatically generates arbitration logic to, effectively, allow this time sharing bandwidth among all the components.

In this architecture we have 2 Frame Buffer components that are writing and reading video frames, as they are dealing with the input frames on one side to write into the memory and reading back those frames as requested by the mixer.

- Dark Blue: Original video source from swi:dout\_0 -> vfb\_1 -> mixer:din1
- Green: Duplicated source video stream that goes from swi:dout\_1 through our custom rgb2gray->vfb->mixer:din2
- Red: Avalon-MM master used by the Frame Buffer, configured as "reader\_only". Its purpose
  is to read back video frames from memory and generate Avalon-ST stream to be connected
  to the mixer:din3

Please note that the Frame Reader exposes only 1 Avalon-MM master interface for reading as doesn't require to write. We will see a more detailed configuration next.



Final diagram representation of the vip pipeline.qsys subsystem



#### 2.3.Switch

In this application we want to do some fancy (and easy to implement) effect. We are duplicating a video stream to apply different processes and finally get them mixed together in a window over the final background. In the VIP suite we have a component (**switch**) able to do this duplication, among other things.

In Platform Designer, open  $vip\_pipeline.qsys$  and go to IP Catalog->Library->DSP->Video and Image Processing to select Switch (4K Ready) Intel FPGA IP



For our application, we parameterize the switch to have **1 input** and **2 outputs**. Again, the Video Data Format is 8 bits per color sample and 3 color planes to be compliant with the rest of the pipeline.

The Switch component comes with a C++ API that we will use while developing our software application that allows us to create your internal input-to-output connection points by writing internal registers. We will route the single input to both output to, actually, create a stream replication.

#### 2.4.DDR3 memory map

In the Cyclone10 GX Devkit we have 1GB of DDR3 memory space in the available bank. Address range goes from **0x0** to **0x3fff\_ffff**. This bank is used by different components so, we need to plan ahead about memory mapping and distribution to ensure non-overlap at run time and proper functionality.

Let's see which are the different components accessing the DDR3, their specific requirements and the memory map implemented in our application.

We are analyzing the different blocks we have connected within  $vip\_pipeline.qsys$  subsystem, as well as in the higher hierarchy level  $dp\_core.qsys$ , where we are connecting our Nios2 processor to write and execute programs in the same DDR3 physical bank.

#### Vip\_pipeline.qsys conections

Internally in vip\_pipeline.qsys we have 3 components connected to the pipeline bridge,
that will be finally connected to the DDR3 emif in the dp core.qsys subsystem



• **vfb\_1**: this is a frame buffer component, configured in triple buffer mode and it's responsible to buffer and feed data to the din\_1 in the mixer to display the scaled down version of the live video source. Let's have a look at the configuration:



Recall from previous sessions, that we are using a pixel transport format of 8 bits per color sample and 3 color planes (RGB). We discussed also how to adjust the Avalon-MM master local ports width to match our configuration and the values for target burst and FIFO depths to maximize efficiency while allowing double internal buffering. If you need a refresh consider go back to the session **1.3\_Building\_Complete\_Pipelines** where we explain all the underlying details about this configuration.

Focus now on the value we set in Frame buffer memory base address setting: <a href="https://oxo4000000">oxo4000000</a>. We need to assign to the frame buffer a base address to use for accessing the memory, and you are responsible of providing addresses which are not conflicting together with other components.

We have also enabled the usage on fixed inter-buffer offset of **0x01000000**. This gives us an advantage: the frame buffer typically uses 2 or 3 frames (depending on configuration) that are swapped in real time while writing incoming video into the memory and reading back to deliver to downstream module. Once a frame is processed, the read and write pointers are exchanged to guarantee that there are no aberrations in a single frame. But depending on the dimensions of the frame, the total memory space required might be different. There is nothing wrong with let the frame buffer calculates dynamically the addresses for the 2<sup>nd</sup> or 3<sup>rd</sup> frame but, if for any reason, you want to access from another component to that specific area for some custom processing, you might benefit of knowing, in advance, the base addresses used by each intermediate frame. In our case, we are setting this Interbuffer offset to 0x01000000 which is enough for our largest/worst case of 1920x1080 frame.

As the remaining part of the frame buffer configuration, we have enabled **Frame Dropping** and **Frame Repeating** which creates a triple buffer implementation.

You can see in the parameterization messages that 3 buffers have been allocated with the following base addresses: **0x04000000**, **0x05000000** and **0x06000000** (which ends in **0x07000000**).

That way, we have constant base addresses for all the frames regardless the actual resolution running through.



• **vfb**: this is another frame buffer component, configured in triple buffer mode and it's responsible to buffer and feed data to the **din\_2** in the mixer to display **RGB2Gray** conversion applied by our custom module. We are placing them side-by-side in the final layout for comparison. The configuration is exactly the same as the previous **vfb\_1** module but with only one modification: The memory base address which is **0x00000000** instead of 0x04000000



That way, our frames for this component will be buffered at **0x0000000, 0x01000000** and **0x02000000** which are completely independent on the previous one -> no overlap.

osd\_vfr: this is a frame buffer component but configured in a slightly different way as before. In this
case we are using it only as a frame reader as the purpose is to retrieve information from a certain
memory area to convert to Avalon-ST protocol and feed the din\_3 in the mixer. The information will
be written by our Nios2 processor that is using a graphic library to include text strings overlay and
simple geometrical shapes on top of live video.

Please note that this component only has 1 Avalon-MM master interface for reading instead of having 2 for read/write as a regular frame buffer.





First thing we noticed is the Number of color planes is 4 instead of 3, why? We will have a longer discussion later but, as a sneak view, is because the graphic library we use in Nios2 has transparency capabilities and manages an alpha channel, so the pixels written into the memory are of the format **ARGB** being Alpha the MSB. To leverage this Alpha component we need to read back the full 4 bytes from the memory and handle the A (Alpha) component in the proper way in the mixer. We will discuss over this later.

We have also set the base address to <a href="mailto:0x08000000">0x08000000</a> to avoid any overlap with previous frame buffer components.

The remaining part of the configuration shows how it's configured as Frame Reader only and we have enabled the Frame Repeating behavior. This is important as will not require us to write in the control registers that a new frame is available to display. This will create a huge burden in the host running application and, most of the times, the graphical content displayed is static.

If you configure the frame buffer component as Frame Reader or Frame Writer only modes, it's mandatory to enable the corresponding run-time control to allow the processor setup the run time parameters accordingly.

Note that the 3 allocated frames for this component are at addresses **0x08000000**, **0x09000000** and **0x0a000000** 



#### Memory map

In the figure below we show how the total DDR3 memory space is sliced into the different masters. We will see shortly how the Nios2 processor can address the full space (with the data master) but we limit the program memory (instruction master) to a region non occupied by the video frame buffers.

Indeed, we can see how the 2 frame buffers and 1 reader are set to non-overlap regions.

**vfb\_1** and **vfb** are components completely isolated that works standalone for reading and writing frames, so they have their dedicated memory area.

The osd\_vfr component only reads frame information from the osd\_frame\_1 located @0x0800000. This address is also accessible by the Nios2 CPU that will write graphic content to be mixed with the video. We will see later how the processor can access here.



## 2.5. Mixer configuration

We discussed already that our mixer has to mix now up to 4 layers and there are additional features supported like alpha channel in the OSD generated stream. Let's dive into the mixer configuration to enable that functionality.



In the above capture we see the enablement of 4 input layers but notice we have also activated the Input3 alpha channel. Let's go to the VIP user guide to understand the meaning. <a href="https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug\_vip.pdf">https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug\_vip.pdf</a>

Each input of the mixer (N) has an **InputN** alpha channel parameter that enables the extra per pixel alpha value for input n. When you enable either of the Alpha blending modes, bit [3:2] in the Input control N registers control which one of these alpha values is used:

No blending, fixed opaque alpha value

- Static (run-time programmable) value (only when you select the Alpha Blending Enable parameter)
- Per-pixel streaming value (only when you select the InputN alpha channel parameter for InputN)

**Note**: When you turn the InputN alpha channel parameter, the IP core adds an extra symbol perpixel for that input. **The least significant symbol is the alpha value**. The control packet is composed of all symbols including alpha.

The valid range of alpha coefficients is 0 to 1, where 1 represents full translucence, and 0 represents fully opaque. The Mixer II IP core determines the alpha value width based on your specification of the bits per pixel per color parameter. For n-bit alpha values, the coefficients range from 0 to 2n-1. The model interprets (2n-1) as 1, and all other values as (Alpha value/2n. For example, 8-bit alpha value 255>1, 254>254/256, 253>253/256, and so on.

Looking at the mixer register map:

| 10+5n | Input control n | Set to bit 0 to enable input n.  Set to bit 1 to enable consume mode.  Set to bits 3:2 to enable alpha mode.  Output 00 - No blending, opaque overlay  Output 01 - Use static alpha value (available only when you turn on the Alpha Blending Enable parameter.)  10 - Use alpha value from input stream (available only when you turn on the InputN alpha channel parameter.)  11 - Unused  Note: n represents the input number, for example input 0, input 1, and so on. |
|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

In order to enable the alpha value coming from input stream (that way we are reading a per-pixel alpha value previously written by the Nios2 in the graphic memory) we need to set bits[3:2] in the Input control register corresponding to the layer #3, which is where we have connected our Frame Reader to feed with overlay information.

The VIP C++ API provides access functions to set the run time parameters. Specifically we have them in **MixerLayer.hpp**, the function set alpha blending mode (BlendingMode mode)

Takes as parameter an enum type BlendingMode as per follows:

So, in our program we can enable the IN\_STREAM\_ALPHA behavior in the din\_3 of the mixer by issuing:

mixer[3].set\_alpha\_blending\_mode(MixerLayer:: IN\_STREAM\_ALPHA);

The mixer component we are adding has 4 inputs to mix into a 1 single output. Please notice that **din0**, **din1**, **din2** and **dout** has 3 color planes of 8bpc which means [23:0] data width. However, as we have enabled 4 color planes (to allow an alpha channel), **din3** has [31:0] as data width.



Also, looking at the VIP user guide we need to pay attention to the following:

**Note**: When you turn the InputN alpha channel parameter, the IP core adds an extra symbol per-pixel for that input. **The least significant symbol is the alpha value**. The video packet is composed of all symbols including alpha.

This indicates us that, for din3[31:0] the color plane mapping is the following:

There is nothing wrong with this association, however this needs to match with the pixel information the graphic library running on Nios2 is writing on the frame memory. In this case (we will see more details later), the graphic library uses the following color scheme to write pixels in the memory:

So, we need to make some arrangements to align what was written in the graphic memory to correctly process and blend with the other layers in the mixer.



#### 2.6. Color Plane sequencer

Fortunately, in the VIP suite we have a component that can implement, specifically, this color components re-arrangement: the **Color Plane Sequencer** 

We configure the CPS as having 1 input and 1 output and we declare it as of 4 color planes. Then we can rename the different color planes by meaningful names (ARGB) and just do the mapping from the pixels coming into the input (from the **osd\_vfr:dout**) to the **mixer:din3** as we described in the previous paragraph.



The output of the **cps** component can be directly connected to the mixer as it's, now, compliant with the expected color plane alignment.

With this we have finished the modifications in the <code>vip\_pipeline.qsys</code> subsystem. You can now Save & Close.

#### 2.7. Connecting our Nios2 processor to the map

Let's open the higher hierarchy level  $dp\_core.qsys$  to finalize the connections and memory address space assignment.

If we filter by Avalon-MM in the System View on Platform Designer, we see the masters connected to the **emif\_c10\_ddr3** slave:

- We have the vip\_pipeline (all the frame buffers and frame readers explained before)
- The CPU: to execute the program and to access to a specific DDR3 region (pointed by osd\_vfr component 0x08000000



Let's open the Address Map tab to understand the architecture



The **cpu.data\_master** can address the complete 1GB DDR3 memory space. However, we must ensure that our program memory doesn't fall into the memory allocated for the video frame buffers.

Otherwise, our application program will get corrupted once the frame buffer components start to write video frames through. We do this in the **vectors cpu** configuration.

Back in the System View, edit the parameters of the **cpu** by opening the parameterization GUI and move to the **Vectors** tab



In our case, we set the **Reset vector memory offset** to <code>0x10000000</code> and the **Exception vector memory offset** to <code>0x10000020</code> to delimit the starting address allocation for our code memory. This is well above the highest address used by the frame buffers for video. In our case, it's the <code>osd\_vfr</code> that is set to <code>0x08000000</code>, <code>0x0a000000</code> and <code>0x0b0000000</code> giving us a worst case of <code>0x0c0000000</code> for max limit in the upper buffer.

With these directives the linker responsible to map the program we will build for our Nios2 processor will ensure to use addresses higher than **0x10000000** for program symbols (code and data)

Please note that the addressable space for the **cpu:data.master** still remains to the full space (including the address space for the hardware frame buffers) and we will later (in software) create a pointer to get read/write access to the address used by our **osd\_vfr**. The purpose is to have graphic content written by the **cpu** in a memory space accessible by the **osd\_vfr** to be consumed and converted to Avalon-ST video stream to get mixed (in the **mixer**) with the other live video channels.



#### 2.8. Generate the bitstream

Save the dp core.qsys subsystem and Generate HDL files.

We don't need to make any modification in the quartus <code>c10\_dp\_demo.v</code> top level file, so we can directly go to **Processing->Start Compilation** in the main toolbar to trigger bitstream compilation.

It will take ~15 minutes, depending on machine configuration.



## 2.9. Configuring the FPGA device

Open the **Quartus Programmer**, select your USB-Blaster cable in the Hardware Setup and click on **Auto Detect** to retrieve the JTAG chain on the Cyclone10 GX Devkit.

When prompted, select 10M08SA & 10CX220Y as target devices



Then, select the **10CX220YF780** device and click on **Change File** option, use  $cproject_dir>/quartus/c10_dp_demo.sof$  as configuration file.

Enable **Program/Configure** option and click on **Start** button. You should see a 100% successful result in the **Progress** Bar.



# 3. Building the software application

# 3.1. Setting up the Eclipse for Nios project

1. Creating Eclipse project for Nios II application and BSP.

Create a workspace folder in cproject dir>/software

Launch eclipse-nios2 from your terminal. When asked for a **Workspace**, select the folder you have just created in the previous step



Use File->New->Nios II Application and BSP from Template to create your new project



- Under Target hardware information->SOPC Information File name, you need to select the
  - \*.sopcinfo file that contains your Nios CPU. In our case is located in for dir>/rtl/core/dp core/dp core.sopcinfo
- Under Application project->Project name : osd\_overlay
- Make sure that Project location is set to ct\_dir>/software/osd\_overlay by default gets located at default gets located at default gets located at fer dir>/rtl/core/

#### Select Blank Project as Templates and Click Finish



You will end up in a software folder structure as follows:



#### 2. Configure the bsp.

In eclipse, right-click on **Project Explorer->custom\_component\_bsp** and select **Nios II->BSP Editor** 



- The **BSP Editor** opens, make the following changes:
  - Settings->Common->hal->sys\_clk\_timer: none
  - Settings->Common->hal->timestamp\_timer: sys\_clock\_timer
  - Settings->Advanced->hal->log\_port: jtag\_uart



Then click on Generate and Exit.

**3.** Adding libraries to the application: In **Project Explorer**, right-click on <code>osd\_overlay</code> application and select **Properties**.

In the dialog box, select **Nios II Application Properties->Nios II Application Paths** and add the Library projects



#### Then click **Apply** and **OK**

#### 3.2.Importing the code

Copy all the source files provided in the source folder into osd overlay



Then you can go to the Project Explorer and right-click on **Refresh** to update the file list with the source code added and update the *Makefile* 



#### 3.3. Examine the code

If we open the source folder we see the already familiar files we have been using in previous designs: debug, config, intel\_fpga\_i2c, rx\_utils, tx\_utils and main.cpp

But we have now a new folder named **osd**, which contains all the supporting code we need to create graphic content in a memory area that we will convert to a video frame (using the **Frame\_Reader** component instantiated in hardware) to superimpose text and graphic shapes on top of live video.



#### 3.4. Exploring the graphic library

Inside the **osd** folder, we find the following directory tree with the different components which constitute our complete graphic library implementation. The complete on screen display engine is composed by a top level class (**OSD**), which uses a **video\_display** class as a mean to abstract a memory\_buffer and link with the underlying hardware and a **graphic\_library** implementing the methods to draw shapes and text strings on that memory\_buffer. Ultimately, the text strings use the different **fonts** structures provided. Let's have a deep dive!



#### video\_display

- This is the base class which allocates and maps a certain memory buffer in the system memory (DDR3) and remaps it to the same address location expected by the osd\_vfr frame reader hardware module.
- It has methods to reserve, allocate and initialize memory blocks that we will use as frames to draw our overlay content.

#### graphics\_lib

- This class is based on video\_display and adds functions and methods to draw graphical content like simple shapes (Lines, Boxes and Rounded\_Boxes) and Text Strings and Characters.
- These functions are represented here as illustration purposes to showcase a simple way to add OSD content to your application, they are not fully optimized versions.

• For some of the functions we have added a transparency argument to illustrate how you can modify and grow your own library to support more sophisticated alpha blending effects.

#### fonts

- We have included, as a sample, some fonts that can be used with the graphic library to represent text strings. We have added different sizes and font names that can cover many different use cases.
- Please note that you can print these text strings using your preferred combination of background and foreground colors.
- NOTE: We have used a specific script with GIMP (<a href="https://www.gimp.org/">https://www.gimp.org/</a>) to extract the fonts. We are planning an upcoming session on how to use gimp to extract and make usable for your application any font installed in your computer.

#### o osd.cpp, osd.hpp

- This is the top level class which defines and instantiates an OSD object in the application to allow the generation of graphical content.
- It has as parameters the width and height of the graphic layer we want to generate. This is typically the same as our output image resolution to have full screen overlay capabilities.

See in the diagram below a logic association among all the classes and components explained above.



#### 3.5. Modifying our main program to configure the new elements

We start adding the corresponding header files of the new components included in the application: **Frame\_Reader** and **Switch**.

We also need to make some additional configuration to the mixer to account for the newly added layer for OSD.

```
In main.cpp
#include "Frame_Reader.hpp"
#include "Switch.hpp"
```

#### **Configuring the Frame\_Reader:**

We first create an object of Frame\_Reader class:

```
Frame_Reader osd_vfr(VIP_PIPELINE_OSD_VFR_BASE, -1);
```

We configure now the resolution of the frame we want to read and the base address where we should start to retrieve data.

```
//osd_vfr.set_frame_information(1920,1080,0);
IOWR(VIP_PIPELINE_OSD_VFR_BASE, 5, 0x00f00438); // This is the resolution of our output image
osd_vfr.set_frame_address(0x8000000); // Remember in the hardware configuration we set this as
Frame Buffer Memory Base Address
osd_vfr.start(); // Set the GO bit to start our component
```

NOTE: There is a bug in the current version of the Frame Reader API. The

```
void Frame_Reader::set_frame_information(unsigned int width, unsigned int height, unsigned int interlace_nibble) {
   do_write(VFR_FRAME_INFORMATION, (width & 0x7FF) | ((height & 0x7FF) << 13) | ((interlace_nibble & 0xF) << 26));
}</pre>
```

is not correctly implemented in the auto generated Frame\_Reader.cpp file and produces wrong functionality on the component. It should have been implemented as follows:

```
void Frame_Reader::set_frame_information(unsigned int width, unsigned int height, unsigned int interlace_nibble) {
   do_write(VFR_FRAME_INFORMATION, (width & Ox1FFF) | ((height & Ox1FFF) << 13) | ((interlace_nibble & OxF) << 26));
}</pre>
```

In order to overcome this issue we have 2 options:

> Replace the set frame information function directly in the bsp:

This solution has a caveat, as every time you generate the bsp the file gets automatically reverted to its original configuration and you would need to redo the modification.

Use a direct IOWR instruccion:

```
IOWR(VIP_PIPELINE_OSD_VFR_BASE, 5, 0x00f00438);
```

------

Please note that in Frame Reader only mode you set the frame dimensions through the Frame Information register and the frame start address through the Frame Start Address register.

See below the corresponding bits (from the VIP User Guide) within Frame Information register to set the parameters.

| 5 | Frame Information | Y | Y | N/A | RW | Bit 31 of this register is the Available bit used only in the frame writer mode. A 0 indicates no frame is available and a 1 indicates the frame has been written and available to read. |
|---|-------------------|---|---|-----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                   |   |   |     |    | Note: In Frame Writer only mode, you must acknowledge each available frame before the next frame is available. Refer to the acknowledge bit in the Misc register.                        |
|   |                   |   |   |     |    | Bit 30 of this register is unused.                                                                                                                                                       |
|   |                   |   |   |     |    | Bits 29 to 26 contain the interlaced bits of the frame last written by the buffer.                                                                                                       |
|   |                   |   |   |     |    | Bits 25 to 13 of this register contain the width of the frame last written by the buffer.                                                                                                |
|   |                   |   |   |     |    | Bits 12 to 0 of this register contain the height of the frame last written by the buffer.                                                                                                |
|   | -                 |   |   |     |    |                                                                                                                                                                                          |

#### **Configuring the Switch:**

We are using the switch to duplicate the input video stream. We have generated a switch component with 1 input and 2 outputs and we want to route the input flow to both outputs.

The C++ VIP API for the switch is not fully curated yet, so we would need to perform direct IOWR accesses to setup the configuration. The start() method is included as all the VIP components are inherited from VipCore.hpp

```
// Switch configuration
// We don't provide a curated API yet
// We need to manually issue writing operations

188

10WR(VIP_PIPELINE_SWI_BASE,4,1); //Dout0 control, route din_0
10WR(VIP_PIPELINE_SWI_BASE,5,1); //Dout1 control, route din_0
10WR(VIP_PIPELINE_SWI_BASE,5,1); //Output Switch register, enable new values at the SWI output swi.start();
```

#### Looking at the VIP User Guide we see the Switch registers as follows:

| 3 | Output Switch        | Writing a 1 to bit 0 indicates that the video output streams must be synchronized; and the new values in the output control registers must be loaded.                                               |
|---|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4 | Dout0 Output Control | A one-hot value that selects which video input stream must propagate to this output. For example, for a 3-input switch:  • 3'b000 = no output  • 3'b001 = din_0  • 3'b010 = din_1  • 3'b100 = din_2 |
| 5 | Dout1 Output Control | As Dout0 Output Control but for output dout1.                                                                                                                                                       |

We set the input routed to Dout 0 in address=4, and Dout 1 in address=5.

Every time we change the switch configuration we need to write a '1' into the BitO of Output Switch register to take effect.

#### **Configuring the Mixer:**

As we explained in the hardware section of this manual, we have modified the Mixer to include an additional layer for the video stream coming from the Frame\_Reader component. We also explained that we have enabled the alpha channel for this layer and we want to have IN\_STREAM\_ALPHA as the stream coming to this port will have 4 color components (ARGB). Thus, the required mixer configuration is as follows:

Mixer mixer(VIP PIPELINE MIXER BASE, 4); // 4 layers mixer: background, original video, rgb2gray, osd

We need to configure the parameters for the different layers:

```
mixer[0].set offset(0, 0);
                                         // Background layer offset 0,0
     mixer[0].enable layer();
174
175 mixer[1].set offset(40, 300);
                                        // PiP position of original (scaled) video
176 mixer[1].disable_layer();
177 mixer[2].set_offset(990, 300);
178 mixer[2].disable_layer();
                                         // PiP position of rgb2gray video
179 mixer[3].set offset(0,0);
                                         // OSD layer offset to 0,0 for full screen coverage
180 mixer[3].disable_layer();
     mixer[3].set alpha blending mode(MixerLayer::IN STREAM ALPHA); // set the ALPHA mode for the layer
181
182
183
     mixer.start();
```

Background layer [0] is always enabled. Video layers [1] & [2] are controlled in run time and enabled when there is active video detected in the DisplayPort input and disabled otherwise. The graphic layer [3] is originally disabled until we get it configured and some graphic content written to display.

**NOTE**: It's recommended to keep the graphic layer disabled before initialization of the frame reader component, otherwise the frame information is not set and can create corrupted frames to the mixer and create visual artifacts, can even create backpressure in the system making impossible the right visualization. Once the Frame Reader component is set, we can enable the mixer layer and modify "on the fly" the overlay content using the methods in the graphic library.

#### 3.6. Adding graphics to our final image

Once we have all of our video pipeline configured it's time to use the graphic library to generate content to be displayed on top of live video.

We start by creating our OSD object, with the same resolution as our background.

In main.cpp we declare an object of OSD class providing the full resolution as parameters for the constructor

```
OSD osd(1920, 1080);
```

The **OSD** class has some private properties for dimensions and an exposed graphic\_layer object from the **Graphics** class.

```
20⊖ class OSD {
         * Properties *
23
24
        private:
            int width;
26
27
28
            int height;
            long screen_pixel_count;
29
30
            Graphics graphic_layer_1;
31⊝
32
         * Methods *
35
            OSD(int osd_width, int osd_height); // Constructor
36
37
            ~OSD(void); // Destructor
```

By creating the **osd** object, we are calling the class constructor that is allocating a buffer of dynamic memory and initializing it to be at our desired resolution and get located in an address space accessible by our **Frame\_Reader** hardware component.

```
21 * Constructor
22 */
23@ OSD::OSD(int osd_width, int osd_height){
25
       width = osd_width;
26
       height = osd_height;
27
       if(graphic_layer_1.Init(width, height, VIDEO_DISPLAY_COLOR_DEPTH, 0x08000000, 1)){
28
           printf("Memory allocation error (graphic_layer_1)!");
29
30
           while(1);
       }
31
32
       screen pixel count = width * height;
33
34
35
       // Clear the frame buffer to initial content
       // We set black color and full transparency
36
       graphic_layer_1.Draw_Box(0,0,width,height,0x0000000,1,0xFF);
38 }
```

VIDEO\_DISPLAY\_COLOR\_DEPTH is declared as 32 (8 bits per ARGB color planes)

**0x08000000** is the Frame Reader Memory Base Address we set at hardware configuration time.

Note that we set the same value in the software for consistency:

osd\_vfr.set\_frame\_address(0x8000000);



Recall the **Frame\_Reader** configuration, with a base address of 0x08000000. But we can change this value at run-time by setting a different value using the <code>set\_frame\_address</code> method showed above. If you do this, you might need to modify the argument passed to the method Init in the **OSD** constructor to match.

**NOTE**: You can also modify the class to accept an additional parameter to the function, being this the address where you want to locate your buffer.

Ultimately, this address is stored in the vd\_buffer\_location property of the **Video\_Display** class and remapped into the <code>Allocate\_Buffers</code> method.

See below the Init function that sets all the graphic\_layer properties, as well as calls Allocate Buffers method.

```
38⊕ int Video_Display::Init(int width, int height, int color_depth, int buffer_location, int num_buffers){
       int i, error;
40
       // We'll need these values more than once, so let's pre-calculate them.
41
42
       vd_bytes_per_pixel = color_depth >> 3; // same as /8
43
       vd_bytes_per_frame = ((width * height) * vd_bytes_per_pixel);
45
       // Fill out the display structure
46
       vd width = width;
47
       vd height = height;
48
       vd color depth = color depth;
       vd num buffers = num buffers;
       vd_buffer_location = buffer_location;
vd_buffer_being_displayed = 0;
50
51
52
       vd buffer being written = 0;
53
        // Allocate our frame and descriptor buffers
55
       error = Allocate Buffers();
56
       vd_screen_base_address = ((int)(vd_buffer_ptrs[vd_buffer_being_written]->buffer));
57
58
        return(error);
60 }
```

Allocate\_Buffers creates dynamic memory portions and remaps the address to a specific location to be accessible by our hardware.

```
98@ int Video_Display::Allocate_Buffers(void){
         int i, ret code = 0;
100
         /* Allocate our frame buffers and descriptor buffers */
101
        for(i=0: i<vd num buffers: i++){</pre>
102
            vd buffer ptrs[i] = (video frame*) malloc(sizeof(video frame));
103
104
105
            if(vd_buffer_ptrs[i] == NULL){
                 ret code = -1;
107
            }
108
109
            if(vd buffer location == VIDEO DISPLAY USE HEAP ) {
                 vd_buffer_ptrs[i]->buffer = (void*) alt_uncached_malloc((vd_bytes_per_frame));
110
111
112
                 if(vd_buffer_ptrs[i]->buffer == NULL)
113
                     ret code = -1;
114
115
             else
116
                 vd_buffer_ptrs[i]->buffer = (void*)(vd_buffer_location + (i * vd_bytes_per_frame));
117
118
             vd_buffer_ptrs[i]->desc_base = ((void*) 0);
119
120
121
         return ret_code;
```

Finally, the **OSD** constructor uses one of the graphic functions to draw a full screen rectangular box to initialize all the random memory content to color BLACK (0x000000) and with full transparency (0xFF)

We will see details on the graphic library in the next section.

```
200/*
21 * Constructor
22 */
23@ OSD::OSD(int osd width, int osd height){
25
       width = osd width;
26
       height = osd height;
27
       if(graphic layer 1.Init(width, height, VIDEO DISPLAY COLOR DEPTH, 0x08000000, 1)){
28
29
           printf("Memory allocation error (graphic layer 1)!");
30
           while(1);
31
       }
32
       screen pixel count = width * height;
33
34
       // Clear the frame buffer to initial content
35
36
       // We set black color and full transparency
37
      graphic layer 1.Draw Box(0,0,width,height,0x000000,1,0xFF);
38 }
```

#### 3.7. Using the graphic library

Once we have set all the **OSD** class configuration and allocated the memory buffer which constitutes our whiteboard, it's now time to draw on it. For that, we will use the methods available in the **Graphics** class defined in the Graphics lib.hpp and Graphics lib.cpp files.

The **Graphics** class provides with additional methods to **Video\_Display** class, these methods are fundamentally used to print text and draw simple shapes on the allocated buffer memory, and ultimately on screen.

```
Class Graphics: public Video Display {

"Properties"

"Rethods"

"Methods"

"Methods"

"Methods ()

"public:

"Graphics(); // Constructor

"Graphics(); // Destructor

"Oraphics(); // Constructor

"Graphics(); // Constructor

"Graphics(); // Constructor

"Graphics(); // Constructor

"Graphics(); // Destructor

"Void "pet_Graphic_Base_Address(void);

"Graphical */

private:

void Set_Fixe(int horiz, int vert, unsigned int color);

void Set_Round_Corner_Points(int cx, int cy, int x, int y, int x traight width, int straight height, int color, char fill);

void Pram_India_Line(short horiz start, short horiz end, int vert end, int color, char transparency);

void CopyImagerObuffer(char* dest, char* str., int sort width, int rc_leight);

public:

void Draw_Line(int horiz_start, int vert_start, int horiz_end, int vert_end, int color);

void Draw_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int radius, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int vert_start, int horiz_end, int vert_end, int color, int fill, char transparency);

void Draw_Rounded_Box(int horiz_start, int);

"Intellegent
```

There are public functions to draw lines, boxes and rounded boxes and other ones to print text strings and characters. These functions rely on other private functions to perform all the pixel manipulations needed to build the graphic elements.

We will not go into full details on how those functions have been implemented (you can have a complete view on the file Graphics lib.cpp provided in clear source text form).

Let's anyway go through a couple of examples on what information is required to use them:

void Draw\_Rounded\_Box(int horiz\_start, int vert\_start, int horiz\_end, int vert\_end, int radius, int color, int fill, char transparency);

This function is used to draw a rectangular box with rounded corners. It accepts the following parameters:

- int horiz\_start: horizontal offset from the origin
- int vert\_start: vertical offset from the origin
- int horiz\_end: where to finish. Width can then be calculated as (horiz\_end horiz\_start)
- int vert\_end: where to finish. Height can then be calculated as (vert\_end vert\_start)
- int radius: to apply on the rounded corners
- int color: color in RGB format (24bit) of the box
- int fill: '1' means filled with same color, '0' meand only the outline is drawn
- char transparency: 0 means fully opaque, 255 means fully transparent. There are 255 possible transparency levels applicable.

void Print\_String\_Alpha(int horiz\_offset, int vert\_offset, int color, int background\_color, font\_struct font[], const char string[]);

This function is used to print text strings on screen. It accepts the following parameters:

- int horiz\_offset: horizontal offset from the origin
- int vert\_offset: vertical offset from the origin
- > int color: foreground/font color
- int background\_color: background color
- font\_struct font[]: selected font (we are providing some sample fonts in the software application)
- const char string[]: text information to print as a string of characters.

By using the functions provided in the **Graphics** class we can enrich the information we show on screen. In this application we have created an example use case as shown in the picture below by using the following instructions:

```
osd.graphic_layer_1.Print_String_Alpha(550, 100, WHITE 24, BLACK_24, arialbold_60, "Testing_graphics_lib on Nios2"); osd.graphic_layer_1.Print_String_Alpha(750, 200, BLACK_24, WHITE_24, arialbold_34, " Full screen white board ");
232
233
234
       osd.graphic_layer_1.Draw_Box(30,290,940,810,RED_24,0,0); osd.graphic_layer_1.Draw_Box(29,289,941,811,RED_24,0,0); osd.graphic_layer_1.Draw_Box(28,288,942,812,RED_24,0,0);
235
236
238
       osd.graphic_layer_1.Draw_Box(980,290,1890,810,GREEN_24,0,0);
osd.graphic_layer_1.Draw_Box(979,289,1891,811,GREEN_24,0,0);
239
240
241
       osd.graphic_layer_1.Draw_Box(978,288,1892,812,GREEN_24,0,0);
242
243
       osd.graphic_layer_1.Draw_Rounded_Box(330,840,620,900,15,DARKRED_24,1,0);
245
       osd.graphic_layer_1.Print_String_Alpha(350, 850, SILVER_24, DARKRED_24, arialbold_34, "Original source");
246
247
       osd.graphic layer 1.Print String Alpha(1230, 850, SILVER 24, BLACK 24, arialbold 34, "RGB2Gray converted");
248
249
       osd.graphic_layer_1.Print_String_Alpha(320, 750, GOLDENROD_24, BLACK_24, arialbold_34, " Inside video label ");
250
       osd.graphic_layer_1.Print_String_Alpha(1080, 350, GREEN_24, BLACK_24, arialbold_15, "Update content at refresh rate");
251
252
        osd.graphic_layer_1.Print_String_Alpha(470, 940, DEEPPINK_24, BLACK_24, segoescriptbold_42, "Can also add fancy fonts & colors ;)");
253
254
       osd.graphic layer 1.Draw Box(1400,540,1450,580,GREEN 24,0,0);
       osd.graphic_layer_1.Draw_Box(1300,460,1550,650,GREEN_24,0,0);
256
       osd.graphic_layer_1.Draw_Line(1425,300,1425,800,2,WHITE_24);
257
       osd.graphic_layer_1.Draw_Line(990,560,1880,560,2,WHITE_24);
258
       mixer[3].enable_layer();
```

Please note that we are providing definition for a large collection of colors in <code>Graphics\_lib.hpp</code> file Don't forget to enable the mixer's layers to see the results on screen.



Even this is not a fully optimized graphic library, still allows to update on screen information significantly fast (for a small area), as we are sampling here by placing a counter on top of our **rgb2gray** converted video.

This code doesn't represent a frame counter and it isn't bind to any timer for accurate representation, it's just a counter updated every time the main loop executes.

We use snprintf function to convert an integer value to string, which is compatible with the parameter expected in the Print String Alpha function.

**NOTE:** In cproject\_dir>/software/source/osd/fonts we have provided some sample fonts to be used with the implemented graphic library. This is just a sample of different sizes and even fancy fonts like digital7 and segoescriptbold. We have used gimp (<a href="https://www.gimp.org/">https://www.gimp.org/</a>) to extract and generate the fonts with a specific script. We are planning a new session with advanced topics on graphic library, including how to create your own fonts.



#### 3.8. Building and launching program execution

After doing that modifications, we can generate our executable file. In Eclipse IDE, go to **Project->Build All** to compile the *bsp* and generate *osd overlay.elf* file.

To launch our application, we can go to **Run->Debug Configurations**... in the main toolbar to open *Debug Configuration* dialog.

We double-click on **Nios II Hardware** option to create a *New\_configuration*. In **Target Connection** tab, click on **Refresh Connections** to select the right *USB-BlasterII* adapter



Back to the **Project** tab, make sure the right *Project Name* and *ELF File Name* are selected and just click on **Apply** and **Debug** to launch the session



The executable file is then downloaded into the NiosII program memory and the execution is stopped right after main function is called. Just press the **Resume** button in the debugger to launch the complete execution.

```
File Edit Source Refactor Navigate Search Project Run Nios II Window Help

**Debug X2

** Thread [1] (Suspended: Breakpoint hit.)

** Thread [1] (Suspended: Breakpoint hit.)

** Inain() main.cpp.141 0x00082704

** Cerminated, exit value: O-nios2-download (10/7/20, 10:21 AM)

** nios2-download (10/7/20, 10:21 AM)

** nios2-elf-gdb (10/7/20, 10:21 AM)

** main.cpp X2  

** system.h

137

138  

int main()

139  

140  

// Force non-blocking itag uart

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

11  

1
```

If we have our video source from the external PC connected to the DisplayPort input, we will see the captured image scaled in one PiP window, side-by-side in another PiP window we have the converted to grayscale by our custom rgb2gray module and on the top layer, all the graphics we have generated with the Nios2 CPU and the graphic library.



# 4. Summary

In this lab, we have exercised with a lightweight graphic library, running on the Nios2 processor, to draw simple shapes and text strings to overlay on top of our processed live video.

- We have followed the steps to create a video pipeline able to duplicate a video stream and apply different processing before getting them mixed in PiP in the global layout
- We have configured a Frame\_Reader and the Mixer to allow mixing graphic content from a memory buffer with the live video
- We have learnt how to configure and use the graphic library to enrich the information we show on screen.