

# VIDEO PROCESSING WITH INTEL FPGAS WEBINAR SERIES - Q4'2020

**Session 1.3 – Complete VIP pipeline** 

Francisco Perez Intel FPGA Field Applications Engineer v.1 – October 2020

# Contents

| 1. | Intro | oduction                                      | 3  |
|----|-------|-----------------------------------------------|----|
|    | 1.1.  | Introduction                                  | 3  |
|    | 1.2.  | Requirements                                  | 3  |
|    | 1.3.  | References                                    | 3  |
|    | 1.4.  | Implementation diagram                        | 4  |
| 2. | Gen   | erating the hardware pipeline                 | 6  |
|    | 2.1.  | Setting up the Quartus project                | 6  |
|    | 2.2.  | Examining the project                         | 6  |
|    | 2.3.  | Understanding the external connections        | 7  |
|    | 2.4.  | Build the video pipeline in Platform Designer | 9  |
|    | 2.5.  | Integrating the VIP pipeline                  | 23 |
|    | 2.6.  | Integrate the complete module at top level    | 29 |
|    | 2.7.  | Generate the programming file                 | 37 |
|    | 2.8.  | Configuring the FPGA device                   | 37 |
| 3. | Buil  | ding the software application                 | 39 |
|    | 3.1.  | Setting up the Eclipse for Nios project       | 39 |
|    | 3.2.  | Importing the code                            | 43 |
|    | 3.3.  | Getting familiar with VIP C++ API             | 44 |
|    | 3.4.  | Controlling VIP cores from the application    | 49 |
|    | 3.5.  | Building and launching program execution      | 52 |
| 4. | Sum   | ımary                                         | 56 |

# 1. Introduction

#### 1.1.Introduction

In this lab manual we are expanding the design generated in the previous session: "Session 1.2 – Adding VIP cores" by adding additional modules to our pipeline. This will enable us to capture the incoming video (through the DisplayPort input) and do some processing like cropping and/or scaling. The processed live video will be then mixed with a test pattern background to compose the final output result.

This session will cover how to build the hardware implementation of the video pipeline and how to develop a software application for an embedded Nios II Processor to control the modules in run time.

You can follow all the steps in this guide, taking as a base project the one generated in the previous guide "Session1\_2\_Addign\_VIP\_cores\_v1.pdf".

**NOTE**: Alternatively, you can find all the final files in the archived project "1\_3\_Complete\_VIP\_pipeline.tar.gz" located in the github repository.

https://github.com/perezfra/VIP webinars Intel FPGA

- **Software flow**: Follow the steps in the chapter 3 "Building the software applications" but use the source files located in the cproject\_dir>/software/source directory instead of copying from the previous project.

#### 1.2. Requirements

On this specific implementation, we are using the following setup:

- Cyclone® 10 GX Development Kit
   https://www.intel.com/content/www/us/en/programmable/products/boards and kits/dev-kits/altera/cyclone-10-gx-development-kit.html
- Bitec DisplayPort daughter card rev.11
   <a href="https://bitec-dsp.com/product/fmc-displayport-daughter-card-revision-11/">https://bitec-dsp.com/product/fmc-displayport-daughter-card-revision-11/</a>
- Intel® Quartus Pro ACDS 20.3 https://www.intel.com/content/www/us/en/software/programmable/quartus-prime/overview.html
- CentOS 7.6 (but other Linux distros as well as Windows are supported)

#### 1.3. References

The purpose of this document is to guide you through the process of creating the different building blocks and pull all together to assembly a working application. For more detailed information about all the potential combinations and settings, you can use the following resources:

Intel FPGA DisplayPort IP User Guide
 https://www.intel.com/content/www/us/en/programmable/products/intellectual-property/ip/interface-protocols/m-alt-displayport-megacore.html

- Cyclone 10 GX DisplayPort Design Example User Guide https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug-dex-dp-c10gx.pdf
- VIP Video and Image Processing User Guide <a href="https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug\_vip.pdf">https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/ug/ug\_vip.pdf</a>
- AN745-Design Guidelines for DisplayPort Interface <a href="https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/an/an-745.pdf">https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/an/an-745.pdf</a>
- Quartus Prime Pro Installation Guide <a href="https://www.intel.com/content/dam/altera-www/global/en\_US/pdfs/literature/manual/quartus\_install.pdf">https://www.intel.com/content/dam/altera-www/global/en\_US/pdfs/literature/manual/quartus\_install.pdf</a>
- Nios II EDS installation
   https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/nios2/n2sw\_nii5v2gen2.pdf
- Embedded Design Handbook https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/nios2/edh\_ed\_handbook.pdf

# 1.4.Implementation diagram

Find, in the below figure, a high-level block diagram with the hardware implementation. Inside the FPGA, we are configuring a set of high-speed transceivers to receive and transmit the DisplayPort video streams in serialized form, acting as the **physical layer**. Attached to them, we have the DisplayPort IP cores for Sink and Source implementation, these are our **link layer** blocks.

The video packets received by the Sink are connected to a **Clocked\_Video\_Input** module in the **VIP\_Pipeline** subsystem. This video flow is then connected to downstream modules, to process it (cropping/scaling), until get it finally mixed with a test pattern background before sent to the **Clocked\_Video\_Output** component connected to the DisplayPort TX interface.



In this design we are modifying the  $vip\_pipeline.qsys$  subsystem by adding additional modules.

- VIP\_Pipeline subsystem We are adding the following VIP cores
  - Clocked Video Input: module used to capture pixel video data from the DisplayPort Sink core and convert it to a compatible Avalon ST-Video stream, to be consumed by downstream modules.
  - **Clipper**: Module we can use to crop and select a rectangular portion of the incoming video frames. Can be controlled in run time.
  - **Scaler**: Allows to change the resolution of the image. This is a high-quality polyphase scaler. It has the capabilities to load the optimal coefficient sets in runtime, according to input/output resolutions configured.
  - **Frame Buffer**: Configured as Triple Buffer mode, allows to compensate the jitter generated by the Scaler and absorbs any drift between input/output video clocks. Can be used to perform a controlled frame rate conversion.
  - Test Pattern Generator: we use this module to generate static video patterns we can use to drive the output video interface in the absence of live input video. We use the generated frames as background layer.
  - Mixer: configured as 2 input layers, it mixes the content from the TPG and the live video.
     Allows the freely placement of the video layer, on top of the background, as long as the boundaries are respected.
  - Clocked Video Output: it converts back the Avalon ST-Video streams processed by VIP cores to parallel pixel video data (RGB pixel information and synchronization signals: VSYNC/HSYNC/DE) to drive the DisplayPort IP Source core. We are configuring this block to generate a 1920x1080p60 resolution.
- DDR3 EMIF In order to buffer the video data, we need to have access to some memory banks used as frame buffers. In the Cyclone10 GX devkit we have available a DDR3 interface with 32bit data width running at 933MHz. This provides us enough bandwidth to our purposes. We will implement a suitable DDR3 EMIF controller that will connect to our VIP Frame Buffer core within the VIP\_pipeline.
- TX\_Video\_PLL We are reusing the PLL added in the previous session to generate a free-run pixel clock frequency to always being able to drive the video output.

  For 1920x1080p60 resolution, the pixel clock frequency needed is 148.5MHz. We are using a Cyclone10GX IOPLL block with a 135MHz clock as input clock (already used as reference for the transceivers blocks).

# 2. Generating the hardware pipeline

# 2.1. Setting up the Quartus project

We are using, as base project, the design generated in the previous step ("2\_Adding\_VIP\_cores"). This project already contains the instantiations of DisplayPort sink and source, other necessary blocks like PLLs and Nios II CPU, as well as an initial VIP pipeline to generate an output video pattern.

Let's create a new empty folder "3\_Complete\_VIP\_pipeline" and copy the following directories from the mentioned previous project.

Copy the quartus, rtl and software folders from <session1.2\_adding\_vip\_cores\_project\_dir>/ to the new created folder, from now we will refer to it as cores\_project\_dir>/



Let's open the project in Quartus Pro and examine it. Open ct\_dir>/quartus/c10\_dp\_demo.qpf

NOTE: If you decide to use the files provided in **1\_3\_Complete\_VIP\_pipeline.tar.gz** package, just extract the files in the archived file, open the Quartus project located at <extracted\_folder>/quartus/c10\_dp\_demo.qpf and you can jump directly to Generating the Programming file, as all the modifications have been done already.

# 2.2. Examining the project

With the project already loaded in Quartus, open  $project_dir>/rt1/core/dp_core.qsys$  in Platform Designer. Right-click on the system view to Collapse all.



This Platform Designer system contains different IP variations:

- Clock & Reset bridges
- Nios II Processor & peripherals (onchip\_mem, jtag uart, timer, i2c master, ...)

It also contains another Platform Designer files as subsystems, to build a hierarchical design:

- **dp\_rx**: This is a subsystem including the Displayport IP configured as Sink, with some additional clock bridges and AVMM Pipelined Bridge to connect the NiosII Processor
- **dp\_tx:** This is a subsystem including the Displayport IP configured as Sink, with some additional clock bridges and AVMM\_Pipelined\_Bridge to connect the NiosII Processor
- **vip\_pipeline:** This is the subsystem we created in the last session and we will be editing it to include additional VIP cores to complete our video processing application.

# 2.3. Understanding the external connections

We already discussed, in the previous design, which are the interfaces exported out of Platform Designer. We saw how to connect them externally, to close the video pipeline with the DisplayPort IP cores, to receive and transmit video from/to external devices.

As a recap, let's discuss again here those interfaces related to Video Pixel data and sync signals, and how to connect them to the CVI and CVO modules in the VIP\_pipeline



DP\_TX -> Let's expand the dp\_tx instance in dp\_core.qsys

The target exported signals to connect our CVO are:

 tx\_vid\_clk, tx\_video\_in: this is where we will connect our VIP pipeline to drive video content through the DisplayPort IP. Let's explore the interface more detailed, having a look at the symbol generated in Platform Designer



The  $dp\_source\_tx\_video\_in$  interface allows glue-less connection with Clock Video Output component.

• **DP\_RX**: For the Sink interface we can do a similar study and find interfaces to connect to the Native PHY RX transceiver block, as well as to manage reconfiguration and the auxiliary channel.



We are interested in how to connect out Clocked Video Input (CVI) component to capture the video content received by the IP.

- **sink\_rx\_video\_out & sink\_rx\_vid\_clk**: are the conduits we will use for that purpose. Please note that, in this case, some simple adaption logic is required to map correctly the signals. We will go into more details in the next section where we are covering input video capturing



Exported video

We will do all of these connections in the top level file c10 dp demo.v

# 2.4. Build the video pipeline in Platform Designer

Now we know how to connect the CVI & CVO components together with the DisplayPort IP cores, let's build a video processing chain to capture DisplayPort incoming video, process it and display on a DisplayPort external monitor.

- 1. Open Platform Designer



- 3. In the current subsystem, we are using a **Test Pattern Generator** (tpg) and **Clocked Video Output** (cvo) cores to generate a static pattern on the output display. Let's now add what is necessary to capture, process and display live incoming video.
- 4. To capture incoming video we need a **Clocked Video Input** core. Go to **IP Catalog->Library->DSP->Video and Image Processing->Clocked Video Input II** and click **Add.** The dialog box to parameterize the core will open
  - Enable the **Use control port** to export an Avalon-MM slave where we will connect our Nios CPU and keep the rest of parameters by default.
  - 8 bits per color
  - 3 color planes (RGB)
  - 1920x1080 as initial resolution

Note in the block diagram the clocked\_video interface. We will export this interface to connect with the dp\_sink\_rx\_video out interface on the DisplayPort receiver IP core.





- 5. Rename it as cvi
- 6. Next, we are adding a clipper to select and crop a Region of Interest of our incoming video. Go to IP Catalog->Library->DSP->Video and Image Processing->Clipper II and click Add.



- Enable the Use control port to export an Avalon-MM slave where we will connect our Nios CPU
- 8 bits per color
- 3 color planes (RGB)
- 1920x1080 as maximum resolution
- Clipping method: Rectangle

Note in the block diagram that this core has 2 Avalon Video-ST interfaces: din and dout. This module is intended to be connected internally to other modules and don't export externally.

- 7. Rename it as clp.
- 8. Then, let's add a Scaler IP, that way we can resize the input video to any other arbitrary resolution. Go to IP Catalog->Library->DSP->Video and Image Processing->Scaler II and click Add. The Scaler allows different configurations from low to a very high quality, making a tradeoff with regards to resource utilization. From a simple NEAREST\_NEIGHBOUR to a sophisticated EDGE\_ADAPT, can be selected in the Scaling algorithm field:



#### Select the following parameters:

- Bits per symbol: 8
- Symbols in parallel: 3
- Enable runtime control on output frame size: Yes
- Maximum frame width/height: 1920/1080
- Scaling algorithm: POLYPHASE
- Load scaler coefficients at runtime: Yes

The VIP C++ API is providing some methods to allow dynamic generation of coefficients sets according to the input/output dimensions set at the scaler. So, in run time we are able to calculate new coefficients either when the input resolution change or we apply a different scaling factor. We will practice this in the software development part of this tutorial.



Same as the Clipper module, this core has 2 Avalon Video-ST interfaces: din and dout. This module is intended to be connected internally to other modules and don't export externally.

#### 9. Rename as scl

10. Due to the nature of the Avalon ST-Video protocol and how the data is transferred (frame wise packetized), we need to add an intermediate memory to buffer frames and avoid pipeline stalls (will study this in more detail in upcoming sessions). This frame buffer can also be used to compensate for non-synchronous video input/output clocks and to perform frame rate conversion.

Go to IP Catalog->Library->DSP->Video and Image Processing->Frame Buffer II and click on Add

- Select frame size as: 1920/1080
- Bits per color sample: 3
- Number of color planes: 3
- Use separate clock for the Avalon-MM master interfaces: Yes
- Avalon-MM master local ports width: 256
  - This is because we are using an external DDR3 mem of 32bits data bus in quarter rate configuration: 32b x 2(DDR) x 4(Quarter rate) = 256b local bus
- FIFO depth Write/Read: 128
- Av-MM burst target Read/Write: 64
  - Video is, by nature, a sequential data pattern on the memory that benefits for large bursts. In the DDR3 memory controller we will add (later on this tutorial) supports a max burst length of 64.
  - FIFO should be set at 2x larger that the burst length, that way we can use "double buffer" mode to increase efficiency.

- Enable Frame dropping and repetition to allow for frame rate conversion and asynchronous clocks
- Enable Drop invalid frames



The Frame Buffer has a 2x Avalon-ST ports for video in/out (din, dout) and 2x Avalon-MM master ports for writing and reading back frames from the external DDR memory bank (mem\_master\_wr, mem\_master\_rd). Having 2 different clocks for video and memory ports allows clock-crossing functionality and to run the video streams and memory banks at different frequencies.

#### 11. Rename it as vfb

12. In order to make a final output composition of our processed video along with the static pattern generation, we need to include a Mixer core in our pipeline.

Go to IP Catalog->Library->DSP->Video and Image Processing->Mixer II and click on Add

- Select Frame Width/Height to: 1920/1080
- Bits per color sample: 8
- Synchronize background to layer 0: Enable
- Number of inputs: 2



The symbol for the mixer shows 2x Avalon-ST input ports (din0, din1) and 1 Avalon-ST output with the final mixing (dout).

By using the Avalon-MM control port and the provided C++ API, we will be able to enable/disable the visualization on the layers (Background layer cannot be disabled) and to position each layer with a relative offset to background (0, 0) as long as we are not exceeding the boundaries.

#### 13. Rename it to mixer

We are adding the DDR3 EMIF controller outside the <code>vip\_pipeline</code> susbsystem. We are, indeed, adding the DDR3 EMIF controller in the higher hierarchy level <code>dp\_core</code>.

We are doing this because, in following sessions, we are sharing the DDR3 memory with the Nios CPU to run the executable program, as well as to implement the buffer memory to add text and graphic content on top of our live video.

In order to access the DDR3 EMIF from the **vfb** in the vip\_pipeline, we need to export the 2x Avalon-MM generated. We are doing this using an Avalon-MM Pipeline Bridge, whose functionality is twofold:

- Consolidates the 2x Avalon-MM masters (read/write) from the vfb into a single one
- Allows better control over the Avalon-MM architecture topology, by creating branches, to ease timing closure in congested systems
- 14. Go to IP Catalog->Library->Basic Functions->Bridges and Adaptors->Memory Mapped->Avalon Memory Mapped Pipeline Bridge and click on Add
  - Data width: 256 (same as vfb)

- Address width: 32 (to be consistent with what is generated in the av-mm for vfb)
- Maximum burst size: 64 (same as vfb)



#### 15. Rename it as mm\_bridge\_emif

The DDR3 EMIF controller we are adding later will generate its own user clock and reset lines, and we will need to connect these lines to our Video Frame Buffer. To allow this, let's add some additional Clock and Reset bridges to export the interfaces and allow external connections.

- 16. Go to IP Catalog->Library->Basic Functions->Bridges and Adaptors->Clock->Clock Bridge and click on Add
- 17. Rename it as clk\_emif
- 18. Go to IP Catalog->Library->Basic Functions->Bridges and Adaptors->Reset->Reset Bridge and click on Add

The generated reset signal is already synchronized at source (in the EMIF controller), so don't need to sync again here.

Synchronous edges: none



#### 19. Rename as reset\_emif

We have already finished to add all the necessary components for our application. Let's now rearrange them for better connection readability, export the interfaces needed to be used externally and make the internal connections within the subsystem.

#### 20. Re-arrange components

Right-click on the System View pane and select: Collapse All

Use the UP/Down blue arrows in the side toolbar to organize the order of the different components, according to the following picture:



#### 21. Exporting interfaces

Let's export the following conduits and signals (in addition on what we have already exported before)

- cvi: cvi\_status\_update\_irq
- o cvi: cvi\_clocked\_video
- o clk\_emif: in\_clk
- o **reset\_emif**: in reset
- o mm\_bridge\_emif: m0

#### 22. Making the connections.

We will use the filtering capabilities of Platform Designer to make easier the different connections in crowded subsystems.

#### - Connect Clock and Resets

At the bottom of the System View pane, you can find the click on Select Filter Button
The Filters Dialog appears: Filter by Clock and Reset Interfaces



Do the following connections:

- Clock\_avmm: out clk to
  - Reset\_in: clk
  - Mm\_clock\_crossing\_bridge\_0: s0\_clk
- Reset\_in: out\_reset to
  - Mm\_clock\_crossing\_bridge\_0: m0\_reset
  - Mm\_clock\_crossing\_bridge\_0: s0\_reset
  - **Tpg\_0**: main\_reset
  - Cvi: main\_reset
  - Clp: main\_reset
  - Scl: main\_reset
  - Vfb: main reset
  - Mixer: main\_reset

- Cvo: main\_reset
- Clock\_vip: out\_clk to
  - Mm\_clock\_crossing\_bridge\_0: m0\_clk
  - **Tpg\_0**: main\_clock
  - Cvi: main\_clock
  - Clp: main\_clock
  - Scl: main\_clock
  - Vfb: main\_clock
  - Mixer: main\_clock
  - Cvo: main\_clock
- Clk\_emif: out\_clock to
  - Mm\_bridge\_emif: clk
  - Vfb: mem\_clock
- Reset\_emif: out\_reset to
  - Mm\_bridge\_emif: reset
  - Vfb: mem\_reset



# Avalon-MM Now, let's filter by Avalon-MM Interfaces and make the following connections

Connect the mm\_clock\_crossing\_bridge master interface to all the VIP cores slave ports

o mm\_clock\_crossing\_bridge\_0: m0 to

tpg\_0: control
 cvi: control
 clp: control
 scl: control
 mixer: control
 cvo: control

Make the connections of the Frame Buffer with the EMIF pipeline bridge

o mm\_bridge\_emif: s0 to

vfb: mem\_master\_wrvfb: mem\_master\_rd



#### Avalon-ST

And now let's filter by Avalon-ST Interface to, actually, build the pipeline topology where our video packets will flow through

Cvi: dout\_0 -> clp: din
 Clp: dout -> scl: din
 Scl: dout -> vfb: din
 Vfb: dout -> mixer: din1

Tpg\_0: dout -> mixer: din0

o Mixer: dout -> cvo: din



This concludes the internal connection of all the modules within the vip pipeline subsystem

#### 23. Solving Memory Mapped address conflicts

You might have noticed some error messages in the System Messages tab highlighting Memory Mapped overlapping errors



We have connected 6 slaves (CVI, CLP, SCL, TPG\_0, MIXER and CVO) to the same master mm\_clock\_crossing\_bridge:m0, and some of them have the same Base address. We can identify this by selecting m0 master in the Address Map tab.



We can solve this issue by selecting System->Assign Base Addresses in the main toolbar



After execution, each slave will have its exclusive address space



24. With this, we have finished the elaboration of our VIP pipeline. Let's now integrate it with the rest of the system

# 2.5. Integrating the VIP pipeline

- 1. In Platform Designer, open the ct\_dir>/rtl/core/dp\_core.qsys. This will be our higher hierarchical level where we will instantiate and connect our newly generated vip pipeline.qsys
- 2. As we had already instantiated the <code>vip\_pipeline</code> in the design, as part of the loading process of <code>dp\_core</code>, <code>vip\_pipeline</code> gets refreshed to account for the changes we have made. <code>vip\_pipeline</code> shows now the new ports and interfaces added in the previous step. Let's connect them.



3. Our vip\_pipeline module already had the clock\_vip and cvo\_clocked\_video interfaces exported. We were using vip\_pipeline: cvo\_clocked\_video conduit to connect to the dp\_tx: dp\_source\_tx\_video\_in conduit of the DisplayPort transmitter IP core.



In order to connect our CVI with the DisplayPort RX interface, we would need to export the vip\_pipeline: cvi\_clocked\_video input conduit that we will use to connect to the dp\_rx: dp\_sink\_rx\_video\_out to ingest the video captured by the DisplayPort receiver IP core. Note that we will need to add some simple mapping logic to adapt the signal behavior. We will be doing this next in the top level file c10 dp\_demo.v





4. Add the DDR3 EMIF controller.

As we are buffering incoming video signal, we need to access to the on-board DDR3 memory bank in the C10 GX Devkit. To get more details about the implemented memory bank consult the user guide: <a href="https://www.intel.com/content/www/us/en/programmable/products/boards\_and\_kits/dev-kits/altera/cyclone-10-gx-development-kit.html">https://www.intel.com/content/www/us/en/programmable/products/boards\_and\_kits/dev-kits/altera/cyclone-10-gx-development-kit.html</a>

Follow the next steps to implement a DDR3 controller compliant with the target devkit.

- a. Go to IP Catalog->Library->Memory Interfaces and Controllers->External Memory Interfaces Intel Cyclone 10 FPGA IP and click Add. The IP parameter editor for the module will open
- b. In **General** tab modify the parameters as shown in the picture below. In the Clocks section do these modifications:
  - Memory clock frequency: 932.203 MHz
  - Deselect Use recommended PLL reference clock frequency
  - Expand the PLL reference clock frequency list and select 21.186 MHz

In the C10 GX devkit we have a dedicated oscillator to supply the memory reference clock and it's rated at 21.186 MHz.

Please note that we are using Quarter rate as Clock rate of user logic.

The memory interface in the board has 40 bits of data width, but we are enabling ECC on the interface resulting in 32 bits user data width. How we translate the bus data width from the memory to the (internal to user logic in the FPGA) local bus?

32 bits (external data memory) x 2 (DDR interface) x 4 (quarter rate logic) = 256 bits (local bus)

Remember we set before our Video Frame Buffer component and the associated Pipeline Bridge to 256bit data width. This matches the physical local bus available.



- c. Move to Memory tab and select:
  - Memory format: Component
  - O DQ width: 40 (32 bit user data + 8 ECC)
  - Keep the rest as default



#### d. Move to Mem I/O tab

- o In Memory I/O settings->ODT Rtt nominal value select: RZQ/4
- Keep the rest as default



- e. Keep as default the settings in Mem I/O, FPGA I/O, Mem Timing, Board and Diagnostics tabs.
- f. Go to the Controller tab and enable ECC
  - Configuration, Status and Error Handling -> Enable Error Detection and Correction Logic with ECC



- g. Press Finish button to close the IP parameter editor and add the DDR3 EMIF controller to the system
- h. Rename as emif\_c10\_ddr3
- Export interfaces

Let's export the external interfaces we need to connect to FPGA pins to access to the external DDR3 memory bank on the board. Double click in the Export column to export:

- emif\_c10\_ddr3: global\_reset\_nemif\_c10\_ddr3: pll ref clk
- emif\_c10\_ddr3: oct
   emif\_c10\_ddr3: mem
   emif\_c10\_ddr3: status



Exported memory interfaces

As mentioned in previous steps, the EMIF controller generates its own user clock and reset signals we need to connect to our logic driving the interface. These are the emif\_usr\_reset\_n and emif\_usr\_clk signals. We need to connect as well the Avalon-MM slave interface of the memory controller to the master we created in the vip\_pipeline (driven by the Frame Buffer through a Pipeline Bridge).

- emif\_c10\_ddr3: emif\_usr\_reset\_n -> vip\_pipeline: reset\_emif\_in\_reset
- o emif c10 ddr3: emif usr clk -> vip pipeline: clk emif in clk
- emif\_c10\_ddr3: ctrl\_amm\_0 -> vip\_pipeline: mm\_bridge\_emif\_m0
- k. This finalizes the integration of the DDR3 EMIF controller in our system.
- 5. Finalize the vip\_pipeline connections. There is one (optional) missing connection here.
  - vip\_pipeline: cvi\_status\_update\_irq -> cpu: irq

Note: We are not using interrupt driven program in this webinar series, but let's get the CVI and CVO interrupt connected as we might probably generate additional examples, on how to use interrupts, in future tutorials.

- 6. Then, save the system and generate it by selecting **Generate->Generate HDL**
- 2.6.Integrate the complete module at top level

After generation, let's modify the top level entity **c10\_dp\_demo.v** in Quartus to incorporate the changes.

We need to add the newly generated DDR3 EMIF controller and connect the Clocked Video Input interface with the DisplayPort Receiver IP core.

```
.dp_tx_xdash_out_port
                                                           (_connected_to_dp_tx_xdash_out_port_),
                                                                                                                                         // output,
.vip_pipeline_clock_vip_in_clk_clk
                                                            connected_to_vip_pipeline_clock_vip_in_clk_clk_)
                                                                                                                                              input,
.vip_pipeline_cvi_clocked_video_vid_clk
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_vid_clk_
                                                                                                                                               input
 vip_pipeline_cvi_clocked_video_vid_data
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_vid_data_),
                                                                                                                                              input,
.vip_pipeline_cvi_clocked_video_vid_de
.vip_pipeline_cvi_clocked_video_vid_datavalid
                                                          (_connected_to_vip_pipeline_cvi_clocked_video_vid_de_),
(_connected_to_vip_pipeline_cvi_clocked_video_vid_datavalid_),
                                                                                                                                              input,
                                                                                                                                              input,
.vip_pipeline_cvi_clocked_video_vid_locked
.vip_pipeline_cvi_clocked_video_vid_f
                                                          ( connected to vip pipeline cvi_clocked_video_vid locked_),
(_connected_to_vip_pipeline_cvi_clocked_video_vid_f_),
(_connected_to_vip_pipeline_cvi_clocked_video_vid_v_sync_),
                                                                                                                                              input.
                                                                                                                                              input,
.vip pipeline cvi clocked video vid v sync
                                                                                                                                              input.
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_vid_h_sync_),
.vip_pipeline_cvi_clocked_video_vid_h_sync
                                                                                                                                              input,
.vip_pipeline_cvi_clocked_video_vid_color_encoding (_connected_to_vip_pipeline_cvi_clocked_video_vid_color_encoding_), //
                                                                                                                                              input,
.vip_pipeline_cvi_clocked_video_vid_bit_width
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_vid_bit_width_),
                                                                                                                                            input,
.vip_pipeline_cvi_clocked_video_so
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_sof_),
                                                                                                                                         // output,
.vip_pipeline_cvi_clocked_video_sof_locked
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_sof_locked_),
                                                                                                                                             output,
.vip_pipeline_cvi_clocked_video_refclk_div
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_refclk_div_),
.vip_pipeline_cvi_clocked_video_clipping
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_clipping_),
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_padding_),
 vip_pipeline_cvi_clocked_video_padding
.vip_pipeline_cvi_clocked_video_overflow
                                                           (_connected_to_vip_pipeline_cvi_clocked_video_overflow_)
vip pipeline cvo clocked video vid clk
                                                           ( connected to vip pipeline cvo clocked video vid clk ).
```

2. Open clo\_dp\_demo.v and look for where the **dp\_core\_i** is instantiated. Scroll right after the last port declared (should be the **cvo** module we added in the previous step) and paste the new

ones. You can re-arrange ports to have **cvi** before **cvo** in the instantiation but doesn't matter. You can add some comments to the code, if you wish.

```
// VIP Pipeline Sub-System
// Common Clock
.vip_pipeline_clock_vip_in_clk_clk
                                                                          // input, width = 1,
                                            (dp rx vid clk),
                                                                                                         vip pipel:
// Clocked Video Input
.vip_pipeline_cvi_clocked_video_vid_clk
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_vid_clk_),
.vip_pipeline_cvi_clocked_video_vid_ctk
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_vid_data_),
.vip_pipeline_cvi_clocked_video_vid de
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_vid_de_),
.vip_pipeline_cvi_clocked_video_vid_datavalid
                                                (_connected_to_vip_pipeline_cvi_clocked_video_vid_datavalid_),
.vip_pipeline_cvi_clocked_video_vid_locked
                                                (_connected_to_vip_pipeline_cvi_clocked_video_vid_locked_),
.vip_pipeline_cvi_clocked_video_vid_f
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_vid_f_),
.vip_pipeline_cvi_clocked_video_vid_v_sync
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_vid_v_sync_),
.vip_pipeline_cvi_clocked_video_vid_h_sync
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_vid_h_sync_),
.vip_pipeline_cvi_clocked_video_vid_color_encoding (_connected_to_vip_pipeline_cvi_clocked_video_vid_color_encoding_),
.vip_pipeline_cvi_clocked_video_vid_bit_width
                                                (_connected_to_vip_pipeline_cvi_clocked_video_vid_bit_width_),
.vip_pipeline_cvi_clocked_video_sof
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_sof_),
.vip pipeline cvi_clocked video sof_locked
                                                 (_connected_to vip_pipeline_cvi clocked_video_sof_locked_),
.vip_pipeline_cvi_clocked_video_refclk_div
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_refclk_div_),
.vip_pipeline_cvi_clocked_video_clipping
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_clipping_),
.vip_pipeline_cvi_clocked_video_padding
                                                 (_connected_to_vip_pipeline_cvi_clocked_video_padding_),
// Clocked Video Output
                                             width = 1, vip_pipeline_cv
.vip pipeline cvo clocked video vid clk
.vip_pipeline_cvo_clocked_video_vid_data
.vip_pipeline_cvo_clocked_video_underflow
.vip_pipeline_cvo_clocked_video_vid_mode_change (), // output, width = 1,
                                                                                                            .vid m
.vip_pipeline_cvo_clocked_video_vid_std
                                          (), // output, width = 1,
. vip\_pipeline\_cvo\_clocked\_video\_vid\_datavalid \quad (tx\_vid\_de), \quad // \quad \text{output}, \quad \text{width = 1,} \\
.vip_pipeline_cvo_clocked_video_vid_v_sync (tx_vid_vsync), // output, width = 1, .vip_pipeline_cvo_clocked_video_vid_h_sync (tx_vid_hsync), // output, width = 1,
                                            (), // output, width = 1,
(), // output, width = 1,
(), // output, width = 1,
() // output, width = 1,
.vip_pipeline_cvo_clocked_video_vid_f
.vip_pipeline_cvo_clocked_video_vid_h
.vip_pipeline_cvo_clocked_video_vid_v
);
```

3. As opposite to CVO can be connect directly to DisplayPort TX core, CVI needs some simple adaption logic to connect to DisplayPort RX core.

This mapping logic is just some delayed versions of the  $dp_rx_vid_eol$  and  $dp_rx_vid_eof$  signals to generate  $vid_h_sync$  and  $vid_v_sync$  respectively and build a  $vid_datavalid$  signal using blanking information and  $dp_rx_vid_valid$  information. See the complete code excerpt below

```
// -----
 // DP - CVI II Interface Signals
// -----
// CVI II Hsync and Vsync are derived from delayed versions of DP RX eol and eof signals
// DP - CVI II Interface Signals
 reg vid_h_sync;
 reg vid_v_sync;
 reg h_blanking;
wire vid_datavalid;
always @(posedge dp_rx_vid_clk)
begin
   vid_h_sync <= dp_rx_vid_eol;
   vid v sync <= dp rx vid eof;
end
// CVI II vid datavalid
always @(posedge cpu_reset or posedge dp_rx_vid_clk)
∃begin
   if (cpu_reset)
        h blanking <= 1'b0;
    else
        h_blanking <= dp_rx_vid_eol? 1'b1 :
                     dp rx vid sol? 1'b0:
                     h_blanking;
 end
 assign vid datavalid = (|dp rx vid valid) | h blanking;
```

4. As recap, we are using a free run generated clock to drive the output. This allows us to get live output video even in the absence of input video signals.
From previous labs, find the PLL instantiation below

5. Now, we are ready to make the connections between cvi and dp\_rx modules.

Find the signals connected to the dp\_rx\_dp\_sink\_rx\_vid\_interface in the dp\_core module

```
// DisplayPort RX Video Protocol Interface
  .dp_rx_dp_sink_rx_vid_clk
                                            (dp_rx_vid_clk),
  .dp_rx_dp_sink_rx_vid_sol
                                            (dp rx vid sol),
  .dp_rx_dp_sink_rx_vid_eol
                                            (dp rx vid eol),
  .dp_rx_dp_sink_rx_vid_sof
                                            (dp_rx_vid_sof),
  .dp rx dp sink rx vid eof
                                            (dp rx vid eof),
                                            (dp_rx_vid_locked),
  .dp rx dp sink rx vid locked
  .dp rx dp sink rx vid interlace
                                            (),
  .dp rx dp sink rx vid field
                                            (),
  .dp_rx_dp_sink_rx_vid_overflow
                                            (),
  .dp_rx_dp_sink_rx_vid_data
                                            (dp rx vid data),
  .dp_rx_dp_sink_rx_vid_valid
                                            (dp_rx_vid_valid),
We are using dp rx vid eol, dp rx vid eof, dp rx vid sol and dp rx vid valid to
generate our mapping logic to cvi
We are connecting dp rx vid clk, dp rx vid data, dp rx vid valid,
dp rx vid locked and dp rx vid field directly to cvi. See the complete connection below
// VIP Pipeline Sub-System
// -----
// Common clock
.vip pipeline clock vip in clk clk
                                                    (dp rx vid clk),
// Clocked Video Input
.vip_pipeline_cvi_clocked_video_vid_clk
                                                    (dp_rx_vid_clk),
.vip pipeline cvi clocked video vid data
                                                    (dp_rx_vid_data),
 .vip pipeline cvi clocked video vid de
                                                    (dp_rx_vid_valid),
.vip_pipeline_cvi_clocked_video_vid_datavalid
                                                    (vid datavalid),
                                                                           //
                                                    (dp_rx_vid_locked),
.vip pipeline cvi clocked video vid locked
.vip pipeline cvi clocked video vid f
                                                    (dp rx vid field),
 .vip pipeline cvi clocked video vid v sync
                                                    (vid v sync),
                                                                           //
.vip pipeline cvi clocked video vid h sync
                                                    (vid h sync),
                                                                           //
 .vip pipeline cvi clocked video vid color encoding (8'h00), // input,
                                                    (8'h00), // input,
 .vip pipeline cvi clocked video vid bit width
 .vip pipeline cvi clocked video sof
                                                                        // ou
                                                    (),
.vip pipeline cvi clocked video sof locked
                                                    (),
                                                               // output,
                                                    (),
 .vip pipeline cvi clocked video refclk div
                                                               // output,
 .vip pipeline cvi clocked video clipping
                                                                 // output,
                                                    (),
                                                                  // output
.vip pipeline cvi clocked video padding
                                                    ().
 .vip pipeline cvi clocked video overflow
                                                    (),
                                                                 // output,
// Clocked Video Output
```

6. Confirm the **cvo** and **dp\_tx** connections as follows:

```
// Clocked Video Output
 .vip pipeline cvo clocked video vid clk
                                                             (tx vid clk freerun),
  .vip pipeline cvo clocked video vid data
                                                             (tx vid data),
  .vip_pipeline_cvo_clocked_video_underflow
                                                             (),
                                                                         // output,
  .vip_pipeline_cvo_clocked_video_vid_mode_change (), // output,
                                                                                    width
  .vip pipeline cvo clocked video vid std
                                                             ().
                                                                            // output,
  .vip pipeline cvo clocked video vid datavalid
                                                             (tx vid de), // outpu
  .vip pipeline cvo clocked video vid v sync
                                                             (tx vid vsync),
                                                                                       //
  .vip pipeline cvo clocked video vid h sync
                                                             (tx vid hsync),
                                                                              // output
  .vip pipeline cvo clocked video vid f
  .vip pipeline cvo clocked video vid h
                                                             (),
                                                                              // output
  .vip pipeline cvo clocked video vid v
                                                             ()
                                                                              // output
 );
// TX Video Signal Interface
                                      (tx vid clk freerun), // from the freerun dp tx vid clk pll
.dp tx dp source tx vid clk
                                      (tx_vid_data), // from the VIP Pipeline Sub-System
.dp_tx_dp_source_tx_vid_data
                                      ({TX_PIXELS_PER_CLOCK{tx_vid_vsync}}), // from the VIP Pipeline Sub-System ({TX_PIXELS_PER_CLOCK{tx_vid_hsync}}), // from the VIP Pipeline Sub-System
.dp_tx_dp_source_tx_vid_v_sync
.dp_tx_dp_source_tx_vid_h_sync
.dp_tx_dp_source_tx_vid_de
                                      ({TX_PIXELS_PER_CLOCK{tx_vid_de}}), // from the VIP Pipeline Sub-System
TX PIXELS PER CLOCK = 1 in this design
```

7. Let's integrate now the generated DDR3 memory controller.

Open the cproject\_dir>/rtl/core/dp\_core/dp\_core\_inst.v file and look for the new
ports added related to the ddr3 emif. Select and copy them.

```
dp_core u0 (
   .clk_100_in_clk
                                                      ( connected to clk 100 in clk ),
   .cpu_dummy_ci_port
                                                      (_connected_to_cpu_dummy_ci_port_),
   .cpu_reset_bridge_in_reset_n
                                                      (_connected_to_cpu_reset_bridge_in_reset_n_),
   .dp rx clk 16 in clk
                                                      (_connected_to_dp_rx_clk_16_in_clk_),
   .dp_rx_reset_bridge_in_reset_n
                                                      (_connected_to_dp_rx_reset_bridge_in_reset_n_),
   .dp_tx_clk_16_in_clk
                                                      (_connected_to_dp_tx_clk_16_in_clk_),
   .dp_tx_reset_bridge_in_reset_n
                                                      (_connected_to_dp_tx_reset_bridge_in_reset_n_),
                                                      (_connected_to_emif_c10_ddr3_global_reset_n_reset_n_),
   .emif_c10_ddr3_global_reset_n_reset_n
   .emif_c10_ddr3_pll_ref_clk_clk
                                                      (_connected_to_emif_c10_ddr3_pll_ref_clk_clk_),
   .emif_c10_ddr3_oct_oct_rzqin
                                                      (_connected_to_emif_cl0_ddr3_oct_oct_rzqin_),
   .emif c10 ddr3 mem mem ck
                                                      ( connected to emif c10 ddr3 mem mem ck ),
   .emif_c10_ddr3_mem_mem_ck_n
                                                      (_connected_to_emif_c10_ddr3_mem_mem_ck_n_),
   .emif_c10_ddr3_mem_mem_a
                                                      (_connected_to_emif_c10_ddr3_mem_mem_a_),
   .emif_c10_ddr3_mem_mem_ba
                                                      (_connected_to_emif_c10_ddr3_mem_mem_ba_),
   .emif c10 ddr3 mem mem cke
                                                      (_connected_to_emif_c10_ddr3_mem_mem_cke_),
   .emif_c10_ddr3_mem_mem_cs_n
                                                      (_connected_to_emif_c10_ddr3_mem_mem_cs_n_),
                                                      (_connected_to_emif_c10_ddr3_mem_mem_odt_),
   .emif_c10_ddr3_mem_mem_odt
   .emif c10 ddr3_mem_mem_reset_n
                                                      ( connected to emif c10 ddr3 mem mem reset n ),
   .emif c10 ddr3 mem mem we n
                                                      (_connected_to_emif_c10_ddr3_mem_mem_we_n_),
   .emif c10 ddr3 mem mem ras n
                                                      (_connected_to_emif_c10_ddr3_mem_mem_ras_n_),
                                                      (_connected_to_emif_c10_ddr3_mem_mem_cas_n_),
   .emif_c10_ddr3_mem_mem_cas_n
   .emif_c10_ddr3_mem_mem_dqs
                                                      (_connected_to_emif_c10_ddr3_mem_mem_dqs_),
   .emif_c10_ddr3_mem_mem_dqs_n
                                                      (_connected_to_emif_c10_ddr3_mem_mem_dqs_n_),
   .emif_c10_ddr3_mem_mem_dq
                                                      (_connected_to_emif_c10_ddr3_mem_mem_dq_),
   .emif c10 ddr3 mem mem dm
                                                      ( connected to emif c10 ddr3 mem mem dm ),
   .emif_c10_ddr3_status_local_cal_success
                                                      (_connected_to_emif_c10_ddr3_status_local_cal_success_),
   .emif_c10_ddr3_status_local_cal_fail
                                                      (_connected_to_emif_c10_ddr3_status_local_cal_fail_),
   .i2c_master_sda_in
                                                      (_connected_to_i2c_master_sda_in_),
   .i2c_master_scl_in
                                                      (_connected_to_i2c_master_scl_in_),
```

Open the top level  $c10\_dp\_demo.v$  file and paste the new ports somewhere in the **dp\_core** instantiation. I have added them just on top of the  $vip\_pipeline$  signals added before. Add some comments to your code

```
. αρ_ιλ_αρ_ουσι σε_ιλ_σει_ραογ
                                                                                                                                                      ιυμ_ιλ_ιαι_υυση,,
 .dp_tx_dp_source_tx_std_clkout
                                                                                                                                                      (gxb_tx_clkout),
 .dp_tx_dp_source_tx_std_clkout
.dp_tx_dp_source_tx_pll_locked
                                                                                                                                                    (dp_txpll_locked),
 // DDR3 EMIF
.emif_cl0_ddr3_global_reset_n_reset_n(_connected_to_emif_cl0_ddr3_global_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_reset_n_rese
  .emif_c10_ddr3_global_reset_n_reset_n
                                                                                                                                              ( connected_to_emif_c10_ddr3_global_reset_n_reset_n_),
                                                                                                                                                            (_connected_to_emif_c10_ddr3_mem_mem_dq_),
 .emif_c10_ddr3_mem_mem_dm
.emif_c10_ddr3_status_local_cal_success (_connected_to_emif_c10_ddr3_status_tocat_cal_fail_),
.emif_c10_ddr3_status_local_cal_fail_ (_connected_to_emif_c10_ddr3_status_local_cal_fail_),
                                                                                                                                                               (_connected_to_emif_c10_ddr3_status_local_cal_success_),
 // VIP Pipeline Sub-System
 // -----
 // Common Clock
 .vip_pipeline_clock_vip_in_clk_clk (dp_rx_vid_clk),
                                                                                                                                                                                                                                   // input, width = 1,
                                                                                                                                                                                                                                                                                                                                                      vip r
 // Clocked Video Input
```

8. Define top level pins to allow external connections form the FPGA to the DDR3 memory devices on the board. Go the clo\_dp\_demo.v module declaration, on top of the file, to add the mem ports after the existing ones:

```
//User-I0
    input wire [1:0]
                                             user_pb,
    output wire [3:0]
                                              user_led_g,
    //DDR3
    output wire [0:0]
                                             mem ck,
    output wire [0:0]
                                             mem ck n,
    output wire [14:0]
                                             mem a,
    output wire [2:0]
                                             mem ba,
    output wire [0:0]
                                             mem cke,
    output wire [0:0]
                                             mem cs n,
    output wire [0:0]
                                             mem odt,
    output wire [0:0]
                                             mem reset n,
    output wire [0:0]
                                             mem we n,
    output wire [0:0]
                                             mem ras n,
    output wire [0:0]
                                             mem_cas_n,
    inout wire [4:0]
                                             mem dqs,
    inout wire [4:0]
                                             mem_dqs_n,
    inout wire [39:0]
                                             mem dq,
    output wire [4:0]
                                             mem dm,
    input wire [0:0]
                                              mem oct rzqin
);
```

9. We need to add an additional port to connect the reference clock for the memory pll

10. Make all the connections to the **ddr3\_emif** module

```
// -----
// DDR3 EMIF
.emif c10 ddr3 global reset n reset n
                                                     (cpu reset n),
.emif c10 ddr3 pll ref clk clk
                                                     (mem pll ref clk),
.emif_c10_ddr3_oct_oct_rzqin
                                                     (mem_oct_rzqin),
.emif_c10_ddr3_mem_mem_ck
                                                     (mem ck),
.emif c10 ddr3 mem mem ck n
                                                     (mem ck n),
.emif c10 ddr3 mem mem a
                                                     (mem a),
.emif c10 ddr3 mem mem ba
                                                     (mem ba),
.emif c10 ddr3 mem mem cke
                                                     (mem cke),
.emif c10 ddr3 mem mem cs n
                                                     (mem cs n),
.emif c10 ddr3 mem mem odt
                                                     (mem odt),
.emif c10 ddr3 mem mem reset n
                                                     (mem reset n),
.emif c10 ddr3 mem mem we n
                                                     (mem we n),
.emif c10 ddr3 mem mem ras n
                                                     (mem ras n),
.emif c10 ddr3 mem mem cas n
                                                     (mem cas n),
.emif c10 ddr3 mem mem dqs
                                                     (mem dqs),
.emif c10 ddr3 mem mem dqs n
                                                     (mem dqs n),
.emif c10 ddr3 mem mem dq
                                                     (mem dq),
.emif c10 ddr3 mem mem dm
                                                     (mem dm),
.emif c10 ddr3 status local cal success
                                                     (),
                                                                     //
.emif_c10_ddr3_status_local_cal_fail
                                                     (),
```

11. Save c10\_dp\_demo.v file. In the main toolbar, select Processing->Start->Start Analysis & Elaboration to create an initial database to update the new pins added to the design.



12. We need now to assign all the pin locations to the signals driving the memory interface and the reference clock for the pll.

For this we have provided a tcl script project\_dir>/rtl/ddr3\_emif\_pin\_location.tcl
to make all these assignments.

In the main toolbar, go to **Tools->Tcl Scripts** to open the Tcl Scripts pane in Quartus.

Select **Project->ddr3\_emif\_pin\_location.tcl** and click on the **Run** button



**NOTE**: We only need to assign pin locations, as all the other settings related to voltage standard and terminations, are automatically handled by other scripts added by the DDR3 EMIF IP core at generation time, as part of the IP variation file created.

## 2.7. Generate the programming file

These are all the changes needed. We can now compile our design and generate the FPGA bitstream. Go to **Processing-> Start\_Compilation** to trigger the process. It will take ~12 minutes, depending on machine configuration.

### 2.8. Configuring the FPGA device

Open the **Quartus Programmer**, select your USB-Blaster cable in the Hardware Setup and click on **Auto Detect** to retrieve the JTAG chain on the Cyclone10 GX Devkit.

When prompted, select 10M08SA & 10CX220Y as target devices



Then, select the **10CX220YF780** device and click on **Change File** option, use  $<project\_dir>/quartus/c10\_dp\_demo.sof$  as configuration file.

Enable **Program/Configure** option and click on **Start** button. You should see a 100% successful result in the **Progress** Bar.



# 3. Building the software application

# 3.1. Setting up the Eclipse for Nios project

- 1. Creating Eclipse project for Nios II application and BSP.
- Create a workspace folder in create dir>/software



- Launch eclipse-nios2 from your terminal. When asked for a **Workspace**, select the folder you have just created in the previous step



Use File->New->Nios II Application and BSP from Template to create your new project



- Under Application project->Project name: my vip pipeline

- Make sure that **Project location** is set to croject\_dir>/software/my\_vip\_pipeline, by
  default gets located at droject dir>/rtl/core/software/my dp demo
- Select Blank Project as Templates and Click Finish



You will end up in a software folder structure as follows:



#### 2. Configure the bsp.

In eclipse, right-click on Project Explorer->my\_vip\_pipeline\_bsp and select Nios II->BSP Editor



- The **BSP Editor** opens, make the following changes:
  - Settings->Common->hal->sys\_clk\_timer: none
  - Settings->Common->hal->timestamp\_timer: sys\_clock\_timer
  - Settings->Advanced->hal->log\_port: jtag\_uart





Please note that in the **Drivers** tab, the bsp generation has already included supporting code for the all VIP components we are using: CVI, CLP, CVO, MIXER, SCL y TPG.



Then click on **Generate** and **Exit**.

**3.** Adding libraries to the application: In **Project Explorer**, right-click on my\_vip\_pipeline application and select **Properties**.

In the dialog box, select **Nios II Application Properties->Nios II Application Paths** and add the Library projects



Then click Apply and OK

### 3.2.Importing the code

We are reusing all the code we modified in the previous lab "Session 1.2 – Adding VIP cores". This code has been already adapted to a C++ application and ready to use. What we are doing here is expanding the capabilities for the new cores.

#### Copy all the source files in

<session1.2\_adding\_vip\_cores\_project\_dir>/software/my\_first\_vip into the newly
created <project dir>/software folder where our application resides.



NOTE: If you decide to use the files provided in 1\_3\_Complete\_VIP\_pipeline.tar.gz package, you can copy the source files provided in the folder cproject\_dir>/software/my\_vip\_pipeline and you can jump directly to the point 3.5.
Building and launching program execution, as all the modifications have been done already.



### 3.3. Getting familiar with VIP C++ API

If we expand the generated <code>my\_vip\_pipeline\_bsp</code> in the **Project Explorer**, we can notice that a new set of drivers have been added to control the VIP cores.



Each of the VIP cores has its own \*.hpp header file with proprietary methods for the class. Some of the classes use auxiliary header files, like the MIXER and SCALER. All of them have in common VipCore.hpp and VipUtil.hpp which are used to declare generic methods and members.

All VIP classes are inherited from VipCore.



All the Video and Image Processing IP cores have an optional simple run-time control interface that comprises a set of control and status registers, accessible through an Avalon Memory-Mapped (Avalon-MM) slave port. A runtime control configuration has a mandatory set of three registers for every IP core, followed by any function-specific registers.

| Address | Register       | Description                                                               |  |
|---------|----------------|---------------------------------------------------------------------------|--|
| 0       | Bit 0 = Go     | Bit zero of this register is the Go bit, all other bits are unused.       |  |
|         | Bits 31:1 = X  | Setting Go bit to 0 will cause the core to pause at the end of the frame. |  |
|         |                | Setting Go bit to 1 will resume the core.                                 |  |
| 1       | Bit 0 = Status | Bit zero of this register is the Status bit, all other bits are unused.   |  |
|         | Bits 31:1 = X  | The core sets the Status bit to 1 when it is running, and zero otherwise. |  |
| 2       | reg 0          | Interrupt register (core specific: check VIP user guide)                  |  |
|         |                |                                                                           |  |
| n+1     | reg n-1        | Function dependent (check VIP user guide)                                 |  |

When you enable run-time control in hardware configuration, the Go bit gets de-asserted by default. If you do not enable run-time control, the Go is asserted by default. Every IP core retains address 2 in its address space to be used as an interrupt register. However, this address is often unused because only some of the IP cores require interrupts.

The first two registers of every control interface have the same functions. The others vary with each core and control interface.

Register **0** is the **Go** register. Bit zero of this register is the **Go** bit. Most VIP cores stop at the beginning of the video frame data packet if the **Go** bit is set to **0**. This allows you to stop the core to program run-time control data before the processing of the video frame begins. A few cycles after the **Go** bit is set, the core begins processing video data. If the **Go** bit is de-asserted while the data is being processed, then the core function stops processing at the beginning of the next video frame data packet and waits until the **Go** bit is asserted.

Register 1 is the **Status** register. Bit zero of this register is the Status bit. The VIP core sets the Status bit to 1 when it is running, zero otherwise. This register can be polled by an external processor or state machine control logic to determine the state of the core.

#### VipCore.hpp

VipCore class contains a series of utility methods generic to all VIP cores. All the VIP core classes are inherited from VipCore, so all of them have methods available to:

- start() & stop() the execution
- Manage interrupts: enable(), disable(), clear(), ...
- Read & write registers: do\_read(), do\_write()

```
#ifndef __VIP_CORE_HPP_
#define __VIP_CORE_HPP
#include <system.h>
#include <io.h>
#include <sys/alt irq.h>
#include <cassert>
class VipCore
public:
    enum {
        REGISTER CONTROL = 0,
        REGISTER STATUS = 1,
        REGISTER INTERRUPT = 2
};
inline unsigned long get base address() const
inline void start()
                                                           Generic functions
inline void stop()
inline bool is_running() const
inline void enable interrupt(unsigned int interrupt number)
inline void disable_interrupt(unsigned int interrupt number)
                                                                              Manage interrupts
inline bool has interrupt fired(unsigned int interrupt number) const
inline void clear_interrupt(unsigned int interrupt_number)
inline void write control register (unsigned int new control reg)
inline unsigned int read_status_register() const
                                                                          Access core registers
inline void do write(unsigned int offset, unsigned int value)
inline unsigned int do read(unsigned int offset) const
#endif // VIP CORE HPP
```

Let's now explore a couple of VIP cores to see how each has its own members and functions, but all of them leverage the base class Vipcore.

### Clocked\_Video\_Output.hpp

```
class Clocked Video Output : public VipCore {
    public:
     // CVO specific registers
        enum CVORegisterType {

      CVO VIDEO MODE MATCH
      = 3,

      CVO BANK SELECT
      = 4,

      CVO MODEX CONTROL
      = 5,

      CVO MODEX SAMPLE COUNT
      = 6,

               CVO_MODEX_F1_LINE_COUNT = 8,
CVO_MODEX_HORIZONTAL_FRONT_PORCH = 9,
               CVO_MODEX_HORIZONTAL_SYNC LENGTH = 10,
               CVO MODEX_HORIZONTAL_BLANKING
                                                            = 11,
               CVO MODEX_VERTICAL_FRONT_PORCH = 12,
CVO_MODEX_VERTICAL_SYNC_LENGTH = 13,
                                                           = 14,
               CVO MODEX VERTICAL BLANKING
               CVO_MODEX_FO_VERTICAL_FRONT PORCH = 15,
               CVO_MODEX_F0_VERTICAL_SYNC_LENGTH = 16,
CVO_MODEX_F0_VERTICAL_BLANKING = 17,
               CVO MODEX ACTIVE PICTURE LINE
                                                            = 18,
               CVO_MODEX_ACTIVE_PICTORE_LINE
CVO_MODEX_FO_VERTICAL_RISING
CVO_MODEX_FIELD_RISING
CVO_MODEX_FIELD_FALLING
CVO_MODEX_STANDARD
CVO_MODEX_SOF_SAMPLE
CVO_MODEX_SOF_LINE
                                                            = 19,
                                                           = 20,
                                                            = 21,
                                                            = 22,
= 23,
               CVO MODEX SOF LINE
                                                            = 24,
               CVO_MODEX_SOF_LINE = 24,
CVO_MODEX_VCO_CLK_DIVIDER = 25,
CVO_MODEX_ANCILLARY_LINE = 26,
CVO_MODEX_FO_ANCILLARY_LINE = 27,
CVO_MODEX_HSYNC_POLARITY = 28,
CVO_MODEX_VSYNC_POLARITY = 29,
               CVO MODEX VALID
                                                             = 30,
          };
    Clocked Video Output(unsigned long base address, int irq number = -1);
    inline bool is producing data() const
    inline bool is underflowed() const
    inline void clear underflow flag()
    inline bool is frame locked() const
    void set_output_mode(unsigned int bank_sel, bool interlaced, bool sequential, unsigned
          int sample count, unsigned int f0 line count, unsigned int f1 line count, unsigned int
         h_front_porch, unsigned int h_sync_length, unsigned int h_blanking, unsigned int
         v front porch, unsigned int v sync length, unsigned int v blanking, unsigned int
         f0_v_front_porch, unsigned int f0_v_sync_length, unsigned int f0_v_blanking, unsigned int active_picture_line, unsigned int f0_v_rising, unsigned int field_rising, unsigned
         int field falling, unsigned int ancillary line, unsigned int f0 ancillary line, bool
         h sync polarity, bool v sync polarity, unsigned int vid std = 0, unsigned int
         sof sample = 0, unsigned int sof line = 0, unsigned int vco clk div = 0);
     #endif // CLOCKED VIDEO OUTPUT HPP
Clipper.hpp
     #ifndef __CLIPPER_HPP
     #define __CLIPPER HPP
     #include "VipCore.hpp"
    class Clipper : public VipCore {
    public:
          // Clipper specific registers
          enum ClipperRegisterType {
               CLP_LEFT_OFFSET = 3,
CLP_RIGHT_OFFSET = 4,
CLP_TOP_OFFSET = 5,
               CLP BOTTOM OFFSET = 6,
```

```
// In "rectangle" mode, registers 4 and 6 are now the width and
height instead of right offset and bottom offset
        CLP_WIDTH = 4,
CLP_HEIGHT = 6,
Clipper(const long base address, bool rectangle mode);
inline void set_left_offset(unsigned int left offset) {
        do write (CLP LEFT OFFSET, left offset);
inline void set_right_offset(unsigned int right_offset) {
        assert(!rectangle mode);
        do write(CLP RIGHT OFFSET, right offset);
inline void set top offset(unsigned int top offset) {
        do write (CLP TOP OFFSET, top offset);
inline void set bottom offset(unsigned int bottom offset) {
       assert(!rectangle mode);
       do write (CLP BOTTOM OFFSET, bottom offset);
inline void set_width(unsigned int width) {
        assert(rectangle mode);
        do write (CLP WIDTH, width);
inline void set height(unsigned int height) {
        assert(rectangle mode);
        do write(CLP_HEIGHT, height);
void set_offsets(unsigned int left_offset, unsigned int right_offset,
             unsigned int top offset, unsigned int bottom offset);
void set_rectangle (unsigned int left offset, unsigned int top offset,
                        unsigned int width, unsigned int height);
#endif // CLIPPER HPP
```

## 3.4. Controlling VIP cores from the application

We need to do the following modifications in main.cpp

- Include the header files for each VIP core, please note that VipCore.hpp is added automatically as it's included in every vip\_core \*.hpp file

- **Declare some run time variables**. Inside main() function, declare some global variables we can use to hold some information read back from the cores.

```
// -----
// Declare run-time variables
// ------
int active_lines=0;
int active_pixels=0;
bool input stable=0;
```

```
bool input overflow=0;
```

 Create objects to build the pipeline. We create as many objects of the same class as we have included in our Platform Designer system. Eventually, you can have more than one CVI, CVO, TPG...

As minimum, you need to provide to the constructor the base address of the component. This information can be extracted from the file

Base addresses extracted from system.h

```
#define VIP_PIPELINE_CLP_BASE 0x8c0
#define VIP_PIPELINE_CVI_BASE 0x800
#define VIP_PIPELINE_CVO_BASE 0x0
#define VIP_PIPELINE_MIXER_BASE 0x400
#define VIP_PIPELINE_SCL_BASE 0x600
#define VIP_PIPELINE_TPG_0_BASE 0x880
```

Create objects to handle the VIP cores in our application. In addition to create the VIP cores base objects, we have created a couple of "ScalerCoefficientsSet" objects we will use to calculate and store, run time Scaler coefficients according to input/output resolution ratio.

- **Initialize cores and start execution**. Then we can configure the run-time parameters of our cores (if different from default values assigned in hardware generation) and enable the Go bit (using the start() method) to begin process video.

It's recommended to trigger VIP execution from the last VIP core backwards to the beginning to avoid CVO overflow. So, the ideal sequence should be:

CVO -> MIXER -> TPG (background) -> SCL->CLP->CVI

But, CVI is not yet initialized, why? and in the mixer the layer [1], connected to the CVI is disabled.

With this configuration, we will only see on the screen the color bars pattern generated by the TPG as background. Let's add some logic to the program to detect when we have a stable and known resolution applied to our DisplayPort input (capture by CVI) and enable the MIXER layer [1] when we have a correct signal and disable otherwise.

Let's find the main loop (while(1)) in the main function and add the following code:

```
// VIP run time control of CVI and Mixer layer
if(IORD(btc dprx baseaddr(0), DPRX0 REG VBID) & 0x80)
       active_lines = cvi.get_active_line_count_f0();
       active pixels = cvi.get active sample count();
       input stable = cvi.is locked();
       if (input stable)
               input overflow = cvi.is overflowed();
               if (input overflow)
                      cvi.clear overflow flag();
               }
               else
               {
                      cvi.start();
                      mixer[1].enable layer(); // MSA lock -> Enable DP image
               }
else
{
       mixer[1].disable layer(); // MSA not locked -> Disable DP image
       cvi.stop();
       input stable = cvi.is locked();
```

With the following instruction we are reading, from the DisplayPort RX core, whether we have connected a stable and known resolution video at the input.

```
if(IORD(btc_dprx_baseaddr(0), DPRX0 REG VBID) & 0x80)
```

#### The **DPRXO\_REG\_VBID** register is declared in

You can check in the <u>DisplayPort IP User Guide</u> that corresponds to **DPRX0\_VBID**. This is a Sink MSA register in the DPCD address space.

#### 11.4.16. DPRX0 VBID

VB-ID register, DPRX0\_VBID.
Address: 0x002f

Direction: RO

Reset: 0x00000000

Table 147. DPRX0\_VBID Bits

| Bit  | Bit Name  | Function                                              |
|------|-----------|-------------------------------------------------------|
| 31:8 | Unused    |                                                       |
| 7    | MSA_LOCK  | 0 = MSA unlocked<br>1 = MSA locked (on all lanes)     |
| 6    | VBID_LOCK | 0 = VB-ID unlocked<br>1 = VB-ID locked (on all lanes) |
| 5:0  | VBID      | VB-ID flags (refer to the VESA DisplayPort Standard). |

When **Bit 7 = 1** MSA is locked on all lanes to the input, so we have a stable and known resolution connected that we can process in out pipeline.

If we have MSA locked and CVI has detected a stable video input, we can proceed to start CVI processing and enable the layer in the mixer. Otherwise, we stop CVI from processing video and disable the mixer layer.

## 3.5. Building and launching program execution

After doing that modifications, we can generate our executable file. In Eclipse IDE, go to **Project->Build All** to compile the *bsp* and generate *my vip pipeline.elf* file.



To launch our application, we can go to **Run->Debug Configurations**... in the main toolbar to open *Debug Configuration* dialog.

We double-click on **Nios II Hardware** option to create a *New\_configuration*. In **Target Connection** tab, click on **Refresh Connections** to select the right *USB-BlasterII* adapter



Back to the **Project** tab, make sure the right *Project Name* and *ELF File Name* are selected and just click on **Apply** and **Debug** to launch the session



The executable file is then downloaded to the NiosII program memory and the execution is stopped right after main function is called. Just press the **Resume** button in the debugger to launch the complete execution.



You should see now a nice Color Bars pattern displayed on your attached monitor when the input cable is disconnected.



And the live video coming from the computer, on a layer on top of the background, when the input video cable is attached.



### 4. Summary

In this lab, we have exercised with a complete video pipeline implementation using VIP cores.

- We have developed a Platform Designer subsystem with our video processing pipeline and we have integrated it with the rest of the control modules.
- We have connected the interfaces with the DisplayPort IP cores, building an End2End chain from video capturing, processing, mixing and displaying on an external monitor.
- We have learnt how to build a software application to control the VIP cores from a Nios II Processor.
- We have managed to apply runtime control capabilities to our video chain.
- More to come on upcoming sessions.