**Intel FPGA VIP webinar series** 

# Session 3 Develop a custom VIP component

Francisco Perez Intel FPGA Field Applications Engineer v.1 – November 2020



#### Objectives

- What resources are available to develop Video Processing solutions?
- From the basics: step through an incremental series of example designs
- End2End flow demonstration: hardware architecture design, software development & debug
- Sessions will be recorded. Exercise manuals and project files will be available for on-demand consumption

Content available in the GitHub repo: <a href="https://github.com/perezfra/VIP">https://github.com/perezfra/VIP</a> webinars Intel FPGA

#### Webinar Series

#### Soft start -> Increasing Complexity

- 1. Building a video processing pipeline (Oct, 14th and 21st)
  - 1.1- DisplayPort loopback example design implementation
  - 1.2- Building our first video pipeline using VIP suite cores
  - 1.3- Complete End2End VIP pipeline
- 2. Strategies to debug a VIP pipeline (Nov, 4th)
  - Overview of system level considerations and key video concepts
  - Overview of Avalon-ST Video protocol
  - Bring up your pipeline using System Console
- 3. Integrate a simple custom component (Nov, 19th)
  - How to add your "secret sauce" to the application
  - Step flow on how to develop a custom component compliant with VIP
- 4. Adding On Screen Display overlay (Dec, 16<sup>th</sup>)
  - Use a lightweight graphic library with Nios
  - Add text and graphic content overlay on top of your live video

https://github.com/perezfra/VIP webinars Intel FPGA

## Building a Video Processing Pipeline

#### **Previous sessions**

 Build a video pipeline using VIP cores (cropping, scaling and mixing with a background) and debug



## Building a Video Processing Pipeline

#### Session 3 – Nov, 19th

- Build a video pipeline using VIP cores (cropping, scaling and mixing with a background) and debug
- 2. Develop and integrate a custom module to perform RGB to Grayscale conversion



## Session 3 – Create custom VIP modules

RGB2Gray converter

## Video and Image Processing Suite

- Collection of 20+ IP functions with support for all Intel FPGAs
- Covers most of the basic infrastructure of a typical video pipeline
- How you can differentiate, or add your own blocks for your application?
  - Develop a custom component



https://www.intel.com/content/www/us/en/programmable/products/intellectual-property/ip/dsp/m-alt-vipsuite.html

## RGB2Gray converter

- In this design we adding to the vip\_pipeline.qsys subsystem, a newly created block called RGB2Gray. This will be a custom module we are developing to convert our colour video to a monochrome grayscale version.
- To perform this conversion we use the Weighted or Luminosity method



Original image



Monochrome image

$$Gray = ((0.3 * R) + (0.59 * G) + (0.11 * B))$$

## Session 3 – Create custom VIP modules

Recap Avalon-ST video protocol

#### Introduction

- In the previous session we covered, in details, the Avalon-ST Video protocol: which is the transport method used to flow information between the VIP Suite cores.
- Flow control is handled by the ready and valid signals. The downstream core can apply backpressure and stalls the pipeline.
- Can be configured to support many different resolutions and pixel formats



#### Avalon-ST Video Packet Type Identifiers

| Type Identifier D0[3:0] | Description                              |  |
|-------------------------|------------------------------------------|--|
| 0x0 (0)                 | Video data packet                        |  |
| 0x1-0x8 (1-8)           | User data packet                         |  |
| 0x9-0xC (9-12)          | Reserved                                 |  |
| 0xD (13)                | Clocked Video data ancillary user packet |  |
| 0xE (14)                | Reserved                                 |  |
| 0xF (15)                | Control packet                           |  |

The type of packet is determined by the lowest 4 bits of the first symbol transmitted.

#### Avalon-ST Video packet transmission

- A "ready latency" of 1 is used for Avalon streaming video.
- The receiving video sink drops its ready signal in cycle 3, to indicate that it is not ready to receive any data in cycles 4 or 5.
- As the ready signal returns high in cycle 5, the video source data in cycle 6 is safely registered by the sink



#### Operation

- Most Avalon-ST Video compliant VIP IP cores require an Avalon-ST control packet to be received before any video packets, so that line buffers and other sub-components can be configured.
- When a VIP IP core receives an Avalon-ST Video control packet, the IP core decodes the height, width, and interlacing information from that packet and interprets any following Avalon-ST Video packets as being video of that format until it receives another control packet.

Control Video Control Video

## Session 3 – Create custom VIP modules

Custom VIP HDL template

#### Custom VIP HDL template

#### Focus on your algorithm

- The template is a collection of files included in the ../custom\_ip/hdl folder of the extracted archive file
- Decodes & generates control and video packets
- Handles the backpressure mechanism with ready/valid
- It's provided in clear text verilog files
- Allows you to focus on your "secret sauce"



## Custom VIP HDL template

User Algorithm top anatomy



## Custom VIP HDL template

#### User Algorithm Core

- The user algorithm core.v file is divided into 3 main blocks:
  - Module ports to connect with the rest of template modules
  - Flow control processing
    - The block needed to connect the relevant flow control signals that allows the user algorithm block to operate according to Avalon-ST video protocol, being compliant with packet management and handling backpressure.
  - Data processing of user algorithm.
    - This is our target block and where we will add our stuff

## User Algorithm Core

Module ports

module user algorithm core

Control signals from

Avalon-ST decoder and flow wrapper (sink)

Control signals to Avalon-ST encoder and flow wrapper (source)

```
#(parameter BITS PER SYMBOL = 8,
        parameter SYMBOLS PER BEAT = 3)
                        clk,
        input
        input
                        rst,
        // interface to VIP control packet decoder via VIP flow control wrapper
        input
                        stall in,
                        read,
        output
        input
                        [BITS PER SYMBOL * SYMBOLS PER BEAT - 1:0] data in,
                        end of video,
        input
        input
                        [15:0] width in,
                        [15:0] height in,
        input
        input
                        [3:0] interlaced in,
                        vip ctrl valid,
        input
        // interface to VIP control packet encoder via VIP flow control wrapper
        input
                        stall out,
        output
                        write,
                        [BITS PER SYMBOL * SYMBOLS PER BEAT - 1:0] data out,
        output
                        end of video out,
        output
                        [15:0] width out,
        output req
                        [15:0] height out,
        output
               reg
                        [3:0] interlaced out,
        output req
                        vip ctrl busy,
        input
                        vip ctrl send);
        output reg
```

## User Algorithm Core

#### Flow control processing

 Generate and register internal control flow signals

```
/* Start of flow control processing
// flow control access - algorithm dependent
assign read = ~stall_out; // try to read whenever data can be consumed (written out or buffered internally)
//assign read = ~stall_in | ~stall_out; // try to read whenever data can be consumed (written out or buffered internally)
assign write = ( output valid | data available); // write whenever output data valid
// only capture data if input valid (not stalled and reading)
assign input valid = (read & ~stall in);
assign data int = (input valid) ? {end of video, data in} : data int reg;
// hold data if not writing or output stalled, otherwise assign internal data
assign data out = (output valid | data available) ? output data : data out reg[BITS PER SYMBOL * SYMBOLS PER BEAT - 1:0];
assign end of video out = (output valid | data available) ? output end of video : data out reg[BITS PER SYMBOL * SYMBOLS PER BEAT];
// register internal flow controlled signals
always @(posedge clk or posedge rst)
   if (rst) begin
       data int reg <= {(BITS PER SYMBOL * SYMBOLS PER BEAT + 1){1'b0}};</pre>
       data out reg <= {(BITS PER SYMBOL * SYMBOLS PER BEAT + 1){1'b0}};</pre>
       data available <= 1'b0;
   else begin
       data int reg <= data int;
       data_out_reg[BITS_PER_SYMBOL * SYMBOLS_PER_BEAT - 1:0] <= data_out;</pre>
       data out reg[BITS PER SYMBOL * SYMBOLS PER BEAT] <= end of video out;
       data_available <= stall_out & (output_valid | data_available);</pre>
/* End of flow control processing
```

## User Algorithm Core

#### Process the user algo

- User algorithm boundaries clearly defined
- Assign conversión weights
- Do the calculation and keep the MSBs of the result
- Replicate the gray value for all 3 color planes to generate monochrome representation

```
/* Data processing of user algorithm starts here
/* this example: RGB to greyscale conversion */
// color constants
wire [7:0] red_factor;
wire [7:0] green factor;
wire [7:0] blue_factor;
assign red factor = 76; // 255 * 0.299
                                                 Gray = 0.3R + 0.59G + 0.11B
assign green factor = 150; // 255 * 0.587;
assign blue factor = 29; // 255 * 0.114;
// color components input data
wire [BITS PER SYMBOL - 1:0] red;
wire [BITS_PER_SYMBOL - 1:0] green;
wire [BITS PER SYMBOL - 1:0] blue;
                                                         Capture input data
// LSBs = blue, MSBs = red (new since 8.1)
assign blue = data_int[BITS_PER_SYMBOL - 1:0];
                                                         and Split individual
assign green = data int[2*BITS_PER_SYMBOL - 1:BITS_PER_SYMBOL];
                                                         color planes
assign red = data int[3*BITS PER SYMBOL - 1:2*BITS PER SYMBOL];
// calculate results
wire [BITS_PER_SYMBOL + 8 - 1:0] grey;
wire [BITS PER SYMBOL - 1:0] grey result;
                                                                    algo calculation and
assign grey = (red factor * red + green factor * green + blue factor * blue);
assign grey result = grey[BITS PER SYMBOL+8 - 1:8];
                                                                    MSB preservation
// assign outputs
reg [BITS PER SYMBOL * SYMBOLS PER BEAT - 1:0] output data; // algorithm output data
reg output valid;
reg output_end_of_video;
always @(posedge clk or posedge rst)
   if (rst) begin
       output_data <= {(BITS_PER_SYMBOL * SYMBOLS_PER_BEAT - 1){1'b0}};</pre>
       output valid <= 1'b0;
     output end of video <= 1'b0;
                                      Replicate value for the 3 color planes
       output_data <= input_valid ? {grey_result, grey_result, grey_result} : output_data;
       output_valid <= input_valid; // one clock cycle latency in this algorithm
     output end of video <= input valid ? data int[BITS PER SYMBOL * SYMBOLS PER BEAT] : output end of video;
/* End of user algorithm data processing
```

## Session 3 – Create custom VIP modules

Using the component editor

#### Create the user\_algorithm\_top\_hw.tcl

 Open the Quartus project located at

<extracted\_folder>/quartu
s/c10 dp demo.qpf

- Open
  <extracted\_folder>/rtl/co
  re/vip\_pipeline.qsys in
  Platform Designer
- In the main toolbar select File New Component to open the
   Component Editor GUI



#### Create the user\_algorithm\_top\_hw.tcl

- Component Editor allows the creation of new components only in the folder where the
   \* .qsys file has been opened.
- In this case, we have opened the <extracted\_folder>/rtl/c ore/vip\_pipeline.qsys file, hence this is the root directory.
- Just click on File->Save to get the new\_component\_hw.tcl file generated and close the editor



#### Create the user\_algorithm\_top\_hw.tcl

- Copy the new\_component\_hw.tcl file from
   <extracted\_folder>/rtl/core/ to the target
   <extracted\_folder>/custom\_ip folder and rename as
   user algorithm top hw.tcl
- You should end up in the following



#### Add the IP search path

- Now we need to allow Platform Designer to look for specific paths to find new components.
- In the main toolbar of Platform Designer select Tools->Options...
- In the dialog box, click on the Add button under Quartus Project IP Search Path and select

<extracted\_folder>/cust
om\_ip to be included



#### Edit the component

- After closing the editor, the Platform designer system gets refreshed and we can notice a new\_component under the IP Catalog Library
- Right click on new\_component to start editing



#### **Component properties**

- First information to provide in the component editor are the generic properties
- Then we will supply the hdl files and configure the interfaces.



#### Component hdl files

- Next go to the Files tab and click on Add File... under Synthesis Files
- In the dialog box select all the Verilog .v files in the custom\_ip/hdl folder
- Make sure you select the user\_algorithm\_top.v file as Top-level file
- Click on Analyze HDL Files and select user\_algorithm\_top as Top-level Module



#### Component signals and interfaces

- Avalon-ST video in and out interfaces have been wrongly assigned to an Avalon MM Slave interface.
- For interface type prefixes to allow automatic signal recognition, checkout the Intel Quartus Prime Edition User Guide: Platform Designer



#### Component signals and interfaces

- Add the required interfaces and group the signals in the name pane.
- Associate the clock and reset interfaces to each Avalon-ST sink and source



## Session 3 – Create custom VIP modules

Adding the custom component to the pipeline

## Using the component Adding it to the pipeline

- Find a new category under the IP Catalog->Library->Video IP Template, where we have available our User Algorithm Example component ready to use.
- Click on Add to open the parameters dialog box



## Using the component

#### Adding it to the pipeline

- Make sure you select 8 bits per symbols and 3 symbols per beat, as this is the color depth and planes (RGB) we are using in our vip\_pipeline subsystem.
- Notice that our custom component has an input Avalon-ST video interface to input data from the upstream module and another one to deliver downstream.



## Using the component

#### Adding it to the pipeline





## Using the component

#### Adding it to the pipeline

- Save vip\_pipeline.qsys subsystem and open dp\_core.qsys higher level
- Generate the Platform Designed dp\_core.qsys System
- In quartus compile the design to generate the bitstream
- As we did in previous sessions, generate the software application for Nios II processor using the supplied source code files.
- For a comprehensive step guide checkout the Develop\_Custom\_VIP\_Component\_lab.pdf manual

## Session 3 – Create custom VIP modules

Running the application

## Running the application

- Connect a display port video source and a monitor to the kit
- Open the Quartus programmer and download .sof
- In eclipse, launch the application for the Nios CPU
- See how the live captured video is converted to gray scale and displayed on the monitor



## LIVE DEMO

# Video processing on FPGAs made easy

Content available in the GitHub repo: <a href="https://github.com/perezfra/VIP">https://github.com/perezfra/VIP</a> webinars Intel FPGA

#### Summary

- We have followed the steps to build our own proprietary component to implement RGB to grayscale conversion
- We used the provided hdl template which is facilitating the task to develop a fully VIP compliant component to be integrated in our pipeline
- The template handles all the video and control packets, as well as backpressure, allowing oyu to focus on your own secret sauce.